/gem5/configs/example/arm/ |
H A D | fs_power.py | 74 # Example to report l2 Cache overall_accesses 114 for l2 in root.system.bigCluster.l2.descendants(): 115 if not isinstance(l2, m5.objects.Cache): 118 l2.default_p_state = "ON" 119 l2.power_model = L2PowerModel()
|
H A D | devices.py | 156 self.l2 = self._l2_type() 159 self.toL2Bus.master = self.l2.cpu_side 164 self.l2.mem_side = bus.slave
|
/gem5/src/systemc/tests/systemc/communication/sc_signal_resolved/test01/ |
H A D | test01.cpp | 51 sc_logic l2; local 74 l2 = sc_dt::sc_logic_value_t( j ); 75 out2.write( l2 ); 87 cout << l1 << " " << l2 << " -> " << in.read() << endl;
|
/gem5/src/systemc/tests/systemc/communication/sc_signal_resolved/test02/ |
H A D | test02.cpp | 51 sc_logic l2; local 74 l2 = sc_dt::sc_logic_value_t( j ); 75 out2.write( l2 ); 87 cout << l1 << " " << l2 << " -> " << in.read() << endl;
|
/gem5/src/systemc/tests/systemc/communication/sc_signal_resolved/test03/ |
H A D | test03.cpp | 52 sc_logic l2; local 75 l2 = sc_dt::sc_logic_value_t( j ); 76 out2.write( l2 ); 88 cout << l1 << " " << l2 << " -> " << in.read() << endl;
|
/gem5/src/systemc/tests/systemc/communication/sc_signal_rv/test01/ |
H A D | test01.cpp | 51 sc_logic l2; local 74 l2 = sc_dt::sc_logic_value_t( j ); 75 out2.write( sc_lv<1>( l2 ) ); 87 cout << l1 << " " << l2 << " -> " << in.read() << endl;
|
/gem5/src/systemc/tests/systemc/communication/sc_signal_rv/test02/ |
H A D | test02.cpp | 51 sc_logic l2; local 74 l2 = sc_dt::sc_logic_value_t( j ); 75 out2.write( sc_lv<1>( l2 ) ); 87 cout << l1 << " " << l2 << " -> " << in.read() << endl;
|
/gem5/src/systemc/tests/systemc/communication/sc_signal_rv/test03/ |
H A D | test03.cpp | 52 sc_logic l2; local 75 l2 = sc_dt::sc_logic_value_t( j ); 76 out2.write( sc_lv<1>( l2 ) ); 88 cout << l1 << " " << l2 << " -> " << in.read() << endl;
|
/gem5/configs/common/ |
H A D | CacheConfig.py | 101 system.l2 = l2_cache_class(clk_domain=system.cpu_clk_domain, 106 system.l2.cpu_side = system.tol2bus.master 107 system.l2.mem_side = system.membus.slave 110 if system.l2.prefetcher != "Null": 111 print("Warning: l2-hwp-type is set (", hwpClass, "), but", 112 "the current l2 has a default Hardware Prefetcher", 113 "of type", type(system.l2.prefetcher), ", using the", 115 system.l2.prefetcher = hwpClass()
|
/gem5/util/ |
H A D | rundiff | 284 my $l2 = $lines2[0]; 286 if (!defined($l1) && !defined($l2)) { 291 if ($l1 eq $l2) {
|
H A D | on-chip-network-power-area.py | 165 [l1,l2,l3] = lines[0].partition(" ")
|
/gem5/src/mem/ruby/network/simple/ |
H A D | PerfectSwitch.hh | 57 bool operator<(const LinkOrder& l1, const LinkOrder& l2);
|
H A D | PerfectSwitch.cc | 47 operator<(const LinkOrder& l1, const LinkOrder& l2) argument 49 return (l1.m_value < l2.m_value);
|
/gem5/ext/systemc/src/sysc/qt/md/ |
H A D | sparc.s | 86 ldd [%sp+ 8+96], %l2
|
/gem5/configs/splash2/ |
H A D | run.py | 204 system.l2 = L2(size = options.l2size, assoc = 8) 211 system.l2.cpu_side = system.toL2bus.master 212 system.l2.mem_side = system.membus.slave
|
H A D | cluster.py | 219 system.l2 = L2(size = options.l2size, assoc = 8) 226 system.l2.cpu_side = system.toL2bus.slave 227 system.l2.mem_side = system.membus.master
|
/gem5/src/arch/x86/ |
H A D | isa.cc | 355 dr7.l2 = newDR7.l2; 357 if (dr7.l2 || dr7.g2) {
|
/gem5/util/stats/ |
H A D | stats.py | 372 misses = system.l2.overall_mshr_misses
|
/gem5/src/arch/x86/regs/ |
H A D | misc.hh | 662 Bitfield<4> l2; member in namespace:X86ISA
|
/gem5/ext/googletest/googletest/test/ |
H A D | gtest-printers_test.cc | 954 const list<int> l2(a2, a2 + 3); 958 v.push_back(l2);
|
/gem5/util/streamline/ |
H A D | m5stats2streamline.py | 842 for l2 in range(num_l2): 844 name = re.sub("#", str(l2), item)
|