base.cc revision 5496
12SN/A/*
21762SN/A * Copyright (c) 2002-2005 The Regents of The University of Michigan
32SN/A * All rights reserved.
42SN/A *
52SN/A * Redistribution and use in source and binary forms, with or without
62SN/A * modification, are permitted provided that the following conditions are
72SN/A * met: redistributions of source code must retain the above copyright
82SN/A * notice, this list of conditions and the following disclaimer;
92SN/A * redistributions in binary form must reproduce the above copyright
102SN/A * notice, this list of conditions and the following disclaimer in the
112SN/A * documentation and/or other materials provided with the distribution;
122SN/A * neither the name of the copyright holders nor the names of its
132SN/A * contributors may be used to endorse or promote products derived from
142SN/A * this software without specific prior written permission.
152SN/A *
162SN/A * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
172SN/A * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
182SN/A * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
192SN/A * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
202SN/A * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
212SN/A * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
222SN/A * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
232SN/A * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
242SN/A * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
252SN/A * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
262SN/A * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
272665Ssaidi@eecs.umich.edu *
282665Ssaidi@eecs.umich.edu * Authors: Steve Reinhardt
292SN/A */
302SN/A
312439SN/A#include "arch/utility.hh"
322984Sgblack@eecs.umich.edu#include "arch/faults.hh"
33146SN/A#include "base/cprintf.hh"
34146SN/A#include "base/inifile.hh"
35146SN/A#include "base/loader/symtab.hh"
36146SN/A#include "base/misc.hh"
37146SN/A#include "base/pollevent.hh"
38146SN/A#include "base/range.hh"
391717SN/A#include "base/stats/events.hh"
40146SN/A#include "base/trace.hh"
411717SN/A#include "cpu/base.hh"
42146SN/A#include "cpu/exetrace.hh"
431977SN/A#include "cpu/profile.hh"
442623SN/A#include "cpu/simple/base.hh"
452683Sktlim@umich.edu#include "cpu/simple_thread.hh"
461717SN/A#include "cpu/smt.hh"
47146SN/A#include "cpu/static_inst.hh"
482683Sktlim@umich.edu#include "cpu/thread_context.hh"
493348Sbinkertn@umich.edu#include "mem/packet.hh"
502036SN/A#include "sim/byteswap.hh"
51146SN/A#include "sim/debug.hh"
5256SN/A#include "sim/host.hh"
5356SN/A#include "sim/sim_events.hh"
5456SN/A#include "sim/sim_object.hh"
55695SN/A#include "sim/stats.hh"
562901Ssaidi@eecs.umich.edu#include "sim/system.hh"
572SN/A
581858SN/A#if FULL_SYSTEM
593565Sgblack@eecs.umich.edu#include "arch/kernel_stats.hh"
603565Sgblack@eecs.umich.edu#include "arch/stacktrace.hh"
612171SN/A#include "arch/tlb.hh"
622170SN/A#include "arch/vtophys.hh"
633562Sgblack@eecs.umich.edu#include "base/remote_gdb.hh"
64146SN/A#else // !FULL_SYSTEM
652462SN/A#include "mem/mem_object.hh"
66146SN/A#endif // FULL_SYSTEM
672SN/A
682SN/Ausing namespace std;
692449SN/Ausing namespace TheISA;
701355SN/A
712623SN/ABaseSimpleCPU::BaseSimpleCPU(Params *p)
724495Sacolyte@umich.edu    : BaseCPU(p), traceData(NULL), thread(NULL), predecoder(NULL)
73224SN/A{
741858SN/A#if FULL_SYSTEM
752683Sktlim@umich.edu    thread = new SimpleThread(this, 0, p->system, p->itb, p->dtb);
762420SN/A#else
772683Sktlim@umich.edu    thread = new SimpleThread(this, /* thread_num */ 0, p->process,
784997Sgblack@eecs.umich.edu            p->itb, p->dtb, /* asid */ 0);
792420SN/A#endif // !FULL_SYSTEM
802SN/A
814400Srdreslin@umich.edu    thread->setStatus(ThreadContext::Unallocated);
822672Sktlim@umich.edu
832683Sktlim@umich.edu    tc = thread->getTC();
842SN/A
852SN/A    numInst = 0;
86334SN/A    startNumInst = 0;
87140SN/A    numLoad = 0;
88334SN/A    startNumLoad = 0;
892SN/A    lastIcacheStall = 0;
902SN/A    lastDcacheStall = 0;
912SN/A
922680Sktlim@umich.edu    threadContexts.push_back(tc);
934377Sgblack@eecs.umich.edu
945169Ssaidi@eecs.umich.edu
954377Sgblack@eecs.umich.edu    fetchOffset = 0;
964377Sgblack@eecs.umich.edu    stayAtPC = false;
972SN/A}
982SN/A
992623SN/ABaseSimpleCPU::~BaseSimpleCPU()
1002SN/A{
1012SN/A}
1022SN/A
103180SN/Avoid
1042623SN/ABaseSimpleCPU::deallocateContext(int thread_num)
105393SN/A{
106393SN/A    // for now, these are equivalent
107393SN/A    suspendContext(thread_num);
108393SN/A}
109384SN/A
110384SN/A
111393SN/Avoid
1122623SN/ABaseSimpleCPU::haltContext(int thread_num)
113393SN/A{
114393SN/A    // for now, these are equivalent
115393SN/A    suspendContext(thread_num);
116393SN/A}
117384SN/A
118189SN/A
119189SN/Avoid
1202623SN/ABaseSimpleCPU::regStats()
1212SN/A{
122729SN/A    using namespace Stats;
123334SN/A
1242SN/A    BaseCPU::regStats();
1252SN/A
1262SN/A    numInsts
1272SN/A        .name(name() + ".num_insts")
1282SN/A        .desc("Number of instructions executed")
1292SN/A        ;
1302SN/A
1312SN/A    numMemRefs
1322SN/A        .name(name() + ".num_refs")
1332SN/A        .desc("Number of memory references")
1342SN/A        ;
1352SN/A
1361001SN/A    notIdleFraction
1371001SN/A        .name(name() + ".not_idle_fraction")
1381001SN/A        .desc("Percentage of non-idle cycles")
1391001SN/A        ;
1401001SN/A
1412SN/A    idleFraction
1422SN/A        .name(name() + ".idle_fraction")
1432SN/A        .desc("Percentage of idle cycles")
1442SN/A        ;
1452SN/A
1462SN/A    icacheStallCycles
1472SN/A        .name(name() + ".icache_stall_cycles")
1482SN/A        .desc("ICache total stall cycles")
1492SN/A        .prereq(icacheStallCycles)
1502SN/A        ;
1512SN/A
1522SN/A    dcacheStallCycles
1532SN/A        .name(name() + ".dcache_stall_cycles")
1542SN/A        .desc("DCache total stall cycles")
1552SN/A        .prereq(dcacheStallCycles)
1562SN/A        ;
1572SN/A
1582390SN/A    icacheRetryCycles
1592390SN/A        .name(name() + ".icache_retry_cycles")
1602390SN/A        .desc("ICache total retry cycles")
1612390SN/A        .prereq(icacheRetryCycles)
1622390SN/A        ;
1632390SN/A
1642390SN/A    dcacheRetryCycles
1652390SN/A        .name(name() + ".dcache_retry_cycles")
1662390SN/A        .desc("DCache total retry cycles")
1672390SN/A        .prereq(dcacheRetryCycles)
1682390SN/A        ;
1692390SN/A
170385SN/A    idleFraction = constant(1.0) - notIdleFraction;
1712SN/A}
1722SN/A
1732SN/Avoid
1742623SN/ABaseSimpleCPU::resetStats()
175334SN/A{
1762361SN/A//    startNumInst = numInst;
1775496Ssaidi@eecs.umich.edu     notIdleFraction = (_status != Idle);
178334SN/A}
179334SN/A
180334SN/Avoid
1812623SN/ABaseSimpleCPU::serialize(ostream &os)
1822SN/A{
1835496Ssaidi@eecs.umich.edu    SERIALIZE_ENUM(_status);
184921SN/A    BaseCPU::serialize(os);
1852915Sktlim@umich.edu//    SERIALIZE_SCALAR(inst);
1862915Sktlim@umich.edu    nameOut(os, csprintf("%s.xc.0", name()));
1872683Sktlim@umich.edu    thread->serialize(os);
1882SN/A}
1892SN/A
1902SN/Avoid
1912623SN/ABaseSimpleCPU::unserialize(Checkpoint *cp, const string &section)
1922SN/A{
1935496Ssaidi@eecs.umich.edu    UNSERIALIZE_ENUM(_status);
194921SN/A    BaseCPU::unserialize(cp, section);
1952915Sktlim@umich.edu//    UNSERIALIZE_SCALAR(inst);
1962915Sktlim@umich.edu    thread->unserialize(cp, csprintf("%s.xc.0", section));
1972SN/A}
1982SN/A
1992SN/Avoid
2002SN/Achange_thread_state(int thread_number, int activate, int priority)
2012SN/A{
2022SN/A}
2032SN/A
204595SN/AFault
2052623SN/ABaseSimpleCPU::copySrcTranslate(Addr src)
206595SN/A{
2072390SN/A#if 0
2081080SN/A    static bool no_warn = true;
2091080SN/A    int blk_size = (dcacheInterface) ? dcacheInterface->getBlockSize() : 64;
2101080SN/A    // Only support block sizes of 64 atm.
2111080SN/A    assert(blk_size == 64);
2121080SN/A    int offset = src & (blk_size - 1);
2131080SN/A
2141080SN/A    // Make sure block doesn't span page
2151121SN/A    if (no_warn &&
2162107SN/A        (src & PageMask) != ((src + blk_size) & PageMask) &&
2171089SN/A        (src >> 40) != 0xfffffc) {
2181089SN/A        warn("Copied block source spans pages %x.", src);
2191080SN/A        no_warn = false;
2201080SN/A    }
2211080SN/A
2221080SN/A    memReq->reset(src & ~(blk_size - 1), blk_size);
223595SN/A
2242623SN/A    // translate to physical address
2252683Sktlim@umich.edu    Fault fault = thread->translateDataReadReq(req);
226595SN/A
2272090SN/A    if (fault == NoFault) {
2282683Sktlim@umich.edu        thread->copySrcAddr = src;
2292683Sktlim@umich.edu        thread->copySrcPhysAddr = memReq->paddr + offset;
230595SN/A    } else {
2312205SN/A        assert(!fault->isAlignmentFault());
2322205SN/A
2332683Sktlim@umich.edu        thread->copySrcAddr = 0;
2342683Sktlim@umich.edu        thread->copySrcPhysAddr = 0;
235595SN/A    }
236595SN/A    return fault;
2372390SN/A#else
2382423SN/A    return NoFault;
2392390SN/A#endif
240595SN/A}
241595SN/A
242595SN/AFault
2432623SN/ABaseSimpleCPU::copy(Addr dest)
244595SN/A{
2452390SN/A#if 0
2461080SN/A    static bool no_warn = true;
247595SN/A    int blk_size = (dcacheInterface) ? dcacheInterface->getBlockSize() : 64;
2481080SN/A    // Only support block sizes of 64 atm.
2491080SN/A    assert(blk_size == 64);
250595SN/A    uint8_t data[blk_size];
2512683Sktlim@umich.edu    //assert(thread->copySrcAddr);
2521080SN/A    int offset = dest & (blk_size - 1);
2531080SN/A
2541080SN/A    // Make sure block doesn't span page
2551121SN/A    if (no_warn &&
2562107SN/A        (dest & PageMask) != ((dest + blk_size) & PageMask) &&
2571089SN/A        (dest >> 40) != 0xfffffc) {
2581080SN/A        no_warn = false;
2591089SN/A        warn("Copied block destination spans pages %x. ", dest);
2601080SN/A    }
2611080SN/A
2621080SN/A    memReq->reset(dest & ~(blk_size -1), blk_size);
263595SN/A    // translate to physical address
2642683Sktlim@umich.edu    Fault fault = thread->translateDataWriteReq(req);
2651080SN/A
2662090SN/A    if (fault == NoFault) {
2671080SN/A        Addr dest_addr = memReq->paddr + offset;
268595SN/A        // Need to read straight from memory since we have more than 8 bytes.
2692683Sktlim@umich.edu        memReq->paddr = thread->copySrcPhysAddr;
2702683Sktlim@umich.edu        thread->mem->read(memReq, data);
271595SN/A        memReq->paddr = dest_addr;
2722683Sktlim@umich.edu        thread->mem->write(memReq, data);
2731098SN/A        if (dcacheInterface) {
2741098SN/A            memReq->cmd = Copy;
2751098SN/A            memReq->completionEvent = NULL;
2762683Sktlim@umich.edu            memReq->paddr = thread->copySrcPhysAddr;
2771098SN/A            memReq->dest = dest_addr;
2781098SN/A            memReq->size = 64;
2791098SN/A            memReq->time = curTick;
2802012SN/A            memReq->flags &= ~INST_READ;
2811098SN/A            dcacheInterface->access(memReq);
2821098SN/A        }
283595SN/A    }
2842205SN/A    else
2852205SN/A        assert(!fault->isAlignmentFault());
2862205SN/A
287595SN/A    return fault;
2882390SN/A#else
2892420SN/A    panic("copy not implemented");
2902423SN/A    return NoFault;
2912390SN/A#endif
292595SN/A}
293595SN/A
2941858SN/A#if FULL_SYSTEM
2952SN/AAddr
2962623SN/ABaseSimpleCPU::dbg_vtophys(Addr addr)
2972SN/A{
2982680Sktlim@umich.edu    return vtophys(tc, addr);
2992SN/A}
3002SN/A#endif // FULL_SYSTEM
3012SN/A
3021858SN/A#if FULL_SYSTEM
3032SN/Avoid
3042623SN/ABaseSimpleCPU::post_interrupt(int int_num, int index)
3052SN/A{
3062SN/A    BaseCPU::post_interrupt(int_num, index);
3072SN/A
3082683Sktlim@umich.edu    if (thread->status() == ThreadContext::Suspended) {
3094216Ssaidi@eecs.umich.edu                DPRINTF(Quiesce,"Suspended Processor awoke\n");
3102683Sktlim@umich.edu        thread->activate();
3112SN/A    }
3122SN/A}
3132SN/A#endif // FULL_SYSTEM
3142SN/A
3152SN/Avoid
3162623SN/ABaseSimpleCPU::checkForInterrupts()
3172SN/A{
3181858SN/A#if FULL_SYSTEM
3193923Shsul@eecs.umich.edu    if (check_interrupts(tc)) {
3203520Sgblack@eecs.umich.edu        Fault interrupt = interrupts.getInterrupt(tc);
3212SN/A
3223520Sgblack@eecs.umich.edu        if (interrupt != NoFault) {
3233633Sktlim@umich.edu            interrupts.updateIntrInfo(tc);
3243520Sgblack@eecs.umich.edu            interrupt->invoke(tc);
3252SN/A        }
3262SN/A    }
3272SN/A#endif
3282623SN/A}
3292SN/A
3302623SN/A
3312623SN/AFault
3322662Sstever@eecs.umich.eduBaseSimpleCPU::setupFetchRequest(Request *req)
3332623SN/A{
3344514Ssaidi@eecs.umich.edu    Addr threadPC = thread->readPC();
3354495Sacolyte@umich.edu
3362623SN/A    // set up memory request for instruction fetch
3373093Sksewell@umich.edu#if ISA_HAS_DELAY_SLOT
3384495Sacolyte@umich.edu    DPRINTF(Fetch,"Fetch: PC:%08p NPC:%08p NNPC:%08p\n",threadPC,
3393093Sksewell@umich.edu            thread->readNextPC(),thread->readNextNPC());
3403093Sksewell@umich.edu#else
3414564Sgblack@eecs.umich.edu    DPRINTF(Fetch,"Fetch: PC:%08p NPC:%08p\n",threadPC,
3422741Sksewell@umich.edu            thread->readNextPC());
3432741Sksewell@umich.edu#endif
3442623SN/A
3454564Sgblack@eecs.umich.edu    Addr fetchPC = (threadPC & PCMask) + fetchOffset;
3464564Sgblack@eecs.umich.edu    req->setVirt(0, fetchPC, sizeof(MachInst), 0, threadPC);
3472623SN/A
3482683Sktlim@umich.edu    Fault fault = thread->translateInstReq(req);
3492623SN/A
3502623SN/A    return fault;
3512623SN/A}
3522623SN/A
3532623SN/A
3542623SN/Avoid
3552623SN/ABaseSimpleCPU::preExecute()
3562623SN/A{
3572SN/A    // maintain $r0 semantics
3582683Sktlim@umich.edu    thread->setIntReg(ZeroReg, 0);
3592427SN/A#if THE_ISA == ALPHA_ISA
3602683Sktlim@umich.edu    thread->setFloatReg(ZeroReg, 0.0);
3612427SN/A#endif // ALPHA_ISA
3622SN/A
3632623SN/A    // check for instruction-count-based events
3642623SN/A    comInstEventQueue[0]->serviceEvents(numInst);
3652SN/A
3662623SN/A    // decode the instruction
3672623SN/A    inst = gtoh(inst);
3684377Sgblack@eecs.umich.edu
3693276Sgblack@eecs.umich.edu    //If we're not in the middle of a macro instruction
3703276Sgblack@eecs.umich.edu    if (!curMacroStaticInst) {
3714377Sgblack@eecs.umich.edu
3724181Sgblack@eecs.umich.edu        StaticInstPtr instPtr = NULL;
3734181Sgblack@eecs.umich.edu
3744181Sgblack@eecs.umich.edu        //Predecode, ie bundle up an ExtMachInst
3754182Sgblack@eecs.umich.edu        //This should go away once the constructor can be set up properly
3764182Sgblack@eecs.umich.edu        predecoder.setTC(thread->getTC());
3774182Sgblack@eecs.umich.edu        //If more fetch data is needed, pass it in.
3784593Sgblack@eecs.umich.edu        Addr fetchPC = (thread->readPC() & PCMask) + fetchOffset;
3794593Sgblack@eecs.umich.edu        //if(predecoder.needMoreBytes())
3804593Sgblack@eecs.umich.edu            predecoder.moreBytes(thread->readPC(), fetchPC, inst);
3814593Sgblack@eecs.umich.edu        //else
3824593Sgblack@eecs.umich.edu        //    predecoder.process();
3834377Sgblack@eecs.umich.edu
3844377Sgblack@eecs.umich.edu        //If an instruction is ready, decode it. Otherwise, we'll have to
3854377Sgblack@eecs.umich.edu        //fetch beyond the MachInst at the current pc.
3864377Sgblack@eecs.umich.edu        if (predecoder.extMachInstReady()) {
3874377Sgblack@eecs.umich.edu#if THE_ISA == X86_ISA
3884377Sgblack@eecs.umich.edu            thread->setNextPC(thread->readPC() + predecoder.getInstSize());
3894377Sgblack@eecs.umich.edu#endif // X86_ISA
3904377Sgblack@eecs.umich.edu            stayAtPC = false;
3914572Sacolyte@umich.edu            instPtr = StaticInst::decode(predecoder.getExtMachInst(),
3924572Sacolyte@umich.edu                                         thread->readPC());
3934377Sgblack@eecs.umich.edu        } else {
3944377Sgblack@eecs.umich.edu            stayAtPC = true;
3954377Sgblack@eecs.umich.edu            fetchOffset += sizeof(MachInst);
3964377Sgblack@eecs.umich.edu        }
3974181Sgblack@eecs.umich.edu
3984181Sgblack@eecs.umich.edu        //If we decoded an instruction and it's microcoded, start pulling
3994181Sgblack@eecs.umich.edu        //out micro ops
4004539Sgblack@eecs.umich.edu        if (instPtr && instPtr->isMacroop()) {
4013276Sgblack@eecs.umich.edu            curMacroStaticInst = instPtr;
4023442Sgblack@eecs.umich.edu            curStaticInst = curMacroStaticInst->
4034539Sgblack@eecs.umich.edu                fetchMicroop(thread->readMicroPC());
4043280Sgblack@eecs.umich.edu        } else {
4053280Sgblack@eecs.umich.edu            curStaticInst = instPtr;
4063276Sgblack@eecs.umich.edu        }
4073276Sgblack@eecs.umich.edu    } else {
4083276Sgblack@eecs.umich.edu        //Read the next micro op from the macro op
4093442Sgblack@eecs.umich.edu        curStaticInst = curMacroStaticInst->
4104539Sgblack@eecs.umich.edu            fetchMicroop(thread->readMicroPC());
4113276Sgblack@eecs.umich.edu    }
4123276Sgblack@eecs.umich.edu
4134181Sgblack@eecs.umich.edu    //If we decoded an instruction this "tick", record information about it.
4144181Sgblack@eecs.umich.edu    if(curStaticInst)
4154181Sgblack@eecs.umich.edu    {
4164522Ssaidi@eecs.umich.edu#if TRACING_ON
4174776Sgblack@eecs.umich.edu        traceData = tracer->getInstRecord(curTick, tc, curStaticInst,
4184181Sgblack@eecs.umich.edu                                         thread->readPC());
4192470SN/A
4204181Sgblack@eecs.umich.edu        DPRINTF(Decode,"Decode: Decoded %s instruction: 0x%x\n",
4214181Sgblack@eecs.umich.edu                curStaticInst->getName(), curStaticInst->machInst);
4224522Ssaidi@eecs.umich.edu#endif // TRACING_ON
4232623SN/A
4242623SN/A#if FULL_SYSTEM
4254181Sgblack@eecs.umich.edu        thread->setInst(inst);
4262623SN/A#endif // FULL_SYSTEM
4274181Sgblack@eecs.umich.edu    }
4282623SN/A}
4292623SN/A
4302623SN/Avoid
4312623SN/ABaseSimpleCPU::postExecute()
4322623SN/A{
4332623SN/A#if FULL_SYSTEM
4345086Sgblack@eecs.umich.edu    if (thread->profile && curStaticInst) {
4353577Sgblack@eecs.umich.edu        bool usermode = TheISA::inUserMode(tc);
4362683Sktlim@umich.edu        thread->profilePC = usermode ? 1 : thread->readPC();
4375086Sgblack@eecs.umich.edu        ProfileNode *node = thread->profile->consume(tc, curStaticInst);
4382623SN/A        if (node)
4392683Sktlim@umich.edu            thread->profileNode = node;
4402623SN/A    }
4412420SN/A#endif
4422SN/A
4432623SN/A    if (curStaticInst->isMemRef()) {
4442623SN/A        numMemRefs++;
4452SN/A    }
4462SN/A
4472623SN/A    if (curStaticInst->isLoad()) {
4482623SN/A        ++numLoad;
4492623SN/A        comLoadEventQueue[0]->serviceEvents(numLoad);
4502623SN/A    }
4512SN/A
4522683Sktlim@umich.edu    traceFunctions(thread->readPC());
4532644Sstever@eecs.umich.edu
4542644Sstever@eecs.umich.edu    if (traceData) {
4554046Sbinkertn@umich.edu        traceData->dump();
4564046Sbinkertn@umich.edu        delete traceData;
4574046Sbinkertn@umich.edu        traceData = NULL;
4582644Sstever@eecs.umich.edu    }
4592623SN/A}
4602SN/A
4612SN/A
4622623SN/Avoid
4632623SN/ABaseSimpleCPU::advancePC(Fault fault)
4642623SN/A{
4654377Sgblack@eecs.umich.edu    //Since we're moving to a new pc, zero out the offset
4664377Sgblack@eecs.umich.edu    fetchOffset = 0;
4672090SN/A    if (fault != NoFault) {
4683905Ssaidi@eecs.umich.edu        curMacroStaticInst = StaticInst::nullStaticInstPtr;
4695120Sgblack@eecs.umich.edu        predecoder.reset();
4703929Ssaidi@eecs.umich.edu        thread->setMicroPC(0);
4713929Ssaidi@eecs.umich.edu        thread->setNextMicroPC(1);
4725281Sgblack@eecs.umich.edu        fault->invoke(tc);
4734377Sgblack@eecs.umich.edu    } else {
4743276Sgblack@eecs.umich.edu        //If we're at the last micro op for this instruction
4754539Sgblack@eecs.umich.edu        if (curStaticInst && curStaticInst->isLastMicroop()) {
4763276Sgblack@eecs.umich.edu            //We should be working with a macro op
4773276Sgblack@eecs.umich.edu            assert(curMacroStaticInst);
4783276Sgblack@eecs.umich.edu            //Close out this macro op, and clean up the
4793276Sgblack@eecs.umich.edu            //microcode state
4803280Sgblack@eecs.umich.edu            curMacroStaticInst = StaticInst::nullStaticInstPtr;
4813276Sgblack@eecs.umich.edu            thread->setMicroPC(0);
4823280Sgblack@eecs.umich.edu            thread->setNextMicroPC(1);
4833276Sgblack@eecs.umich.edu        }
4843276Sgblack@eecs.umich.edu        //If we're still in a macro op
4853276Sgblack@eecs.umich.edu        if (curMacroStaticInst) {
4863276Sgblack@eecs.umich.edu            //Advance the micro pc
4873280Sgblack@eecs.umich.edu            thread->setMicroPC(thread->readNextMicroPC());
4883276Sgblack@eecs.umich.edu            //Advance the "next" micro pc. Note that there are no delay
4893276Sgblack@eecs.umich.edu            //slots, and micro ops are "word" addressed.
4903280Sgblack@eecs.umich.edu            thread->setNextMicroPC(thread->readNextMicroPC() + 1);
4913276Sgblack@eecs.umich.edu        } else {
4923276Sgblack@eecs.umich.edu            // go to the next instruction
4933276Sgblack@eecs.umich.edu            thread->setPC(thread->readNextPC());
4943276Sgblack@eecs.umich.edu            thread->setNextPC(thread->readNextNPC());
4953276Sgblack@eecs.umich.edu            thread->setNextNPC(thread->readNextNPC() + sizeof(MachInst));
4963276Sgblack@eecs.umich.edu            assert(thread->readNextPC() != thread->readNextNPC());
4973276Sgblack@eecs.umich.edu        }
4982SN/A    }
4992SN/A}
5002SN/A
5015250Sksewell@umich.edu/*Fault
5025222Sksewell@umich.eduBaseSimpleCPU::CacheOp(uint8_t Op, Addr EffAddr)
5035222Sksewell@umich.edu{
5045222Sksewell@umich.edu    // translate to physical address
5055222Sksewell@umich.edu    Fault fault = NoFault;
5065222Sksewell@umich.edu    int CacheID = Op & 0x3; // Lower 3 bits identify Cache
5075222Sksewell@umich.edu    int CacheOP = Op >> 2; // Upper 3 bits identify Cache Operation
5085222Sksewell@umich.edu    if(CacheID > 1)
5095222Sksewell@umich.edu      {
5105222Sksewell@umich.edu        warn("CacheOps not implemented for secondary/tertiary caches\n");
5115222Sksewell@umich.edu      }
5125222Sksewell@umich.edu    else
5135222Sksewell@umich.edu      {
5145222Sksewell@umich.edu        switch(CacheOP)
5155222Sksewell@umich.edu          { // Fill Packet Type
5165222Sksewell@umich.edu          case 0: warn("Invalidate Cache Op\n");
5175222Sksewell@umich.edu            break;
5185222Sksewell@umich.edu          case 1: warn("Index Load Tag Cache Op\n");
5195222Sksewell@umich.edu            break;
5205222Sksewell@umich.edu          case 2: warn("Index Store Tag Cache Op\n");
5215222Sksewell@umich.edu            break;
5225222Sksewell@umich.edu          case 4: warn("Hit Invalidate Cache Op\n");
5235222Sksewell@umich.edu            break;
5245222Sksewell@umich.edu          case 5: warn("Fill/Hit Writeback Invalidate Cache Op\n");
5255222Sksewell@umich.edu            break;
5265222Sksewell@umich.edu          case 6: warn("Hit Writeback\n");
5275222Sksewell@umich.edu            break;
5285222Sksewell@umich.edu          case 7: warn("Fetch & Lock Cache Op\n");
5295222Sksewell@umich.edu            break;
5305222Sksewell@umich.edu          default: warn("Unimplemented Cache Op\n");
5315222Sksewell@umich.edu          }
5325222Sksewell@umich.edu      }
5335222Sksewell@umich.edu    return fault;
5345250Sksewell@umich.edu}*/
535