interrupts.cc revision 8745
15647Sgblack@eecs.umich.edu/*
25647Sgblack@eecs.umich.edu * Copyright (c) 2008 The Hewlett-Packard Development Company
35647Sgblack@eecs.umich.edu * All rights reserved.
45647Sgblack@eecs.umich.edu *
57087Snate@binkert.org * The license below extends only to copyright in the software and shall
67087Snate@binkert.org * not be construed as granting a license to any other intellectual
77087Snate@binkert.org * property including but not limited to intellectual property relating
87087Snate@binkert.org * to a hardware implementation of the functionality of the software
97087Snate@binkert.org * licensed hereunder.  You may use the software subject to the license
107087Snate@binkert.org * terms below provided that you ensure that this notice is replicated
117087Snate@binkert.org * unmodified and in its entirety in all distributions of the software,
127087Snate@binkert.org * modified or unmodified, in source code or in binary form.
135647Sgblack@eecs.umich.edu *
147087Snate@binkert.org * Redistribution and use in source and binary forms, with or without
157087Snate@binkert.org * modification, are permitted provided that the following conditions are
167087Snate@binkert.org * met: redistributions of source code must retain the above copyright
177087Snate@binkert.org * notice, this list of conditions and the following disclaimer;
187087Snate@binkert.org * redistributions in binary form must reproduce the above copyright
197087Snate@binkert.org * notice, this list of conditions and the following disclaimer in the
207087Snate@binkert.org * documentation and/or other materials provided with the distribution;
217087Snate@binkert.org * neither the name of the copyright holders nor the names of its
225647Sgblack@eecs.umich.edu * contributors may be used to endorse or promote products derived from
237087Snate@binkert.org * this software without specific prior written permission.
245647Sgblack@eecs.umich.edu *
255647Sgblack@eecs.umich.edu * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
265647Sgblack@eecs.umich.edu * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
275647Sgblack@eecs.umich.edu * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
285647Sgblack@eecs.umich.edu * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
295647Sgblack@eecs.umich.edu * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
305647Sgblack@eecs.umich.edu * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
315647Sgblack@eecs.umich.edu * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
325647Sgblack@eecs.umich.edu * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
335647Sgblack@eecs.umich.edu * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
345647Sgblack@eecs.umich.edu * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
355647Sgblack@eecs.umich.edu * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
365647Sgblack@eecs.umich.edu *
375647Sgblack@eecs.umich.edu * Authors: Gabe Black
385647Sgblack@eecs.umich.edu */
395647Sgblack@eecs.umich.edu
408229Snate@binkert.org#include "arch/x86/regs/apic.hh"
415647Sgblack@eecs.umich.edu#include "arch/x86/interrupts.hh"
425654Sgblack@eecs.umich.edu#include "arch/x86/intmessage.hh"
435647Sgblack@eecs.umich.edu#include "cpu/base.hh"
448232Snate@binkert.org#include "debug/LocalApic.hh"
456137Sgblack@eecs.umich.edu#include "dev/x86/i82094aa.hh"
466137Sgblack@eecs.umich.edu#include "dev/x86/pc.hh"
476137Sgblack@eecs.umich.edu#include "dev/x86/south_bridge.hh"
485654Sgblack@eecs.umich.edu#include "mem/packet_access.hh"
496046Sgblack@eecs.umich.edu#include "sim/system.hh"
505647Sgblack@eecs.umich.edu
515648Sgblack@eecs.umich.eduint
525648Sgblack@eecs.umich.edudivideFromConf(uint32_t conf)
535647Sgblack@eecs.umich.edu{
545647Sgblack@eecs.umich.edu    // This figures out what division we want from the division configuration
555647Sgblack@eecs.umich.edu    // register in the local APIC. The encoding is a little odd but it can
565647Sgblack@eecs.umich.edu    // be deciphered fairly easily.
575647Sgblack@eecs.umich.edu    int shift = ((conf & 0x8) >> 1) | (conf & 0x3);
585647Sgblack@eecs.umich.edu    shift = (shift + 1) % 8;
595647Sgblack@eecs.umich.edu    return 1 << shift;
605647Sgblack@eecs.umich.edu}
615647Sgblack@eecs.umich.edu
625648Sgblack@eecs.umich.edunamespace X86ISA
635647Sgblack@eecs.umich.edu{
645648Sgblack@eecs.umich.edu
655648Sgblack@eecs.umich.eduApicRegIndex
665648Sgblack@eecs.umich.edudecodeAddr(Addr paddr)
675648Sgblack@eecs.umich.edu{
685648Sgblack@eecs.umich.edu    ApicRegIndex regNum;
695648Sgblack@eecs.umich.edu    paddr &= ~mask(3);
705648Sgblack@eecs.umich.edu    switch (paddr)
715648Sgblack@eecs.umich.edu    {
725648Sgblack@eecs.umich.edu      case 0x20:
735648Sgblack@eecs.umich.edu        regNum = APIC_ID;
745648Sgblack@eecs.umich.edu        break;
755648Sgblack@eecs.umich.edu      case 0x30:
765648Sgblack@eecs.umich.edu        regNum = APIC_VERSION;
775648Sgblack@eecs.umich.edu        break;
785648Sgblack@eecs.umich.edu      case 0x80:
795648Sgblack@eecs.umich.edu        regNum = APIC_TASK_PRIORITY;
805648Sgblack@eecs.umich.edu        break;
815648Sgblack@eecs.umich.edu      case 0x90:
825648Sgblack@eecs.umich.edu        regNum = APIC_ARBITRATION_PRIORITY;
835648Sgblack@eecs.umich.edu        break;
845648Sgblack@eecs.umich.edu      case 0xA0:
855648Sgblack@eecs.umich.edu        regNum = APIC_PROCESSOR_PRIORITY;
865648Sgblack@eecs.umich.edu        break;
875648Sgblack@eecs.umich.edu      case 0xB0:
885648Sgblack@eecs.umich.edu        regNum = APIC_EOI;
895648Sgblack@eecs.umich.edu        break;
905648Sgblack@eecs.umich.edu      case 0xD0:
915648Sgblack@eecs.umich.edu        regNum = APIC_LOGICAL_DESTINATION;
925648Sgblack@eecs.umich.edu        break;
935648Sgblack@eecs.umich.edu      case 0xE0:
945648Sgblack@eecs.umich.edu        regNum = APIC_DESTINATION_FORMAT;
955648Sgblack@eecs.umich.edu        break;
965648Sgblack@eecs.umich.edu      case 0xF0:
975648Sgblack@eecs.umich.edu        regNum = APIC_SPURIOUS_INTERRUPT_VECTOR;
985648Sgblack@eecs.umich.edu        break;
995648Sgblack@eecs.umich.edu      case 0x100:
1005648Sgblack@eecs.umich.edu      case 0x108:
1015648Sgblack@eecs.umich.edu      case 0x110:
1025648Sgblack@eecs.umich.edu      case 0x118:
1035648Sgblack@eecs.umich.edu      case 0x120:
1045648Sgblack@eecs.umich.edu      case 0x128:
1055648Sgblack@eecs.umich.edu      case 0x130:
1065648Sgblack@eecs.umich.edu      case 0x138:
1075648Sgblack@eecs.umich.edu      case 0x140:
1085648Sgblack@eecs.umich.edu      case 0x148:
1095648Sgblack@eecs.umich.edu      case 0x150:
1105648Sgblack@eecs.umich.edu      case 0x158:
1115648Sgblack@eecs.umich.edu      case 0x160:
1125648Sgblack@eecs.umich.edu      case 0x168:
1135648Sgblack@eecs.umich.edu      case 0x170:
1145648Sgblack@eecs.umich.edu      case 0x178:
1155648Sgblack@eecs.umich.edu        regNum = APIC_IN_SERVICE((paddr - 0x100) / 0x8);
1165648Sgblack@eecs.umich.edu        break;
1175648Sgblack@eecs.umich.edu      case 0x180:
1185648Sgblack@eecs.umich.edu      case 0x188:
1195648Sgblack@eecs.umich.edu      case 0x190:
1205648Sgblack@eecs.umich.edu      case 0x198:
1215648Sgblack@eecs.umich.edu      case 0x1A0:
1225648Sgblack@eecs.umich.edu      case 0x1A8:
1235648Sgblack@eecs.umich.edu      case 0x1B0:
1245648Sgblack@eecs.umich.edu      case 0x1B8:
1255648Sgblack@eecs.umich.edu      case 0x1C0:
1265648Sgblack@eecs.umich.edu      case 0x1C8:
1275648Sgblack@eecs.umich.edu      case 0x1D0:
1285648Sgblack@eecs.umich.edu      case 0x1D8:
1295648Sgblack@eecs.umich.edu      case 0x1E0:
1305648Sgblack@eecs.umich.edu      case 0x1E8:
1315648Sgblack@eecs.umich.edu      case 0x1F0:
1325648Sgblack@eecs.umich.edu      case 0x1F8:
1335648Sgblack@eecs.umich.edu        regNum = APIC_TRIGGER_MODE((paddr - 0x180) / 0x8);
1345648Sgblack@eecs.umich.edu        break;
1355648Sgblack@eecs.umich.edu      case 0x200:
1365648Sgblack@eecs.umich.edu      case 0x208:
1375648Sgblack@eecs.umich.edu      case 0x210:
1385648Sgblack@eecs.umich.edu      case 0x218:
1395648Sgblack@eecs.umich.edu      case 0x220:
1405648Sgblack@eecs.umich.edu      case 0x228:
1415648Sgblack@eecs.umich.edu      case 0x230:
1425648Sgblack@eecs.umich.edu      case 0x238:
1435648Sgblack@eecs.umich.edu      case 0x240:
1445648Sgblack@eecs.umich.edu      case 0x248:
1455648Sgblack@eecs.umich.edu      case 0x250:
1465648Sgblack@eecs.umich.edu      case 0x258:
1475648Sgblack@eecs.umich.edu      case 0x260:
1485648Sgblack@eecs.umich.edu      case 0x268:
1495648Sgblack@eecs.umich.edu      case 0x270:
1505648Sgblack@eecs.umich.edu      case 0x278:
1515648Sgblack@eecs.umich.edu        regNum = APIC_INTERRUPT_REQUEST((paddr - 0x200) / 0x8);
1525648Sgblack@eecs.umich.edu        break;
1535648Sgblack@eecs.umich.edu      case 0x280:
1545648Sgblack@eecs.umich.edu        regNum = APIC_ERROR_STATUS;
1555648Sgblack@eecs.umich.edu        break;
1565648Sgblack@eecs.umich.edu      case 0x300:
1575648Sgblack@eecs.umich.edu        regNum = APIC_INTERRUPT_COMMAND_LOW;
1585648Sgblack@eecs.umich.edu        break;
1595648Sgblack@eecs.umich.edu      case 0x310:
1605648Sgblack@eecs.umich.edu        regNum = APIC_INTERRUPT_COMMAND_HIGH;
1615648Sgblack@eecs.umich.edu        break;
1625648Sgblack@eecs.umich.edu      case 0x320:
1635648Sgblack@eecs.umich.edu        regNum = APIC_LVT_TIMER;
1645648Sgblack@eecs.umich.edu        break;
1655648Sgblack@eecs.umich.edu      case 0x330:
1665648Sgblack@eecs.umich.edu        regNum = APIC_LVT_THERMAL_SENSOR;
1675648Sgblack@eecs.umich.edu        break;
1685648Sgblack@eecs.umich.edu      case 0x340:
1695648Sgblack@eecs.umich.edu        regNum = APIC_LVT_PERFORMANCE_MONITORING_COUNTERS;
1705648Sgblack@eecs.umich.edu        break;
1715648Sgblack@eecs.umich.edu      case 0x350:
1725648Sgblack@eecs.umich.edu        regNum = APIC_LVT_LINT0;
1735648Sgblack@eecs.umich.edu        break;
1745648Sgblack@eecs.umich.edu      case 0x360:
1755648Sgblack@eecs.umich.edu        regNum = APIC_LVT_LINT1;
1765648Sgblack@eecs.umich.edu        break;
1775648Sgblack@eecs.umich.edu      case 0x370:
1785648Sgblack@eecs.umich.edu        regNum = APIC_LVT_ERROR;
1795648Sgblack@eecs.umich.edu        break;
1805648Sgblack@eecs.umich.edu      case 0x380:
1815648Sgblack@eecs.umich.edu        regNum = APIC_INITIAL_COUNT;
1825648Sgblack@eecs.umich.edu        break;
1835648Sgblack@eecs.umich.edu      case 0x390:
1845648Sgblack@eecs.umich.edu        regNum = APIC_CURRENT_COUNT;
1855648Sgblack@eecs.umich.edu        break;
1865648Sgblack@eecs.umich.edu      case 0x3E0:
1875648Sgblack@eecs.umich.edu        regNum = APIC_DIVIDE_CONFIGURATION;
1885648Sgblack@eecs.umich.edu        break;
1895648Sgblack@eecs.umich.edu      default:
1905648Sgblack@eecs.umich.edu        // A reserved register field.
1915648Sgblack@eecs.umich.edu        panic("Accessed reserved register field %#x.\n", paddr);
1925648Sgblack@eecs.umich.edu        break;
1935648Sgblack@eecs.umich.edu    }
1945648Sgblack@eecs.umich.edu    return regNum;
1955648Sgblack@eecs.umich.edu}
1965648Sgblack@eecs.umich.edu}
1975648Sgblack@eecs.umich.edu
1985648Sgblack@eecs.umich.eduTick
1995648Sgblack@eecs.umich.eduX86ISA::Interrupts::read(PacketPtr pkt)
2005648Sgblack@eecs.umich.edu{
2015648Sgblack@eecs.umich.edu    Addr offset = pkt->getAddr() - pioAddr;
2025648Sgblack@eecs.umich.edu    //Make sure we're at least only accessing one register.
2035648Sgblack@eecs.umich.edu    if ((offset & ~mask(3)) != ((offset + pkt->getSize()) & ~mask(3)))
2045648Sgblack@eecs.umich.edu        panic("Accessed more than one register at a time in the APIC!\n");
2055648Sgblack@eecs.umich.edu    ApicRegIndex reg = decodeAddr(offset);
2065648Sgblack@eecs.umich.edu    uint32_t val = htog(readReg(reg));
2075649Sgblack@eecs.umich.edu    DPRINTF(LocalApic,
2085649Sgblack@eecs.umich.edu            "Reading Local APIC register %d at offset %#x as %#x.\n",
2095649Sgblack@eecs.umich.edu            reg, offset, val);
2105648Sgblack@eecs.umich.edu    pkt->setData(((uint8_t *)&val) + (offset & mask(3)));
2115898Sgblack@eecs.umich.edu    pkt->makeAtomicResponse();
2125648Sgblack@eecs.umich.edu    return latency;
2135648Sgblack@eecs.umich.edu}
2145648Sgblack@eecs.umich.edu
2155648Sgblack@eecs.umich.eduTick
2165648Sgblack@eecs.umich.eduX86ISA::Interrupts::write(PacketPtr pkt)
2175648Sgblack@eecs.umich.edu{
2185648Sgblack@eecs.umich.edu    Addr offset = pkt->getAddr() - pioAddr;
2195648Sgblack@eecs.umich.edu    //Make sure we're at least only accessing one register.
2205648Sgblack@eecs.umich.edu    if ((offset & ~mask(3)) != ((offset + pkt->getSize()) & ~mask(3)))
2215648Sgblack@eecs.umich.edu        panic("Accessed more than one register at a time in the APIC!\n");
2225648Sgblack@eecs.umich.edu    ApicRegIndex reg = decodeAddr(offset);
2235648Sgblack@eecs.umich.edu    uint32_t val = regs[reg];
2245648Sgblack@eecs.umich.edu    pkt->writeData(((uint8_t *)&val) + (offset & mask(3)));
2255649Sgblack@eecs.umich.edu    DPRINTF(LocalApic,
2265649Sgblack@eecs.umich.edu            "Writing Local APIC register %d at offset %#x as %#x.\n",
2275649Sgblack@eecs.umich.edu            reg, offset, gtoh(val));
2285648Sgblack@eecs.umich.edu    setReg(reg, gtoh(val));
2295898Sgblack@eecs.umich.edu    pkt->makeAtomicResponse();
2305648Sgblack@eecs.umich.edu    return latency;
2315647Sgblack@eecs.umich.edu}
2325691Sgblack@eecs.umich.eduvoid
2335691Sgblack@eecs.umich.eduX86ISA::Interrupts::requestInterrupt(uint8_t vector,
2345691Sgblack@eecs.umich.edu        uint8_t deliveryMode, bool level)
2355691Sgblack@eecs.umich.edu{
2365691Sgblack@eecs.umich.edu    /*
2375691Sgblack@eecs.umich.edu     * Fixed and lowest-priority delivery mode interrupts are handled
2385691Sgblack@eecs.umich.edu     * using the IRR/ISR registers, checking against the TPR, etc.
2395691Sgblack@eecs.umich.edu     * The SMI, NMI, ExtInt, INIT, etc interrupts go straight through.
2405691Sgblack@eecs.umich.edu     */
2415691Sgblack@eecs.umich.edu    if (deliveryMode == DeliveryMode::Fixed ||
2425691Sgblack@eecs.umich.edu            deliveryMode == DeliveryMode::LowestPriority) {
2435691Sgblack@eecs.umich.edu        DPRINTF(LocalApic, "Interrupt is an %s.\n",
2445691Sgblack@eecs.umich.edu                DeliveryMode::names[deliveryMode]);
2455691Sgblack@eecs.umich.edu        // Queue up the interrupt in the IRR.
2465691Sgblack@eecs.umich.edu        if (vector > IRRV)
2475691Sgblack@eecs.umich.edu            IRRV = vector;
2485691Sgblack@eecs.umich.edu        if (!getRegArrayBit(APIC_INTERRUPT_REQUEST_BASE, vector)) {
2495691Sgblack@eecs.umich.edu            setRegArrayBit(APIC_INTERRUPT_REQUEST_BASE, vector);
2505691Sgblack@eecs.umich.edu            if (level) {
2515691Sgblack@eecs.umich.edu                setRegArrayBit(APIC_TRIGGER_MODE_BASE, vector);
2525691Sgblack@eecs.umich.edu            } else {
2535691Sgblack@eecs.umich.edu                clearRegArrayBit(APIC_TRIGGER_MODE_BASE, vector);
2545691Sgblack@eecs.umich.edu            }
2555691Sgblack@eecs.umich.edu        }
2565691Sgblack@eecs.umich.edu    } else if (!DeliveryMode::isReserved(deliveryMode)) {
2575691Sgblack@eecs.umich.edu        DPRINTF(LocalApic, "Interrupt is an %s.\n",
2585691Sgblack@eecs.umich.edu                DeliveryMode::names[deliveryMode]);
2595691Sgblack@eecs.umich.edu        if (deliveryMode == DeliveryMode::SMI && !pendingSmi) {
2605691Sgblack@eecs.umich.edu            pendingUnmaskableInt = pendingSmi = true;
2615691Sgblack@eecs.umich.edu            smiVector = vector;
2625691Sgblack@eecs.umich.edu        } else if (deliveryMode == DeliveryMode::NMI && !pendingNmi) {
2635691Sgblack@eecs.umich.edu            pendingUnmaskableInt = pendingNmi = true;
2645691Sgblack@eecs.umich.edu            nmiVector = vector;
2655691Sgblack@eecs.umich.edu        } else if (deliveryMode == DeliveryMode::ExtInt && !pendingExtInt) {
2665691Sgblack@eecs.umich.edu            pendingExtInt = true;
2675691Sgblack@eecs.umich.edu            extIntVector = vector;
2685691Sgblack@eecs.umich.edu        } else if (deliveryMode == DeliveryMode::INIT && !pendingInit) {
2695691Sgblack@eecs.umich.edu            pendingUnmaskableInt = pendingInit = true;
2705691Sgblack@eecs.umich.edu            initVector = vector;
2716066Sgblack@eecs.umich.edu        } else if (deliveryMode == DeliveryMode::SIPI &&
2726066Sgblack@eecs.umich.edu                !pendingStartup && !startedUp) {
2736050Sgblack@eecs.umich.edu            pendingUnmaskableInt = pendingStartup = true;
2746050Sgblack@eecs.umich.edu            startupVector = vector;
2755691Sgblack@eecs.umich.edu        }
2768745Sgblack@eecs.umich.edu    }
2778745Sgblack@eecs.umich.edu#if FULL_SYSTEM //XXX CPU has no wakeup method in SE mode.
2785811Sgblack@eecs.umich.edu    cpu->wakeup();
2798745Sgblack@eecs.umich.edu#endif
2805691Sgblack@eecs.umich.edu}
2815647Sgblack@eecs.umich.edu
2826041Sgblack@eecs.umich.edu
2836041Sgblack@eecs.umich.eduvoid
2846041Sgblack@eecs.umich.eduX86ISA::Interrupts::setCPU(BaseCPU * newCPU)
2856041Sgblack@eecs.umich.edu{
2866136Sgblack@eecs.umich.edu    assert(newCPU);
2876136Sgblack@eecs.umich.edu    if (cpu != NULL && cpu->cpuId() != newCPU->cpuId()) {
2886136Sgblack@eecs.umich.edu        panic("Local APICs can't be moved between CPUs"
2896136Sgblack@eecs.umich.edu                " with different IDs.\n");
2906136Sgblack@eecs.umich.edu    }
2916041Sgblack@eecs.umich.edu    cpu = newCPU;
2926136Sgblack@eecs.umich.edu    initialApicId = cpu->cpuId();
2936136Sgblack@eecs.umich.edu    regs[APIC_ID] = (initialApicId << 24);
2946041Sgblack@eecs.umich.edu}
2956041Sgblack@eecs.umich.edu
2966041Sgblack@eecs.umich.edu
2976137Sgblack@eecs.umich.eduvoid
2986137Sgblack@eecs.umich.eduX86ISA::Interrupts::init()
2996137Sgblack@eecs.umich.edu{
3007913SBrad.Beckmann@amd.com    //
3017913SBrad.Beckmann@amd.com    // The local apic must register its address ranges on both its pio port
3027913SBrad.Beckmann@amd.com    // via the basicpiodevice(piodevice) init() function and its int port
3037913SBrad.Beckmann@amd.com    // that it inherited from IntDev.  Note IntDev is not a SimObject itself.
3047913SBrad.Beckmann@amd.com    //
3056137Sgblack@eecs.umich.edu    BasicPioDevice::init();
3067913SBrad.Beckmann@amd.com    IntDev::init();
3078742Sgblack@eecs.umich.edu#if FULL_SYSTEM
3086137Sgblack@eecs.umich.edu    Pc * pc = dynamic_cast<Pc *>(platform);
3096137Sgblack@eecs.umich.edu    assert(pc);
3106137Sgblack@eecs.umich.edu    pc->southBridge->ioApic->registerLocalApic(initialApicId, this);
3118742Sgblack@eecs.umich.edu#endif
3126137Sgblack@eecs.umich.edu}
3136137Sgblack@eecs.umich.edu
3146137Sgblack@eecs.umich.edu
3155651Sgblack@eecs.umich.eduTick
3165651Sgblack@eecs.umich.eduX86ISA::Interrupts::recvMessage(PacketPtr pkt)
3175651Sgblack@eecs.umich.edu{
3186136Sgblack@eecs.umich.edu    Addr offset = pkt->getAddr() - x86InterruptAddress(initialApicId, 0);
3195651Sgblack@eecs.umich.edu    assert(pkt->cmd == MemCmd::MessageReq);
3205651Sgblack@eecs.umich.edu    switch(offset)
3215651Sgblack@eecs.umich.edu    {
3225651Sgblack@eecs.umich.edu      case 0:
3235654Sgblack@eecs.umich.edu        {
3245654Sgblack@eecs.umich.edu            TriggerIntMessage message = pkt->get<TriggerIntMessage>();
3255654Sgblack@eecs.umich.edu            DPRINTF(LocalApic,
3265654Sgblack@eecs.umich.edu                    "Got Trigger Interrupt message with vector %#x.\n",
3275697Snate@binkert.org                    message.vector);
3285655Sgblack@eecs.umich.edu
3295691Sgblack@eecs.umich.edu            requestInterrupt(message.vector,
3305691Sgblack@eecs.umich.edu                    message.deliveryMode, message.trigger);
3315654Sgblack@eecs.umich.edu        }
3325651Sgblack@eecs.umich.edu        break;
3335651Sgblack@eecs.umich.edu      default:
3345651Sgblack@eecs.umich.edu        panic("Local apic got unknown interrupt message at offset %#x.\n",
3355651Sgblack@eecs.umich.edu                offset);
3365651Sgblack@eecs.umich.edu        break;
3375651Sgblack@eecs.umich.edu    }
3386064Sgblack@eecs.umich.edu    pkt->makeAtomicResponse();
3395651Sgblack@eecs.umich.edu    return latency;
3405651Sgblack@eecs.umich.edu}
3415651Sgblack@eecs.umich.edu
3425651Sgblack@eecs.umich.edu
3436065Sgblack@eecs.umich.eduTick
3446065Sgblack@eecs.umich.eduX86ISA::Interrupts::recvResponse(PacketPtr pkt)
3456065Sgblack@eecs.umich.edu{
3466065Sgblack@eecs.umich.edu    assert(!pkt->isError());
3476065Sgblack@eecs.umich.edu    assert(pkt->cmd == MemCmd::MessageResp);
3486069Sgblack@eecs.umich.edu    if (--pendingIPIs == 0) {
3496069Sgblack@eecs.umich.edu        InterruptCommandRegLow low = regs[APIC_INTERRUPT_COMMAND_LOW];
3506069Sgblack@eecs.umich.edu        // Record that the ICR is now idle.
3516069Sgblack@eecs.umich.edu        low.deliveryStatus = 0;
3526069Sgblack@eecs.umich.edu        regs[APIC_INTERRUPT_COMMAND_LOW] = low;
3536069Sgblack@eecs.umich.edu    }
3546065Sgblack@eecs.umich.edu    DPRINTF(LocalApic, "ICR is now idle.\n");
3556065Sgblack@eecs.umich.edu    return 0;
3566065Sgblack@eecs.umich.edu}
3576065Sgblack@eecs.umich.edu
3586065Sgblack@eecs.umich.edu
3596041Sgblack@eecs.umich.eduvoid
3606041Sgblack@eecs.umich.eduX86ISA::Interrupts::addressRanges(AddrRangeList &range_list)
3616041Sgblack@eecs.umich.edu{
3626041Sgblack@eecs.umich.edu    range_list.clear();
3636136Sgblack@eecs.umich.edu    Range<Addr> range = RangeEx(x86LocalAPICAddress(initialApicId, 0),
3646136Sgblack@eecs.umich.edu                                x86LocalAPICAddress(initialApicId, 0) +
3656136Sgblack@eecs.umich.edu                                PageBytes);
3666061Sgblack@eecs.umich.edu    range_list.push_back(range);
3676061Sgblack@eecs.umich.edu    pioAddr = range.start;
3686041Sgblack@eecs.umich.edu}
3696041Sgblack@eecs.umich.edu
3706041Sgblack@eecs.umich.edu
3716041Sgblack@eecs.umich.eduvoid
3726041Sgblack@eecs.umich.eduX86ISA::Interrupts::getIntAddrRange(AddrRangeList &range_list)
3736041Sgblack@eecs.umich.edu{
3746041Sgblack@eecs.umich.edu    range_list.clear();
3756136Sgblack@eecs.umich.edu    range_list.push_back(RangeEx(x86InterruptAddress(initialApicId, 0),
3766136Sgblack@eecs.umich.edu                x86InterruptAddress(initialApicId, 0) +
3776136Sgblack@eecs.umich.edu                PhysAddrAPICRangeSize));
3786041Sgblack@eecs.umich.edu}
3796041Sgblack@eecs.umich.edu
3806041Sgblack@eecs.umich.edu
3815647Sgblack@eecs.umich.eduuint32_t
3825648Sgblack@eecs.umich.eduX86ISA::Interrupts::readReg(ApicRegIndex reg)
3835647Sgblack@eecs.umich.edu{
3845647Sgblack@eecs.umich.edu    if (reg >= APIC_TRIGGER_MODE(0) &&
3855647Sgblack@eecs.umich.edu            reg <= APIC_TRIGGER_MODE(15)) {
3865647Sgblack@eecs.umich.edu        panic("Local APIC Trigger Mode registers are unimplemented.\n");
3875647Sgblack@eecs.umich.edu    }
3885647Sgblack@eecs.umich.edu    switch (reg) {
3895647Sgblack@eecs.umich.edu      case APIC_ARBITRATION_PRIORITY:
3905647Sgblack@eecs.umich.edu        panic("Local APIC Arbitration Priority register unimplemented.\n");
3915647Sgblack@eecs.umich.edu        break;
3925647Sgblack@eecs.umich.edu      case APIC_PROCESSOR_PRIORITY:
3935647Sgblack@eecs.umich.edu        panic("Local APIC Processor Priority register unimplemented.\n");
3945647Sgblack@eecs.umich.edu        break;
3955647Sgblack@eecs.umich.edu      case APIC_ERROR_STATUS:
3965647Sgblack@eecs.umich.edu        regs[APIC_INTERNAL_STATE] &= ~ULL(0x1);
3975647Sgblack@eecs.umich.edu        break;
3985647Sgblack@eecs.umich.edu      case APIC_CURRENT_COUNT:
3995647Sgblack@eecs.umich.edu        {
4005848Sgblack@eecs.umich.edu            if (apicTimerEvent.scheduled()) {
4015848Sgblack@eecs.umich.edu                assert(clock);
4025848Sgblack@eecs.umich.edu                // Compute how many m5 ticks happen per count.
4035848Sgblack@eecs.umich.edu                uint64_t ticksPerCount = clock *
4045848Sgblack@eecs.umich.edu                    divideFromConf(regs[APIC_DIVIDE_CONFIGURATION]);
4055848Sgblack@eecs.umich.edu                // Compute how many m5 ticks are left.
4067823Ssteve.reinhardt@amd.com                uint64_t val = apicTimerEvent.when() - curTick();
4075848Sgblack@eecs.umich.edu                // Turn that into a count.
4085848Sgblack@eecs.umich.edu                val = (val + ticksPerCount - 1) / ticksPerCount;
4095848Sgblack@eecs.umich.edu                return val;
4105848Sgblack@eecs.umich.edu            } else {
4115848Sgblack@eecs.umich.edu                return 0;
4125848Sgblack@eecs.umich.edu            }
4135647Sgblack@eecs.umich.edu        }
4145647Sgblack@eecs.umich.edu      default:
4155647Sgblack@eecs.umich.edu        break;
4165647Sgblack@eecs.umich.edu    }
4175648Sgblack@eecs.umich.edu    return regs[reg];
4185647Sgblack@eecs.umich.edu}
4195647Sgblack@eecs.umich.edu
4205647Sgblack@eecs.umich.eduvoid
4215648Sgblack@eecs.umich.eduX86ISA::Interrupts::setReg(ApicRegIndex reg, uint32_t val)
4225647Sgblack@eecs.umich.edu{
4235647Sgblack@eecs.umich.edu    uint32_t newVal = val;
4245647Sgblack@eecs.umich.edu    if (reg >= APIC_IN_SERVICE(0) &&
4255647Sgblack@eecs.umich.edu            reg <= APIC_IN_SERVICE(15)) {
4265647Sgblack@eecs.umich.edu        panic("Local APIC In-Service registers are unimplemented.\n");
4275647Sgblack@eecs.umich.edu    }
4285647Sgblack@eecs.umich.edu    if (reg >= APIC_TRIGGER_MODE(0) &&
4295647Sgblack@eecs.umich.edu            reg <= APIC_TRIGGER_MODE(15)) {
4305647Sgblack@eecs.umich.edu        panic("Local APIC Trigger Mode registers are unimplemented.\n");
4315647Sgblack@eecs.umich.edu    }
4325647Sgblack@eecs.umich.edu    if (reg >= APIC_INTERRUPT_REQUEST(0) &&
4335647Sgblack@eecs.umich.edu            reg <= APIC_INTERRUPT_REQUEST(15)) {
4345647Sgblack@eecs.umich.edu        panic("Local APIC Interrupt Request registers "
4355647Sgblack@eecs.umich.edu                "are unimplemented.\n");
4365647Sgblack@eecs.umich.edu    }
4375647Sgblack@eecs.umich.edu    switch (reg) {
4385647Sgblack@eecs.umich.edu      case APIC_ID:
4395647Sgblack@eecs.umich.edu        newVal = val & 0xFF;
4405647Sgblack@eecs.umich.edu        break;
4415647Sgblack@eecs.umich.edu      case APIC_VERSION:
4425647Sgblack@eecs.umich.edu        // The Local APIC Version register is read only.
4435647Sgblack@eecs.umich.edu        return;
4445647Sgblack@eecs.umich.edu      case APIC_TASK_PRIORITY:
4455647Sgblack@eecs.umich.edu        newVal = val & 0xFF;
4465647Sgblack@eecs.umich.edu        break;
4475647Sgblack@eecs.umich.edu      case APIC_ARBITRATION_PRIORITY:
4485647Sgblack@eecs.umich.edu        panic("Local APIC Arbitration Priority register unimplemented.\n");
4495647Sgblack@eecs.umich.edu        break;
4505647Sgblack@eecs.umich.edu      case APIC_PROCESSOR_PRIORITY:
4515647Sgblack@eecs.umich.edu        panic("Local APIC Processor Priority register unimplemented.\n");
4525647Sgblack@eecs.umich.edu        break;
4535647Sgblack@eecs.umich.edu      case APIC_EOI:
4545690Sgblack@eecs.umich.edu        // Remove the interrupt that just completed from the local apic state.
4555690Sgblack@eecs.umich.edu        clearRegArrayBit(APIC_IN_SERVICE_BASE, ISRV);
4565690Sgblack@eecs.umich.edu        updateISRV();
4575690Sgblack@eecs.umich.edu        return;
4585647Sgblack@eecs.umich.edu      case APIC_LOGICAL_DESTINATION:
4595647Sgblack@eecs.umich.edu        newVal = val & 0xFF000000;
4605647Sgblack@eecs.umich.edu        break;
4615647Sgblack@eecs.umich.edu      case APIC_DESTINATION_FORMAT:
4625647Sgblack@eecs.umich.edu        newVal = val | 0x0FFFFFFF;
4635647Sgblack@eecs.umich.edu        break;
4645647Sgblack@eecs.umich.edu      case APIC_SPURIOUS_INTERRUPT_VECTOR:
4655647Sgblack@eecs.umich.edu        regs[APIC_INTERNAL_STATE] &= ~ULL(1 << 1);
4665647Sgblack@eecs.umich.edu        regs[APIC_INTERNAL_STATE] |= val & (1 << 8);
4675647Sgblack@eecs.umich.edu        if (val & (1 << 9))
4685647Sgblack@eecs.umich.edu            warn("Focus processor checking not implemented.\n");
4695647Sgblack@eecs.umich.edu        break;
4705647Sgblack@eecs.umich.edu      case APIC_ERROR_STATUS:
4715647Sgblack@eecs.umich.edu        {
4725647Sgblack@eecs.umich.edu            if (regs[APIC_INTERNAL_STATE] & 0x1) {
4735647Sgblack@eecs.umich.edu                regs[APIC_INTERNAL_STATE] &= ~ULL(0x1);
4745647Sgblack@eecs.umich.edu                newVal = 0;
4755647Sgblack@eecs.umich.edu            } else {
4765647Sgblack@eecs.umich.edu                regs[APIC_INTERNAL_STATE] |= ULL(0x1);
4775647Sgblack@eecs.umich.edu                return;
4785647Sgblack@eecs.umich.edu            }
4795647Sgblack@eecs.umich.edu
4805647Sgblack@eecs.umich.edu        }
4815647Sgblack@eecs.umich.edu        break;
4825647Sgblack@eecs.umich.edu      case APIC_INTERRUPT_COMMAND_LOW:
4836046Sgblack@eecs.umich.edu        {
4846046Sgblack@eecs.umich.edu            InterruptCommandRegLow low = regs[APIC_INTERRUPT_COMMAND_LOW];
4856046Sgblack@eecs.umich.edu            // Check if we're already sending an IPI.
4866046Sgblack@eecs.umich.edu            if (low.deliveryStatus) {
4876046Sgblack@eecs.umich.edu                newVal = low;
4886046Sgblack@eecs.umich.edu                break;
4896046Sgblack@eecs.umich.edu            }
4906046Sgblack@eecs.umich.edu            low = val;
4916046Sgblack@eecs.umich.edu            InterruptCommandRegHigh high = regs[APIC_INTERRUPT_COMMAND_HIGH];
4926046Sgblack@eecs.umich.edu            // Record that an IPI is being sent.
4936046Sgblack@eecs.umich.edu            low.deliveryStatus = 1;
4946712Snate@binkert.org            TriggerIntMessage message = 0;
4956046Sgblack@eecs.umich.edu            message.destination = high.destination;
4966046Sgblack@eecs.umich.edu            message.vector = low.vector;
4976046Sgblack@eecs.umich.edu            message.deliveryMode = low.deliveryMode;
4986046Sgblack@eecs.umich.edu            message.destMode = low.destMode;
4996046Sgblack@eecs.umich.edu            message.level = low.level;
5006046Sgblack@eecs.umich.edu            message.trigger = low.trigger;
5016046Sgblack@eecs.umich.edu            bool timing = sys->getMemoryMode() == Enums::timing;
5026065Sgblack@eecs.umich.edu            // Be careful no updates of the delivery status bit get lost.
5036065Sgblack@eecs.umich.edu            regs[APIC_INTERRUPT_COMMAND_LOW] = low;
5046138Sgblack@eecs.umich.edu            ApicList apics;
5056138Sgblack@eecs.umich.edu            int numContexts = sys->numContexts();
5066046Sgblack@eecs.umich.edu            switch (low.destShorthand) {
5076046Sgblack@eecs.umich.edu              case 0:
5086138Sgblack@eecs.umich.edu                if (message.deliveryMode == DeliveryMode::LowestPriority) {
5096138Sgblack@eecs.umich.edu                    panic("Lowest priority delivery mode "
5106138Sgblack@eecs.umich.edu                            "IPIs aren't implemented.\n");
5116138Sgblack@eecs.umich.edu                }
5126138Sgblack@eecs.umich.edu                if (message.destMode == 1) {
5136138Sgblack@eecs.umich.edu                    int dest = message.destination;
5146138Sgblack@eecs.umich.edu                    hack_once("Assuming logical destinations are 1 << id.\n");
5156138Sgblack@eecs.umich.edu                    for (int i = 0; i < numContexts; i++) {
5166138Sgblack@eecs.umich.edu                        if (dest & 0x1)
5176138Sgblack@eecs.umich.edu                            apics.push_back(i);
5186138Sgblack@eecs.umich.edu                        dest = dest >> 1;
5196138Sgblack@eecs.umich.edu                    }
5206138Sgblack@eecs.umich.edu                } else {
5216138Sgblack@eecs.umich.edu                    if (message.destination == 0xFF) {
5226138Sgblack@eecs.umich.edu                        for (int i = 0; i < numContexts; i++) {
5236138Sgblack@eecs.umich.edu                            if (i == initialApicId) {
5246138Sgblack@eecs.umich.edu                                requestInterrupt(message.vector,
5256138Sgblack@eecs.umich.edu                                        message.deliveryMode, message.trigger);
5266138Sgblack@eecs.umich.edu                            } else {
5276138Sgblack@eecs.umich.edu                                apics.push_back(i);
5286138Sgblack@eecs.umich.edu                            }
5296138Sgblack@eecs.umich.edu                        }
5306138Sgblack@eecs.umich.edu                    } else {
5316138Sgblack@eecs.umich.edu                        if (message.destination == initialApicId) {
5326138Sgblack@eecs.umich.edu                            requestInterrupt(message.vector,
5336138Sgblack@eecs.umich.edu                                    message.deliveryMode, message.trigger);
5346138Sgblack@eecs.umich.edu                        } else {
5356138Sgblack@eecs.umich.edu                            apics.push_back(message.destination);
5366138Sgblack@eecs.umich.edu                        }
5376138Sgblack@eecs.umich.edu                    }
5386138Sgblack@eecs.umich.edu                }
5396046Sgblack@eecs.umich.edu                break;
5406046Sgblack@eecs.umich.edu              case 1:
5416069Sgblack@eecs.umich.edu                newVal = val;
5426069Sgblack@eecs.umich.edu                requestInterrupt(message.vector,
5436069Sgblack@eecs.umich.edu                        message.deliveryMode, message.trigger);
5446046Sgblack@eecs.umich.edu                break;
5456046Sgblack@eecs.umich.edu              case 2:
5466069Sgblack@eecs.umich.edu                requestInterrupt(message.vector,
5476069Sgblack@eecs.umich.edu                        message.deliveryMode, message.trigger);
5486069Sgblack@eecs.umich.edu                // Fall through
5496046Sgblack@eecs.umich.edu              case 3:
5506069Sgblack@eecs.umich.edu                {
5516069Sgblack@eecs.umich.edu                    for (int i = 0; i < numContexts; i++) {
5526138Sgblack@eecs.umich.edu                        if (i != initialApicId) {
5536138Sgblack@eecs.umich.edu                            apics.push_back(i);
5546069Sgblack@eecs.umich.edu                        }
5556069Sgblack@eecs.umich.edu                    }
5566069Sgblack@eecs.umich.edu                }
5576046Sgblack@eecs.umich.edu                break;
5586046Sgblack@eecs.umich.edu            }
5596138Sgblack@eecs.umich.edu            pendingIPIs += apics.size();
5606138Sgblack@eecs.umich.edu            intPort->sendMessage(apics, message, timing);
5616138Sgblack@eecs.umich.edu            newVal = regs[APIC_INTERRUPT_COMMAND_LOW];
5626046Sgblack@eecs.umich.edu        }
5635647Sgblack@eecs.umich.edu        break;
5645647Sgblack@eecs.umich.edu      case APIC_LVT_TIMER:
5655647Sgblack@eecs.umich.edu      case APIC_LVT_THERMAL_SENSOR:
5665647Sgblack@eecs.umich.edu      case APIC_LVT_PERFORMANCE_MONITORING_COUNTERS:
5675647Sgblack@eecs.umich.edu      case APIC_LVT_LINT0:
5685647Sgblack@eecs.umich.edu      case APIC_LVT_LINT1:
5695647Sgblack@eecs.umich.edu      case APIC_LVT_ERROR:
5705647Sgblack@eecs.umich.edu        {
5715647Sgblack@eecs.umich.edu            uint64_t readOnlyMask = (1 << 12) | (1 << 14);
5725647Sgblack@eecs.umich.edu            newVal = (val & ~readOnlyMask) |
5735647Sgblack@eecs.umich.edu                     (regs[reg] & readOnlyMask);
5745647Sgblack@eecs.umich.edu        }
5755647Sgblack@eecs.umich.edu        break;
5765647Sgblack@eecs.umich.edu      case APIC_INITIAL_COUNT:
5775648Sgblack@eecs.umich.edu        {
5785648Sgblack@eecs.umich.edu            assert(clock);
5795648Sgblack@eecs.umich.edu            newVal = bits(val, 31, 0);
5805848Sgblack@eecs.umich.edu            // Compute how many timer ticks we're being programmed for.
5815848Sgblack@eecs.umich.edu            uint64_t newCount = newVal *
5825848Sgblack@eecs.umich.edu                (divideFromConf(regs[APIC_DIVIDE_CONFIGURATION]));
5835648Sgblack@eecs.umich.edu            // Schedule on the edge of the next tick plus the new count.
5847823Ssteve.reinhardt@amd.com            Tick offset = curTick() % clock;
5855648Sgblack@eecs.umich.edu            if (offset) {
5865648Sgblack@eecs.umich.edu                reschedule(apicTimerEvent,
5877823Ssteve.reinhardt@amd.com                        curTick() + (newCount + 1) * clock - offset, true);
5885648Sgblack@eecs.umich.edu            } else {
5895648Sgblack@eecs.umich.edu                reschedule(apicTimerEvent,
5907823Ssteve.reinhardt@amd.com                        curTick() + newCount * clock, true);
5915648Sgblack@eecs.umich.edu            }
5925648Sgblack@eecs.umich.edu        }
5935647Sgblack@eecs.umich.edu        break;
5945647Sgblack@eecs.umich.edu      case APIC_CURRENT_COUNT:
5955647Sgblack@eecs.umich.edu        //Local APIC Current Count register is read only.
5965647Sgblack@eecs.umich.edu        return;
5975647Sgblack@eecs.umich.edu      case APIC_DIVIDE_CONFIGURATION:
5985647Sgblack@eecs.umich.edu        newVal = val & 0xB;
5995647Sgblack@eecs.umich.edu        break;
6005647Sgblack@eecs.umich.edu      default:
6015647Sgblack@eecs.umich.edu        break;
6025647Sgblack@eecs.umich.edu    }
6035648Sgblack@eecs.umich.edu    regs[reg] = newVal;
6045647Sgblack@eecs.umich.edu    return;
6055647Sgblack@eecs.umich.edu}
6065647Sgblack@eecs.umich.edu
6076041Sgblack@eecs.umich.edu
6086041Sgblack@eecs.umich.eduX86ISA::Interrupts::Interrupts(Params * p) :
6097900Shestness@cs.utexas.edu    BasicPioDevice(p), IntDev(this, p->int_latency), latency(p->pio_latency),
6107900Shestness@cs.utexas.edu    clock(0),
6116041Sgblack@eecs.umich.edu    apicTimerEvent(this),
6126041Sgblack@eecs.umich.edu    pendingSmi(false), smiVector(0),
6136041Sgblack@eecs.umich.edu    pendingNmi(false), nmiVector(0),
6146041Sgblack@eecs.umich.edu    pendingExtInt(false), extIntVector(0),
6156041Sgblack@eecs.umich.edu    pendingInit(false), initVector(0),
6166050Sgblack@eecs.umich.edu    pendingStartup(false), startupVector(0),
6176069Sgblack@eecs.umich.edu    startedUp(false), pendingUnmaskableInt(false),
6186136Sgblack@eecs.umich.edu    pendingIPIs(0), cpu(NULL)
6198742Sgblack@eecs.umich.edu#if FULL_SYSTEM
6208742Sgblack@eecs.umich.edu    , platform(p->platform)
6218742Sgblack@eecs.umich.edu#endif
6226041Sgblack@eecs.umich.edu{
6236041Sgblack@eecs.umich.edu    pioSize = PageBytes;
6246041Sgblack@eecs.umich.edu    memset(regs, 0, sizeof(regs));
6256041Sgblack@eecs.umich.edu    //Set the local apic DFR to the flat model.
6266041Sgblack@eecs.umich.edu    regs[APIC_DESTINATION_FORMAT] = (uint32_t)(-1);
6276041Sgblack@eecs.umich.edu    ISRV = 0;
6286041Sgblack@eecs.umich.edu    IRRV = 0;
6296041Sgblack@eecs.umich.edu}
6306041Sgblack@eecs.umich.edu
6316041Sgblack@eecs.umich.edu
6325654Sgblack@eecs.umich.edubool
6335704Snate@binkert.orgX86ISA::Interrupts::checkInterrupts(ThreadContext *tc) const
6345654Sgblack@eecs.umich.edu{
6355654Sgblack@eecs.umich.edu    RFLAGS rflags = tc->readMiscRegNoEffect(MISCREG_RFLAGS);
6365689Sgblack@eecs.umich.edu    if (pendingUnmaskableInt) {
6375689Sgblack@eecs.umich.edu        DPRINTF(LocalApic, "Reported pending unmaskable interrupt.\n");
6385654Sgblack@eecs.umich.edu        return true;
6395689Sgblack@eecs.umich.edu    }
6405655Sgblack@eecs.umich.edu    if (rflags.intf) {
6415689Sgblack@eecs.umich.edu        if (pendingExtInt) {
6425689Sgblack@eecs.umich.edu            DPRINTF(LocalApic, "Reported pending external interrupt.\n");
6435655Sgblack@eecs.umich.edu            return true;
6445689Sgblack@eecs.umich.edu        }
6455655Sgblack@eecs.umich.edu        if (IRRV > ISRV && bits(IRRV, 7, 4) >
6465689Sgblack@eecs.umich.edu               bits(regs[APIC_TASK_PRIORITY], 7, 4)) {
6475689Sgblack@eecs.umich.edu            DPRINTF(LocalApic, "Reported pending regular interrupt.\n");
6485655Sgblack@eecs.umich.edu            return true;
6495689Sgblack@eecs.umich.edu        }
6505654Sgblack@eecs.umich.edu    }
6515654Sgblack@eecs.umich.edu    return false;
6525654Sgblack@eecs.umich.edu}
6535654Sgblack@eecs.umich.edu
6545654Sgblack@eecs.umich.eduFault
6555704Snate@binkert.orgX86ISA::Interrupts::getInterrupt(ThreadContext *tc)
6565654Sgblack@eecs.umich.edu{
6575704Snate@binkert.org    assert(checkInterrupts(tc));
6585655Sgblack@eecs.umich.edu    // These are all probably fairly uncommon, so we'll make them easier to
6595655Sgblack@eecs.umich.edu    // check for.
6605655Sgblack@eecs.umich.edu    if (pendingUnmaskableInt) {
6615655Sgblack@eecs.umich.edu        if (pendingSmi) {
6625689Sgblack@eecs.umich.edu            DPRINTF(LocalApic, "Generated SMI fault object.\n");
6635655Sgblack@eecs.umich.edu            return new SystemManagementInterrupt();
6645655Sgblack@eecs.umich.edu        } else if (pendingNmi) {
6655689Sgblack@eecs.umich.edu            DPRINTF(LocalApic, "Generated NMI fault object.\n");
6665691Sgblack@eecs.umich.edu            return new NonMaskableInterrupt(nmiVector);
6675655Sgblack@eecs.umich.edu        } else if (pendingInit) {
6685689Sgblack@eecs.umich.edu            DPRINTF(LocalApic, "Generated INIT fault object.\n");
6695691Sgblack@eecs.umich.edu            return new InitInterrupt(initVector);
6706050Sgblack@eecs.umich.edu        } else if (pendingStartup) {
6716050Sgblack@eecs.umich.edu            DPRINTF(LocalApic, "Generating SIPI fault object.\n");
6726050Sgblack@eecs.umich.edu            return new StartupInterrupt(startupVector);
6735655Sgblack@eecs.umich.edu        } else {
6745655Sgblack@eecs.umich.edu            panic("pendingUnmaskableInt set, but no unmaskable "
6755655Sgblack@eecs.umich.edu                    "ints were pending.\n");
6765655Sgblack@eecs.umich.edu            return NoFault;
6775655Sgblack@eecs.umich.edu        }
6785655Sgblack@eecs.umich.edu    } else if (pendingExtInt) {
6795689Sgblack@eecs.umich.edu        DPRINTF(LocalApic, "Generated external interrupt fault object.\n");
6805691Sgblack@eecs.umich.edu        return new ExternalInterrupt(extIntVector);
6815655Sgblack@eecs.umich.edu    } else {
6825689Sgblack@eecs.umich.edu        DPRINTF(LocalApic, "Generated regular interrupt fault object.\n");
6835655Sgblack@eecs.umich.edu        // The only thing left are fixed and lowest priority interrupts.
6845655Sgblack@eecs.umich.edu        return new ExternalInterrupt(IRRV);
6855655Sgblack@eecs.umich.edu    }
6865654Sgblack@eecs.umich.edu}
6875654Sgblack@eecs.umich.edu
6885654Sgblack@eecs.umich.eduvoid
6895704Snate@binkert.orgX86ISA::Interrupts::updateIntrInfo(ThreadContext *tc)
6905654Sgblack@eecs.umich.edu{
6915704Snate@binkert.org    assert(checkInterrupts(tc));
6925655Sgblack@eecs.umich.edu    if (pendingUnmaskableInt) {
6935655Sgblack@eecs.umich.edu        if (pendingSmi) {
6945689Sgblack@eecs.umich.edu            DPRINTF(LocalApic, "SMI sent to core.\n");
6955655Sgblack@eecs.umich.edu            pendingSmi = false;
6965655Sgblack@eecs.umich.edu        } else if (pendingNmi) {
6975689Sgblack@eecs.umich.edu            DPRINTF(LocalApic, "NMI sent to core.\n");
6985655Sgblack@eecs.umich.edu            pendingNmi = false;
6995655Sgblack@eecs.umich.edu        } else if (pendingInit) {
7005689Sgblack@eecs.umich.edu            DPRINTF(LocalApic, "Init sent to core.\n");
7015655Sgblack@eecs.umich.edu            pendingInit = false;
7026066Sgblack@eecs.umich.edu            startedUp = false;
7036050Sgblack@eecs.umich.edu        } else if (pendingStartup) {
7046050Sgblack@eecs.umich.edu            DPRINTF(LocalApic, "SIPI sent to core.\n");
7056050Sgblack@eecs.umich.edu            pendingStartup = false;
7066066Sgblack@eecs.umich.edu            startedUp = true;
7075655Sgblack@eecs.umich.edu        }
7086050Sgblack@eecs.umich.edu        if (!(pendingSmi || pendingNmi || pendingInit || pendingStartup))
7095655Sgblack@eecs.umich.edu            pendingUnmaskableInt = false;
7105655Sgblack@eecs.umich.edu    } else if (pendingExtInt) {
7115655Sgblack@eecs.umich.edu        pendingExtInt = false;
7125655Sgblack@eecs.umich.edu    } else {
7135689Sgblack@eecs.umich.edu        DPRINTF(LocalApic, "Interrupt %d sent to core.\n", IRRV);
7145655Sgblack@eecs.umich.edu        // Mark the interrupt as "in service".
7155655Sgblack@eecs.umich.edu        ISRV = IRRV;
7165655Sgblack@eecs.umich.edu        setRegArrayBit(APIC_IN_SERVICE_BASE, ISRV);
7175655Sgblack@eecs.umich.edu        // Clear it out of the IRR.
7185655Sgblack@eecs.umich.edu        clearRegArrayBit(APIC_INTERRUPT_REQUEST_BASE, IRRV);
7195655Sgblack@eecs.umich.edu        updateIRRV();
7205655Sgblack@eecs.umich.edu    }
7215654Sgblack@eecs.umich.edu}
7225654Sgblack@eecs.umich.edu
7237902Shestness@cs.utexas.eduvoid
7247902Shestness@cs.utexas.eduX86ISA::Interrupts::serialize(std::ostream &os)
7257902Shestness@cs.utexas.edu{
7267902Shestness@cs.utexas.edu    SERIALIZE_ARRAY(regs, NUM_APIC_REGS);
7277902Shestness@cs.utexas.edu    SERIALIZE_SCALAR(clock);
7287902Shestness@cs.utexas.edu    SERIALIZE_SCALAR(pendingSmi);
7297902Shestness@cs.utexas.edu    SERIALIZE_SCALAR(smiVector);
7307902Shestness@cs.utexas.edu    SERIALIZE_SCALAR(pendingNmi);
7317902Shestness@cs.utexas.edu    SERIALIZE_SCALAR(nmiVector);
7327902Shestness@cs.utexas.edu    SERIALIZE_SCALAR(pendingExtInt);
7337902Shestness@cs.utexas.edu    SERIALIZE_SCALAR(extIntVector);
7347902Shestness@cs.utexas.edu    SERIALIZE_SCALAR(pendingInit);
7357902Shestness@cs.utexas.edu    SERIALIZE_SCALAR(initVector);
7367902Shestness@cs.utexas.edu    SERIALIZE_SCALAR(pendingStartup);
7377902Shestness@cs.utexas.edu    SERIALIZE_SCALAR(startupVector);
7387902Shestness@cs.utexas.edu    SERIALIZE_SCALAR(startedUp);
7397902Shestness@cs.utexas.edu    SERIALIZE_SCALAR(pendingUnmaskableInt);
7407902Shestness@cs.utexas.edu    SERIALIZE_SCALAR(pendingIPIs);
7417902Shestness@cs.utexas.edu    SERIALIZE_SCALAR(IRRV);
7427902Shestness@cs.utexas.edu    SERIALIZE_SCALAR(ISRV);
7437902Shestness@cs.utexas.edu    bool apicTimerEventScheduled = apicTimerEvent.scheduled();
7447902Shestness@cs.utexas.edu    SERIALIZE_SCALAR(apicTimerEventScheduled);
7457902Shestness@cs.utexas.edu    Tick apicTimerEventTick = apicTimerEvent.when();
7467902Shestness@cs.utexas.edu    SERIALIZE_SCALAR(apicTimerEventTick);
7477902Shestness@cs.utexas.edu}
7487902Shestness@cs.utexas.edu
7497902Shestness@cs.utexas.eduvoid
7507902Shestness@cs.utexas.eduX86ISA::Interrupts::unserialize(Checkpoint *cp, const std::string &section)
7517902Shestness@cs.utexas.edu{
7527902Shestness@cs.utexas.edu    UNSERIALIZE_ARRAY(regs, NUM_APIC_REGS);
7537902Shestness@cs.utexas.edu    UNSERIALIZE_SCALAR(clock);
7547902Shestness@cs.utexas.edu    UNSERIALIZE_SCALAR(pendingSmi);
7557902Shestness@cs.utexas.edu    UNSERIALIZE_SCALAR(smiVector);
7567902Shestness@cs.utexas.edu    UNSERIALIZE_SCALAR(pendingNmi);
7577902Shestness@cs.utexas.edu    UNSERIALIZE_SCALAR(nmiVector);
7587902Shestness@cs.utexas.edu    UNSERIALIZE_SCALAR(pendingExtInt);
7597902Shestness@cs.utexas.edu    UNSERIALIZE_SCALAR(extIntVector);
7607902Shestness@cs.utexas.edu    UNSERIALIZE_SCALAR(pendingInit);
7617902Shestness@cs.utexas.edu    UNSERIALIZE_SCALAR(initVector);
7627902Shestness@cs.utexas.edu    UNSERIALIZE_SCALAR(pendingStartup);
7637902Shestness@cs.utexas.edu    UNSERIALIZE_SCALAR(startupVector);
7647902Shestness@cs.utexas.edu    UNSERIALIZE_SCALAR(startedUp);
7657902Shestness@cs.utexas.edu    UNSERIALIZE_SCALAR(pendingUnmaskableInt);
7667902Shestness@cs.utexas.edu    UNSERIALIZE_SCALAR(pendingIPIs);
7677902Shestness@cs.utexas.edu    UNSERIALIZE_SCALAR(IRRV);
7687902Shestness@cs.utexas.edu    UNSERIALIZE_SCALAR(ISRV);
7697902Shestness@cs.utexas.edu    bool apicTimerEventScheduled;
7707902Shestness@cs.utexas.edu    UNSERIALIZE_SCALAR(apicTimerEventScheduled);
7717902Shestness@cs.utexas.edu    if (apicTimerEventScheduled) {
7727902Shestness@cs.utexas.edu        Tick apicTimerEventTick;
7737902Shestness@cs.utexas.edu        UNSERIALIZE_SCALAR(apicTimerEventTick);
7747902Shestness@cs.utexas.edu        if (apicTimerEvent.scheduled()) {
7757902Shestness@cs.utexas.edu            reschedule(apicTimerEvent, apicTimerEventTick, true);
7767902Shestness@cs.utexas.edu        } else {
7777902Shestness@cs.utexas.edu            schedule(apicTimerEvent, apicTimerEventTick);
7787902Shestness@cs.utexas.edu        }
7797902Shestness@cs.utexas.edu    }
7807902Shestness@cs.utexas.edu}
7817902Shestness@cs.utexas.edu
7825647Sgblack@eecs.umich.eduX86ISA::Interrupts *
7835647Sgblack@eecs.umich.eduX86LocalApicParams::create()
7845647Sgblack@eecs.umich.edu{
7855647Sgblack@eecs.umich.edu    return new X86ISA::Interrupts(this);
7865647Sgblack@eecs.umich.edu}
787