isa.cc revision 8549
17405SAli.Saidi@ARM.com/* 27405SAli.Saidi@ARM.com * Copyright (c) 2010 ARM Limited 37405SAli.Saidi@ARM.com * All rights reserved 47405SAli.Saidi@ARM.com * 57405SAli.Saidi@ARM.com * The license below extends only to copyright in the software and shall 67405SAli.Saidi@ARM.com * not be construed as granting a license to any other intellectual 77405SAli.Saidi@ARM.com * property including but not limited to intellectual property relating 87405SAli.Saidi@ARM.com * to a hardware implementation of the functionality of the software 97405SAli.Saidi@ARM.com * licensed hereunder. You may use the software subject to the license 107405SAli.Saidi@ARM.com * terms below provided that you ensure that this notice is replicated 117405SAli.Saidi@ARM.com * unmodified and in its entirety in all distributions of the software, 127405SAli.Saidi@ARM.com * modified or unmodified, in source code or in binary form. 137405SAli.Saidi@ARM.com * 147405SAli.Saidi@ARM.com * Redistribution and use in source and binary forms, with or without 157405SAli.Saidi@ARM.com * modification, are permitted provided that the following conditions are 167405SAli.Saidi@ARM.com * met: redistributions of source code must retain the above copyright 177405SAli.Saidi@ARM.com * notice, this list of conditions and the following disclaimer; 187405SAli.Saidi@ARM.com * redistributions in binary form must reproduce the above copyright 197405SAli.Saidi@ARM.com * notice, this list of conditions and the following disclaimer in the 207405SAli.Saidi@ARM.com * documentation and/or other materials provided with the distribution; 217405SAli.Saidi@ARM.com * neither the name of the copyright holders nor the names of its 227405SAli.Saidi@ARM.com * contributors may be used to endorse or promote products derived from 237405SAli.Saidi@ARM.com * this software without specific prior written permission. 247405SAli.Saidi@ARM.com * 257405SAli.Saidi@ARM.com * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 267405SAli.Saidi@ARM.com * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 277405SAli.Saidi@ARM.com * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 287405SAli.Saidi@ARM.com * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 297405SAli.Saidi@ARM.com * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 307405SAli.Saidi@ARM.com * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 317405SAli.Saidi@ARM.com * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 327405SAli.Saidi@ARM.com * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 337405SAli.Saidi@ARM.com * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 347405SAli.Saidi@ARM.com * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 357405SAli.Saidi@ARM.com * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 367405SAli.Saidi@ARM.com * 377405SAli.Saidi@ARM.com * Authors: Gabe Black 387405SAli.Saidi@ARM.com * Ali Saidi 397405SAli.Saidi@ARM.com */ 407405SAli.Saidi@ARM.com 417405SAli.Saidi@ARM.com#include "arch/arm/isa.hh" 427405SAli.Saidi@ARM.com#include "debug/Arm.hh" 437405SAli.Saidi@ARM.com#include "debug/MiscRegs.hh" 447405SAli.Saidi@ARM.com#include "sim/faults.hh" 457405SAli.Saidi@ARM.com#include "sim/stat_control.hh" 467405SAli.Saidi@ARM.com#include "sim/system.hh" 477405SAli.Saidi@ARM.com 487405SAli.Saidi@ARM.comnamespace ArmISA 497405SAli.Saidi@ARM.com{ 507405SAli.Saidi@ARM.com 517405SAli.Saidi@ARM.comvoid 527405SAli.Saidi@ARM.comISA::clear() 537405SAli.Saidi@ARM.com{ 547405SAli.Saidi@ARM.com SCTLR sctlr_rst = miscRegs[MISCREG_SCTLR_RST]; 557405SAli.Saidi@ARM.com uint32_t midr = miscRegs[MISCREG_MIDR]; 567405SAli.Saidi@ARM.com memset(miscRegs, 0, sizeof(miscRegs)); 577405SAli.Saidi@ARM.com CPSR cpsr = 0; 587405SAli.Saidi@ARM.com cpsr.mode = MODE_USER; 597405SAli.Saidi@ARM.com miscRegs[MISCREG_CPSR] = cpsr; 607405SAli.Saidi@ARM.com updateRegMap(cpsr); 617405SAli.Saidi@ARM.com 627405SAli.Saidi@ARM.com SCTLR sctlr = 0; 637405SAli.Saidi@ARM.com sctlr.te = (bool)sctlr_rst.te; 647405SAli.Saidi@ARM.com sctlr.nmfi = (bool)sctlr_rst.nmfi; 657405SAli.Saidi@ARM.com sctlr.v = (bool)sctlr_rst.v; 667405SAli.Saidi@ARM.com sctlr.u = 1; 677405SAli.Saidi@ARM.com sctlr.xp = 1; 687405SAli.Saidi@ARM.com sctlr.rao2 = 1; 697405SAli.Saidi@ARM.com sctlr.rao3 = 1; 707405SAli.Saidi@ARM.com sctlr.rao4 = 1; 717405SAli.Saidi@ARM.com miscRegs[MISCREG_SCTLR] = sctlr; 727405SAli.Saidi@ARM.com miscRegs[MISCREG_SCTLR_RST] = sctlr_rst; 737405SAli.Saidi@ARM.com 747405SAli.Saidi@ARM.com // Preserve MIDR accross reset 757405SAli.Saidi@ARM.com miscRegs[MISCREG_MIDR] = midr; 767405SAli.Saidi@ARM.com 777405SAli.Saidi@ARM.com /* Start with an event in the mailbox */ 787405SAli.Saidi@ARM.com miscRegs[MISCREG_SEV_MAILBOX] = 1; 797405SAli.Saidi@ARM.com 807405SAli.Saidi@ARM.com // Separate Instruction and Data TLBs. 817405SAli.Saidi@ARM.com miscRegs[MISCREG_TLBTR] = 1; 827405SAli.Saidi@ARM.com 837405SAli.Saidi@ARM.com MVFR0 mvfr0 = 0; 847405SAli.Saidi@ARM.com mvfr0.advSimdRegisters = 2; 857405SAli.Saidi@ARM.com mvfr0.singlePrecision = 2; 867405SAli.Saidi@ARM.com mvfr0.doublePrecision = 2; 877405SAli.Saidi@ARM.com mvfr0.vfpExceptionTrapping = 0; 887405SAli.Saidi@ARM.com mvfr0.divide = 1; 897405SAli.Saidi@ARM.com mvfr0.squareRoot = 1; 907405SAli.Saidi@ARM.com mvfr0.shortVectors = 1; 917405SAli.Saidi@ARM.com mvfr0.roundingModes = 1; 927405SAli.Saidi@ARM.com miscRegs[MISCREG_MVFR0] = mvfr0; 937405SAli.Saidi@ARM.com 947405SAli.Saidi@ARM.com MVFR1 mvfr1 = 0; 957405SAli.Saidi@ARM.com mvfr1.flushToZero = 1; 967405SAli.Saidi@ARM.com mvfr1.defaultNaN = 1; 977405SAli.Saidi@ARM.com mvfr1.advSimdLoadStore = 1; 987405SAli.Saidi@ARM.com mvfr1.advSimdInteger = 1; 997405SAli.Saidi@ARM.com mvfr1.advSimdSinglePrecision = 1; 1007405SAli.Saidi@ARM.com mvfr1.advSimdHalfPrecision = 1; 1017405SAli.Saidi@ARM.com mvfr1.vfpHalfPrecision = 1; 1027405SAli.Saidi@ARM.com miscRegs[MISCREG_MVFR1] = mvfr1; 1037405SAli.Saidi@ARM.com 1047405SAli.Saidi@ARM.com miscRegs[MISCREG_MPIDR] = 0; 1057405SAli.Saidi@ARM.com 1067405SAli.Saidi@ARM.com // Reset values of PRRR and NMRR are implementation dependent 1077405SAli.Saidi@ARM.com 1087405SAli.Saidi@ARM.com miscRegs[MISCREG_PRRR] = 1097405SAli.Saidi@ARM.com (1 << 19) | // 19 1107405SAli.Saidi@ARM.com (0 << 18) | // 18 1117405SAli.Saidi@ARM.com (0 << 17) | // 17 1127405SAli.Saidi@ARM.com (1 << 16) | // 16 1137405SAli.Saidi@ARM.com (2 << 14) | // 15:14 1147405SAli.Saidi@ARM.com (0 << 12) | // 13:12 1157405SAli.Saidi@ARM.com (2 << 10) | // 11:10 1167405SAli.Saidi@ARM.com (2 << 8) | // 9:8 1177405SAli.Saidi@ARM.com (2 << 6) | // 7:6 1187405SAli.Saidi@ARM.com (2 << 4) | // 5:4 1197405SAli.Saidi@ARM.com (1 << 2) | // 3:2 1207405SAli.Saidi@ARM.com 0; // 1:0 1217405SAli.Saidi@ARM.com miscRegs[MISCREG_NMRR] = 1227405SAli.Saidi@ARM.com (1 << 30) | // 31:30 1237405SAli.Saidi@ARM.com (0 << 26) | // 27:26 1247405SAli.Saidi@ARM.com (0 << 24) | // 25:24 1257405SAli.Saidi@ARM.com (3 << 22) | // 23:22 1267405SAli.Saidi@ARM.com (2 << 20) | // 21:20 1277405SAli.Saidi@ARM.com (0 << 18) | // 19:18 1287405SAli.Saidi@ARM.com (0 << 16) | // 17:16 1297405SAli.Saidi@ARM.com (1 << 14) | // 15:14 1307405SAli.Saidi@ARM.com (0 << 12) | // 13:12 1317405SAli.Saidi@ARM.com (2 << 10) | // 11:10 1327405SAli.Saidi@ARM.com (0 << 8) | // 9:8 1337405SAli.Saidi@ARM.com (3 << 6) | // 7:6 1347405SAli.Saidi@ARM.com (2 << 4) | // 5:4 1357405SAli.Saidi@ARM.com (0 << 2) | // 3:2 1367405SAli.Saidi@ARM.com 0; // 1:0 1377405SAli.Saidi@ARM.com 1387405SAli.Saidi@ARM.com miscRegs[MISCREG_CPACR] = 0; 1397405SAli.Saidi@ARM.com miscRegs[MISCREG_FPSID] = 0x410430A0; 1407405SAli.Saidi@ARM.com 1417405SAli.Saidi@ARM.com // See section B4.1.84 of ARM ARM 1427405SAli.Saidi@ARM.com // All values are latest for ARMv7-A profile 1437405SAli.Saidi@ARM.com miscRegs[MISCREG_ID_ISAR0] = 0x02101111; 1447405SAli.Saidi@ARM.com miscRegs[MISCREG_ID_ISAR1] = 0x02112111; 1457405SAli.Saidi@ARM.com miscRegs[MISCREG_ID_ISAR2] = 0x21232141; 1467405SAli.Saidi@ARM.com miscRegs[MISCREG_ID_ISAR3] = 0x01112131; 1477405SAli.Saidi@ARM.com miscRegs[MISCREG_ID_ISAR4] = 0x10010142; 1487405SAli.Saidi@ARM.com miscRegs[MISCREG_ID_ISAR5] = 0x00000000; 1497405SAli.Saidi@ARM.com 1507405SAli.Saidi@ARM.com //XXX We need to initialize the rest of the state. 1517405SAli.Saidi@ARM.com} 1527405SAli.Saidi@ARM.com 1537405SAli.Saidi@ARM.comMiscReg 1547405SAli.Saidi@ARM.comISA::readMiscRegNoEffect(int misc_reg) 1557405SAli.Saidi@ARM.com{ 1567405SAli.Saidi@ARM.com assert(misc_reg < NumMiscRegs); 1577405SAli.Saidi@ARM.com 1587405SAli.Saidi@ARM.com int flat_idx; 1597405SAli.Saidi@ARM.com if (misc_reg == MISCREG_SPSR) 1607405SAli.Saidi@ARM.com flat_idx = flattenMiscIndex(misc_reg); 1617405SAli.Saidi@ARM.com else 1627405SAli.Saidi@ARM.com flat_idx = misc_reg; 1637405SAli.Saidi@ARM.com MiscReg val = miscRegs[flat_idx]; 1647405SAli.Saidi@ARM.com 1657405SAli.Saidi@ARM.com DPRINTF(MiscRegs, "Reading From misc reg %d (%d) : %#x\n", 1667405SAli.Saidi@ARM.com misc_reg, flat_idx, val); 1677405SAli.Saidi@ARM.com return val; 1687405SAli.Saidi@ARM.com} 1697405SAli.Saidi@ARM.com 1707405SAli.Saidi@ARM.com 1717405SAli.Saidi@ARM.comMiscReg 1727405SAli.Saidi@ARM.comISA::readMiscReg(int misc_reg, ThreadContext *tc) 1737405SAli.Saidi@ARM.com{ 1747405SAli.Saidi@ARM.com if (misc_reg == MISCREG_CPSR) { 1757405SAli.Saidi@ARM.com CPSR cpsr = miscRegs[misc_reg]; 1767405SAli.Saidi@ARM.com PCState pc = tc->pcState(); 1777405SAli.Saidi@ARM.com cpsr.j = pc.jazelle() ? 1 : 0; 1787405SAli.Saidi@ARM.com cpsr.t = pc.thumb() ? 1 : 0; 1797405SAli.Saidi@ARM.com return cpsr; 1807405SAli.Saidi@ARM.com } 1817405SAli.Saidi@ARM.com if (misc_reg >= MISCREG_CP15_UNIMP_START) 1827405SAli.Saidi@ARM.com panic("Unimplemented CP15 register %s read.\n", 1837405SAli.Saidi@ARM.com miscRegName[misc_reg]); 1847405SAli.Saidi@ARM.com 1857405SAli.Saidi@ARM.com switch (misc_reg) { 1867405SAli.Saidi@ARM.com case MISCREG_MPIDR: 1877405SAli.Saidi@ARM.com return tc->cpuId(); 1887405SAli.Saidi@ARM.com break; 1897405SAli.Saidi@ARM.com case MISCREG_ID_MMFR0: 1907405SAli.Saidi@ARM.com return 0x03; // VMSAv7 support 1917405SAli.Saidi@ARM.com case MISCREG_ID_MMFR2: 1927405SAli.Saidi@ARM.com return 0x01230000; // no HW access | WFI stalling | ISB and DSB 1937405SAli.Saidi@ARM.com // | all TLB maintenance | no Harvard 1947405SAli.Saidi@ARM.com case MISCREG_ID_MMFR3: 1957405SAli.Saidi@ARM.com return 0xF0102211; // SuperSec | Coherent TLB | Bcast Maint | 1967405SAli.Saidi@ARM.com // BP Maint | Cache Maint Set/way | Cache Maint MVA 1977405SAli.Saidi@ARM.com case MISCREG_CLIDR: 1987405SAli.Saidi@ARM.com warn_once("The clidr register always reports 0 caches.\n"); 1997405SAli.Saidi@ARM.com warn_once("clidr LoUIS field of 0b001 to match current " 2007405SAli.Saidi@ARM.com "ARM implementations.\n"); 2017405SAli.Saidi@ARM.com return 0x00200000; 2027405SAli.Saidi@ARM.com case MISCREG_CCSIDR: 2037405SAli.Saidi@ARM.com warn_once("The ccsidr register isn't implemented and " 2047405SAli.Saidi@ARM.com "always reads as 0.\n"); 2057405SAli.Saidi@ARM.com break; 2067405SAli.Saidi@ARM.com case MISCREG_ID_PFR0: 2077405SAli.Saidi@ARM.com warn("Returning thumbEE disabled for now since we don't support CP14" 2087405SAli.Saidi@ARM.com "config registers and jumping to ThumbEE vectors\n"); 2097405SAli.Saidi@ARM.com return 0x0031; // !ThumbEE | !Jazelle | Thumb | ARM 2107405SAli.Saidi@ARM.com case MISCREG_ID_PFR1: 2117405SAli.Saidi@ARM.com warn("reading unimplmented register ID_PFR1"); 2127405SAli.Saidi@ARM.com return 0; 2137405SAli.Saidi@ARM.com case MISCREG_CTR: 2147405SAli.Saidi@ARM.com return 0x86468006; // V7, 64 byte cache line, load/exclusive is exact 2157405SAli.Saidi@ARM.com case MISCREG_ACTLR: 2167405SAli.Saidi@ARM.com warn("Not doing anything for miscreg ACTLR\n"); 2177405SAli.Saidi@ARM.com break; 2187405SAli.Saidi@ARM.com case MISCREG_PMCR: 2197405SAli.Saidi@ARM.com case MISCREG_PMCCNTR: 2207405SAli.Saidi@ARM.com case MISCREG_PMSELR: 2217405SAli.Saidi@ARM.com warn("Not doing anything for read to miscreg %s\n", 2227405SAli.Saidi@ARM.com miscRegName[misc_reg]); 2237405SAli.Saidi@ARM.com break; 2247405SAli.Saidi@ARM.com case MISCREG_CPSR_Q: 2257405SAli.Saidi@ARM.com panic("shouldn't be reading this register seperately\n"); 2267405SAli.Saidi@ARM.com case MISCREG_FPSCR_QC: 2277405SAli.Saidi@ARM.com return readMiscRegNoEffect(MISCREG_FPSCR) & ~FpscrQcMask; 2287405SAli.Saidi@ARM.com case MISCREG_FPSCR_EXC: 2297405SAli.Saidi@ARM.com return readMiscRegNoEffect(MISCREG_FPSCR) & ~FpscrExcMask; 2307405SAli.Saidi@ARM.com case MISCREG_L2CTLR: 2317405SAli.Saidi@ARM.com // mostly unimplemented, just set NumCPUs field from sim and return 2327405SAli.Saidi@ARM.com L2CTLR l2ctlr = 0; 2337405SAli.Saidi@ARM.com // b00:1CPU to b11:4CPUs 2347405SAli.Saidi@ARM.com l2ctlr.numCPUs = tc->getSystemPtr()->numContexts() - 1; 2357405SAli.Saidi@ARM.com return l2ctlr; 2367405SAli.Saidi@ARM.com } 2377405SAli.Saidi@ARM.com return readMiscRegNoEffect(misc_reg); 2387405SAli.Saidi@ARM.com} 2397405SAli.Saidi@ARM.com 2407405SAli.Saidi@ARM.comvoid 2417405SAli.Saidi@ARM.comISA::setMiscRegNoEffect(int misc_reg, const MiscReg &val) 2427405SAli.Saidi@ARM.com{ 2437405SAli.Saidi@ARM.com assert(misc_reg < NumMiscRegs); 2447405SAli.Saidi@ARM.com 2457405SAli.Saidi@ARM.com int flat_idx; 2467405SAli.Saidi@ARM.com if (misc_reg == MISCREG_SPSR) 2477405SAli.Saidi@ARM.com flat_idx = flattenMiscIndex(misc_reg); 2487405SAli.Saidi@ARM.com else 2497405SAli.Saidi@ARM.com flat_idx = misc_reg; 2507405SAli.Saidi@ARM.com miscRegs[flat_idx] = val; 2517405SAli.Saidi@ARM.com 2527405SAli.Saidi@ARM.com DPRINTF(MiscRegs, "Writing to misc reg %d (%d) : %#x\n", misc_reg, 2537405SAli.Saidi@ARM.com flat_idx, val); 2547405SAli.Saidi@ARM.com} 2557405SAli.Saidi@ARM.com 2567405SAli.Saidi@ARM.comvoid 2577405SAli.Saidi@ARM.comISA::setMiscReg(int misc_reg, const MiscReg &val, ThreadContext *tc) 2587405SAli.Saidi@ARM.com{ 2597405SAli.Saidi@ARM.com 2607405SAli.Saidi@ARM.com MiscReg newVal = val; 2617405SAli.Saidi@ARM.com int x; 2627405SAli.Saidi@ARM.com System *sys; 2637405SAli.Saidi@ARM.com ThreadContext *oc; 2647405SAli.Saidi@ARM.com 2657405SAli.Saidi@ARM.com if (misc_reg == MISCREG_CPSR) { 2667405SAli.Saidi@ARM.com updateRegMap(val); 2677405SAli.Saidi@ARM.com 2687405SAli.Saidi@ARM.com 2697405SAli.Saidi@ARM.com CPSR old_cpsr = miscRegs[MISCREG_CPSR]; 2707405SAli.Saidi@ARM.com int old_mode = old_cpsr.mode; 2717405SAli.Saidi@ARM.com CPSR cpsr = val; 2727405SAli.Saidi@ARM.com if (old_mode != cpsr.mode) { 2737405SAli.Saidi@ARM.com tc->getITBPtr()->invalidateMiscReg(); 2747405SAli.Saidi@ARM.com tc->getDTBPtr()->invalidateMiscReg(); 2757405SAli.Saidi@ARM.com } 2767405SAli.Saidi@ARM.com 2777405SAli.Saidi@ARM.com DPRINTF(Arm, "Updating CPSR from %#x to %#x f:%d i:%d a:%d mode:%#x\n", 2787405SAli.Saidi@ARM.com miscRegs[misc_reg], cpsr, cpsr.f, cpsr.i, cpsr.a, cpsr.mode); 2797405SAli.Saidi@ARM.com PCState pc = tc->pcState(); 2807405SAli.Saidi@ARM.com pc.nextThumb(cpsr.t); 281 pc.nextJazelle(cpsr.j); 282 tc->pcState(pc); 283 } else if (misc_reg >= MISCREG_CP15_UNIMP_START && 284 misc_reg < MISCREG_CP15_END) { 285 panic("Unimplemented CP15 register %s wrote with %#x.\n", 286 miscRegName[misc_reg], val); 287 } else { 288 switch (misc_reg) { 289 case MISCREG_CPACR: 290 { 291 292 const uint32_t ones = (uint32_t)(-1); 293 CPACR cpacrMask = 0; 294 // Only cp10, cp11, and ase are implemented, nothing else should 295 // be writable 296 cpacrMask.cp10 = ones; 297 cpacrMask.cp11 = ones; 298 cpacrMask.asedis = ones; 299 newVal &= cpacrMask; 300 DPRINTF(MiscRegs, "Writing misc reg %s: %#x\n", 301 miscRegName[misc_reg], newVal); 302 } 303 break; 304 case MISCREG_CSSELR: 305 warn_once("The csselr register isn't implemented.\n"); 306 return; 307 case MISCREG_FPSCR: 308 { 309 const uint32_t ones = (uint32_t)(-1); 310 FPSCR fpscrMask = 0; 311 fpscrMask.ioc = ones; 312 fpscrMask.dzc = ones; 313 fpscrMask.ofc = ones; 314 fpscrMask.ufc = ones; 315 fpscrMask.ixc = ones; 316 fpscrMask.idc = ones; 317 fpscrMask.len = ones; 318 fpscrMask.stride = ones; 319 fpscrMask.rMode = ones; 320 fpscrMask.fz = ones; 321 fpscrMask.dn = ones; 322 fpscrMask.ahp = ones; 323 fpscrMask.qc = ones; 324 fpscrMask.v = ones; 325 fpscrMask.c = ones; 326 fpscrMask.z = ones; 327 fpscrMask.n = ones; 328 newVal = (newVal & (uint32_t)fpscrMask) | 329 (miscRegs[MISCREG_FPSCR] & ~(uint32_t)fpscrMask); 330 } 331 break; 332 case MISCREG_CPSR_Q: 333 { 334 assert(!(newVal & ~CpsrMaskQ)); 335 newVal = miscRegs[MISCREG_CPSR] | newVal; 336 misc_reg = MISCREG_CPSR; 337 } 338 break; 339 case MISCREG_FPSCR_QC: 340 { 341 newVal = miscRegs[MISCREG_FPSCR] | (newVal & FpscrQcMask); 342 misc_reg = MISCREG_FPSCR; 343 } 344 break; 345 case MISCREG_FPSCR_EXC: 346 { 347 newVal = miscRegs[MISCREG_FPSCR] | (newVal & FpscrExcMask); 348 misc_reg = MISCREG_FPSCR; 349 } 350 break; 351 case MISCREG_FPEXC: 352 { 353 // vfpv3 architecture, section B.6.1 of DDI04068 354 // bit 29 - valid only if fpexc[31] is 0 355 const uint32_t fpexcMask = 0x60000000; 356 newVal = (newVal & fpexcMask) | 357 (miscRegs[MISCREG_FPEXC] & ~fpexcMask); 358 } 359 break; 360 case MISCREG_SCTLR: 361 { 362 DPRINTF(MiscRegs, "Writing SCTLR: %#x\n", newVal); 363 SCTLR sctlr = miscRegs[MISCREG_SCTLR]; 364 SCTLR new_sctlr = newVal; 365 new_sctlr.nmfi = (bool)sctlr.nmfi; 366 miscRegs[MISCREG_SCTLR] = (MiscReg)new_sctlr; 367 tc->getITBPtr()->invalidateMiscReg(); 368 tc->getDTBPtr()->invalidateMiscReg(); 369 370 // Check if all CPUs are booted with caches enabled 371 // so we can stop enforcing coherency of some kernel 372 // structures manually. 373 sys = tc->getSystemPtr(); 374 for (x = 0; x < sys->numContexts(); x++) { 375 oc = sys->getThreadContext(x); 376 SCTLR other_sctlr = oc->readMiscRegNoEffect(MISCREG_SCTLR); 377 if (!other_sctlr.c && oc->status() != ThreadContext::Halted) 378 return; 379 } 380 381 for (x = 0; x < sys->numContexts(); x++) { 382 oc = sys->getThreadContext(x); 383 oc->getDTBPtr()->allCpusCaching(); 384 oc->getITBPtr()->allCpusCaching(); 385 } 386 return; 387 } 388 case MISCREG_TLBTR: 389 case MISCREG_MVFR0: 390 case MISCREG_MVFR1: 391 case MISCREG_MPIDR: 392 case MISCREG_FPSID: 393 return; 394 case MISCREG_TLBIALLIS: 395 case MISCREG_TLBIALL: 396 sys = tc->getSystemPtr(); 397 for (x = 0; x < sys->numContexts(); x++) { 398 oc = sys->getThreadContext(x); 399 assert(oc->getITBPtr() && oc->getDTBPtr()); 400 oc->getITBPtr()->flushAll(); 401 oc->getDTBPtr()->flushAll(); 402 } 403 return; 404 case MISCREG_ITLBIALL: 405 tc->getITBPtr()->flushAll(); 406 return; 407 case MISCREG_DTLBIALL: 408 tc->getDTBPtr()->flushAll(); 409 return; 410 case MISCREG_TLBIMVAIS: 411 case MISCREG_TLBIMVA: 412 sys = tc->getSystemPtr(); 413 for (x = 0; x < sys->numContexts(); x++) { 414 oc = sys->getThreadContext(x); 415 assert(oc->getITBPtr() && oc->getDTBPtr()); 416 oc->getITBPtr()->flushMvaAsid(mbits(newVal, 31, 12), 417 bits(newVal, 7,0)); 418 oc->getDTBPtr()->flushMvaAsid(mbits(newVal, 31, 12), 419 bits(newVal, 7,0)); 420 } 421 return; 422 case MISCREG_TLBIASIDIS: 423 case MISCREG_TLBIASID: 424 sys = tc->getSystemPtr(); 425 for (x = 0; x < sys->numContexts(); x++) { 426 oc = sys->getThreadContext(x); 427 assert(oc->getITBPtr() && oc->getDTBPtr()); 428 oc->getITBPtr()->flushAsid(bits(newVal, 7,0)); 429 oc->getDTBPtr()->flushAsid(bits(newVal, 7,0)); 430 } 431 return; 432 case MISCREG_TLBIMVAAIS: 433 case MISCREG_TLBIMVAA: 434 sys = tc->getSystemPtr(); 435 for (x = 0; x < sys->numContexts(); x++) { 436 oc = sys->getThreadContext(x); 437 assert(oc->getITBPtr() && oc->getDTBPtr()); 438 oc->getITBPtr()->flushMva(mbits(newVal, 31,12)); 439 oc->getDTBPtr()->flushMva(mbits(newVal, 31,12)); 440 } 441 return; 442 case MISCREG_ITLBIMVA: 443 tc->getITBPtr()->flushMvaAsid(mbits(newVal, 31, 12), 444 bits(newVal, 7,0)); 445 return; 446 case MISCREG_DTLBIMVA: 447 tc->getDTBPtr()->flushMvaAsid(mbits(newVal, 31, 12), 448 bits(newVal, 7,0)); 449 return; 450 case MISCREG_ITLBIASID: 451 tc->getITBPtr()->flushAsid(bits(newVal, 7,0)); 452 return; 453 case MISCREG_DTLBIASID: 454 tc->getDTBPtr()->flushAsid(bits(newVal, 7,0)); 455 return; 456 case MISCREG_ACTLR: 457 warn("Not doing anything for write of miscreg ACTLR\n"); 458 break; 459 case MISCREG_PMCR: 460 { 461 // Performance counters not implemented. Instead, interpret 462 // a reset command to this register to reset the simulator 463 // statistics. 464 // PMCR_E | PMCR_P | PMCR_C 465 const int ResetAndEnableCounters = 0x7; 466 if (newVal == ResetAndEnableCounters) { 467 inform("Resetting all simobject stats\n"); 468 Stats::schedStatEvent(false, true); 469 break; 470 } 471 } 472 case MISCREG_PMCCNTR: 473 case MISCREG_PMSELR: 474 warn("Not doing anything for write to miscreg %s\n", 475 miscRegName[misc_reg]); 476 break; 477 case MISCREG_V2PCWPR: 478 case MISCREG_V2PCWPW: 479 case MISCREG_V2PCWUR: 480 case MISCREG_V2PCWUW: 481 case MISCREG_V2POWPR: 482 case MISCREG_V2POWPW: 483 case MISCREG_V2POWUR: 484 case MISCREG_V2POWUW: 485 { 486 RequestPtr req = new Request; 487 unsigned flags; 488 BaseTLB::Mode mode; 489 Fault fault; 490 switch(misc_reg) { 491 case MISCREG_V2PCWPR: 492 flags = TLB::MustBeOne; 493 mode = BaseTLB::Read; 494 break; 495 case MISCREG_V2PCWPW: 496 flags = TLB::MustBeOne; 497 mode = BaseTLB::Write; 498 break; 499 case MISCREG_V2PCWUR: 500 flags = TLB::MustBeOne | TLB::UserMode; 501 mode = BaseTLB::Read; 502 break; 503 case MISCREG_V2PCWUW: 504 flags = TLB::MustBeOne | TLB::UserMode; 505 mode = BaseTLB::Write; 506 break; 507 default: 508 panic("Security Extensions not implemented!"); 509 } 510 warn("Translating via MISCREG in atomic mode! Fix Me!\n"); 511 req->setVirt(0, val, 1, flags, tc->pcState().pc()); 512 fault = tc->getDTBPtr()->translateAtomic(req, tc, mode); 513 if (fault == NoFault) { 514 miscRegs[MISCREG_PAR] = 515 (req->getPaddr() & 0xfffff000) | 516 (tc->getDTBPtr()->getAttr() ); 517 DPRINTF(MiscRegs, 518 "MISCREG: Translated addr 0x%08x: PAR: 0x%08x\n", 519 val, miscRegs[MISCREG_PAR]); 520 } 521 else { 522 // Set fault bit and FSR 523 FSR fsr = miscRegs[MISCREG_DFSR]; 524 miscRegs[MISCREG_PAR] = 525 (fsr.ext << 6) | 526 (fsr.fsHigh << 5) | 527 (fsr.fsLow << 1) | 528 0x1; // F bit 529 } 530 return; 531 } 532 case MISCREG_CONTEXTIDR: 533 case MISCREG_PRRR: 534 case MISCREG_NMRR: 535 case MISCREG_DACR: 536 tc->getITBPtr()->invalidateMiscReg(); 537 tc->getDTBPtr()->invalidateMiscReg(); 538 break; 539 case MISCREG_CPSR_MODE: 540 // This miscreg is used by copy*Regs to set the CPSR mode 541 // without updating other CPSR variables. It's used to 542 // make sure the register map is in such a state that we can 543 // see all of the registers for the copy. 544 updateRegMap(val); 545 return; 546 case MISCREG_L2CTLR: 547 warn("miscreg L2CTLR (%s) written with %#x. ignored...\n", 548 miscRegName[misc_reg], uint32_t(val)); 549 } 550 } 551 setMiscRegNoEffect(misc_reg, newVal); 552} 553 554} 555