isa.cc revision 8302
17405SAli.Saidi@ARM.com/* 27405SAli.Saidi@ARM.com * Copyright (c) 2010 ARM Limited 37405SAli.Saidi@ARM.com * All rights reserved 47405SAli.Saidi@ARM.com * 57405SAli.Saidi@ARM.com * The license below extends only to copyright in the software and shall 67405SAli.Saidi@ARM.com * not be construed as granting a license to any other intellectual 77405SAli.Saidi@ARM.com * property including but not limited to intellectual property relating 87405SAli.Saidi@ARM.com * to a hardware implementation of the functionality of the software 97405SAli.Saidi@ARM.com * licensed hereunder. You may use the software subject to the license 107405SAli.Saidi@ARM.com * terms below provided that you ensure that this notice is replicated 117405SAli.Saidi@ARM.com * unmodified and in its entirety in all distributions of the software, 127405SAli.Saidi@ARM.com * modified or unmodified, in source code or in binary form. 137405SAli.Saidi@ARM.com * 147405SAli.Saidi@ARM.com * Redistribution and use in source and binary forms, with or without 157405SAli.Saidi@ARM.com * modification, are permitted provided that the following conditions are 167405SAli.Saidi@ARM.com * met: redistributions of source code must retain the above copyright 177405SAli.Saidi@ARM.com * notice, this list of conditions and the following disclaimer; 187405SAli.Saidi@ARM.com * redistributions in binary form must reproduce the above copyright 197405SAli.Saidi@ARM.com * notice, this list of conditions and the following disclaimer in the 207405SAli.Saidi@ARM.com * documentation and/or other materials provided with the distribution; 217405SAli.Saidi@ARM.com * neither the name of the copyright holders nor the names of its 227405SAli.Saidi@ARM.com * contributors may be used to endorse or promote products derived from 237405SAli.Saidi@ARM.com * this software without specific prior written permission. 247405SAli.Saidi@ARM.com * 257405SAli.Saidi@ARM.com * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 267405SAli.Saidi@ARM.com * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 277405SAli.Saidi@ARM.com * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 287405SAli.Saidi@ARM.com * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 297405SAli.Saidi@ARM.com * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 307405SAli.Saidi@ARM.com * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 317405SAli.Saidi@ARM.com * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 327405SAli.Saidi@ARM.com * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 337405SAli.Saidi@ARM.com * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 347405SAli.Saidi@ARM.com * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 357405SAli.Saidi@ARM.com * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 367405SAli.Saidi@ARM.com * 377405SAli.Saidi@ARM.com * Authors: Gabe Black 387405SAli.Saidi@ARM.com * Ali Saidi 397405SAli.Saidi@ARM.com */ 407405SAli.Saidi@ARM.com 417405SAli.Saidi@ARM.com#include "arch/arm/isa.hh" 428232Snate@binkert.org#include "debug/Arm.hh" 438232Snate@binkert.org#include "debug/MiscRegs.hh" 447678Sgblack@eecs.umich.edu#include "sim/faults.hh" 458059SAli.Saidi@ARM.com#include "sim/stat_control.hh" 468284SAli.Saidi@ARM.com#include "sim/system.hh" 477405SAli.Saidi@ARM.com 487405SAli.Saidi@ARM.comnamespace ArmISA 497405SAli.Saidi@ARM.com{ 507405SAli.Saidi@ARM.com 517427Sgblack@eecs.umich.eduvoid 527427Sgblack@eecs.umich.eduISA::clear() 537427Sgblack@eecs.umich.edu{ 547427Sgblack@eecs.umich.edu SCTLR sctlr_rst = miscRegs[MISCREG_SCTLR_RST]; 558299Schander.sudanthi@arm.com uint32_t midr = miscRegs[MISCREG_MIDR]; 567427Sgblack@eecs.umich.edu memset(miscRegs, 0, sizeof(miscRegs)); 577427Sgblack@eecs.umich.edu CPSR cpsr = 0; 587427Sgblack@eecs.umich.edu cpsr.mode = MODE_USER; 597427Sgblack@eecs.umich.edu miscRegs[MISCREG_CPSR] = cpsr; 607427Sgblack@eecs.umich.edu updateRegMap(cpsr); 617427Sgblack@eecs.umich.edu 627427Sgblack@eecs.umich.edu SCTLR sctlr = 0; 637604SGene.Wu@arm.com sctlr.te = (bool)sctlr_rst.te; 647427Sgblack@eecs.umich.edu sctlr.nmfi = (bool)sctlr_rst.nmfi; 657427Sgblack@eecs.umich.edu sctlr.v = (bool)sctlr_rst.v; 667427Sgblack@eecs.umich.edu sctlr.u = 1; 677427Sgblack@eecs.umich.edu sctlr.xp = 1; 687427Sgblack@eecs.umich.edu sctlr.rao2 = 1; 697427Sgblack@eecs.umich.edu sctlr.rao3 = 1; 707427Sgblack@eecs.umich.edu sctlr.rao4 = 1; 717427Sgblack@eecs.umich.edu miscRegs[MISCREG_SCTLR] = sctlr; 727427Sgblack@eecs.umich.edu miscRegs[MISCREG_SCTLR_RST] = sctlr_rst; 737427Sgblack@eecs.umich.edu 748299Schander.sudanthi@arm.com // Preserve MIDR accross reset 758299Schander.sudanthi@arm.com miscRegs[MISCREG_MIDR] = midr; 768299Schander.sudanthi@arm.com 777427Sgblack@eecs.umich.edu /* Start with an event in the mailbox */ 787427Sgblack@eecs.umich.edu miscRegs[MISCREG_SEV_MAILBOX] = 1; 797427Sgblack@eecs.umich.edu 807427Sgblack@eecs.umich.edu // Separate Instruction and Data TLBs. 817427Sgblack@eecs.umich.edu miscRegs[MISCREG_TLBTR] = 1; 827427Sgblack@eecs.umich.edu 837427Sgblack@eecs.umich.edu MVFR0 mvfr0 = 0; 847427Sgblack@eecs.umich.edu mvfr0.advSimdRegisters = 2; 857427Sgblack@eecs.umich.edu mvfr0.singlePrecision = 2; 867427Sgblack@eecs.umich.edu mvfr0.doublePrecision = 2; 877427Sgblack@eecs.umich.edu mvfr0.vfpExceptionTrapping = 0; 887427Sgblack@eecs.umich.edu mvfr0.divide = 1; 897427Sgblack@eecs.umich.edu mvfr0.squareRoot = 1; 907427Sgblack@eecs.umich.edu mvfr0.shortVectors = 1; 917427Sgblack@eecs.umich.edu mvfr0.roundingModes = 1; 927427Sgblack@eecs.umich.edu miscRegs[MISCREG_MVFR0] = mvfr0; 937427Sgblack@eecs.umich.edu 947427Sgblack@eecs.umich.edu MVFR1 mvfr1 = 0; 957427Sgblack@eecs.umich.edu mvfr1.flushToZero = 1; 967427Sgblack@eecs.umich.edu mvfr1.defaultNaN = 1; 977427Sgblack@eecs.umich.edu mvfr1.advSimdLoadStore = 1; 987427Sgblack@eecs.umich.edu mvfr1.advSimdInteger = 1; 997427Sgblack@eecs.umich.edu mvfr1.advSimdSinglePrecision = 1; 1007427Sgblack@eecs.umich.edu mvfr1.advSimdHalfPrecision = 1; 1017427Sgblack@eecs.umich.edu mvfr1.vfpHalfPrecision = 1; 1027427Sgblack@eecs.umich.edu miscRegs[MISCREG_MVFR1] = mvfr1; 1037427Sgblack@eecs.umich.edu 1047427Sgblack@eecs.umich.edu miscRegs[MISCREG_MPIDR] = 0; 1057427Sgblack@eecs.umich.edu 1067436Sdam.sunwoo@arm.com // Reset values of PRRR and NMRR are implementation dependent 1077436Sdam.sunwoo@arm.com 1087436Sdam.sunwoo@arm.com miscRegs[MISCREG_PRRR] = 1097436Sdam.sunwoo@arm.com (1 << 19) | // 19 1107436Sdam.sunwoo@arm.com (0 << 18) | // 18 1117436Sdam.sunwoo@arm.com (0 << 17) | // 17 1127436Sdam.sunwoo@arm.com (1 << 16) | // 16 1137436Sdam.sunwoo@arm.com (2 << 14) | // 15:14 1147436Sdam.sunwoo@arm.com (0 << 12) | // 13:12 1157436Sdam.sunwoo@arm.com (2 << 10) | // 11:10 1167436Sdam.sunwoo@arm.com (2 << 8) | // 9:8 1177436Sdam.sunwoo@arm.com (2 << 6) | // 7:6 1187436Sdam.sunwoo@arm.com (2 << 4) | // 5:4 1197436Sdam.sunwoo@arm.com (1 << 2) | // 3:2 1207436Sdam.sunwoo@arm.com 0; // 1:0 1217436Sdam.sunwoo@arm.com miscRegs[MISCREG_NMRR] = 1227436Sdam.sunwoo@arm.com (1 << 30) | // 31:30 1237436Sdam.sunwoo@arm.com (0 << 26) | // 27:26 1247436Sdam.sunwoo@arm.com (0 << 24) | // 25:24 1257436Sdam.sunwoo@arm.com (3 << 22) | // 23:22 1267436Sdam.sunwoo@arm.com (2 << 20) | // 21:20 1277436Sdam.sunwoo@arm.com (0 << 18) | // 19:18 1287436Sdam.sunwoo@arm.com (0 << 16) | // 17:16 1297436Sdam.sunwoo@arm.com (1 << 14) | // 15:14 1307436Sdam.sunwoo@arm.com (0 << 12) | // 13:12 1317436Sdam.sunwoo@arm.com (2 << 10) | // 11:10 1327436Sdam.sunwoo@arm.com (0 << 8) | // 9:8 1337436Sdam.sunwoo@arm.com (3 << 6) | // 7:6 1347436Sdam.sunwoo@arm.com (2 << 4) | // 5:4 1357436Sdam.sunwoo@arm.com (0 << 2) | // 3:2 1367436Sdam.sunwoo@arm.com 0; // 1:0 1377436Sdam.sunwoo@arm.com 1387644Sali.saidi@arm.com miscRegs[MISCREG_CPACR] = 0; 1397644Sali.saidi@arm.com miscRegs[MISCREG_FPSID] = 0x410430A0; 1408147SAli.Saidi@ARM.com 1418147SAli.Saidi@ARM.com // See section B4.1.84 of ARM ARM 1428147SAli.Saidi@ARM.com // All values are latest for ARMv7-A profile 1438147SAli.Saidi@ARM.com miscRegs[MISCREG_ID_ISAR0] = 0x01101111; 1448147SAli.Saidi@ARM.com miscRegs[MISCREG_ID_ISAR1] = 0x02112111; 1458147SAli.Saidi@ARM.com miscRegs[MISCREG_ID_ISAR2] = 0x21232141; 1468147SAli.Saidi@ARM.com miscRegs[MISCREG_ID_ISAR3] = 0x01112131; 1478147SAli.Saidi@ARM.com miscRegs[MISCREG_ID_ISAR4] = 0x10010142; 1488147SAli.Saidi@ARM.com miscRegs[MISCREG_ID_ISAR5] = 0x00000000; 1498147SAli.Saidi@ARM.com 1507427Sgblack@eecs.umich.edu //XXX We need to initialize the rest of the state. 1517427Sgblack@eecs.umich.edu} 1527427Sgblack@eecs.umich.edu 1537405SAli.Saidi@ARM.comMiscReg 1547405SAli.Saidi@ARM.comISA::readMiscRegNoEffect(int misc_reg) 1557405SAli.Saidi@ARM.com{ 1567405SAli.Saidi@ARM.com assert(misc_reg < NumMiscRegs); 1577614Sminkyu.jeong@arm.com 1587614Sminkyu.jeong@arm.com int flat_idx; 1597614Sminkyu.jeong@arm.com if (misc_reg == MISCREG_SPSR) 1607614Sminkyu.jeong@arm.com flat_idx = flattenMiscIndex(misc_reg); 1617614Sminkyu.jeong@arm.com else 1627614Sminkyu.jeong@arm.com flat_idx = misc_reg; 1637614Sminkyu.jeong@arm.com MiscReg val = miscRegs[flat_idx]; 1647614Sminkyu.jeong@arm.com 1657614Sminkyu.jeong@arm.com DPRINTF(MiscRegs, "Reading From misc reg %d (%d) : %#x\n", 1667614Sminkyu.jeong@arm.com misc_reg, flat_idx, val); 1677614Sminkyu.jeong@arm.com return val; 1687405SAli.Saidi@ARM.com} 1697405SAli.Saidi@ARM.com 1707405SAli.Saidi@ARM.com 1717405SAli.Saidi@ARM.comMiscReg 1727405SAli.Saidi@ARM.comISA::readMiscReg(int misc_reg, ThreadContext *tc) 1737405SAli.Saidi@ARM.com{ 1747405SAli.Saidi@ARM.com if (misc_reg == MISCREG_CPSR) { 1757405SAli.Saidi@ARM.com CPSR cpsr = miscRegs[misc_reg]; 1767720Sgblack@eecs.umich.edu PCState pc = tc->pcState(); 1777720Sgblack@eecs.umich.edu cpsr.j = pc.jazelle() ? 1 : 0; 1787720Sgblack@eecs.umich.edu cpsr.t = pc.thumb() ? 1 : 0; 1797405SAli.Saidi@ARM.com return cpsr; 1807405SAli.Saidi@ARM.com } 1817757SAli.Saidi@ARM.com if (misc_reg >= MISCREG_CP15_UNIMP_START) 1827405SAli.Saidi@ARM.com panic("Unimplemented CP15 register %s read.\n", 1837405SAli.Saidi@ARM.com miscRegName[misc_reg]); 1847757SAli.Saidi@ARM.com 1857405SAli.Saidi@ARM.com switch (misc_reg) { 1868284SAli.Saidi@ARM.com case MISCREG_MPIDR: 1878284SAli.Saidi@ARM.com return tc->cpuId(); 1888284SAli.Saidi@ARM.com break; 1898284SAli.Saidi@ARM.com case MISCREG_ID_MMFR3: 1908284SAli.Saidi@ARM.com return 0xF0102211; // SuperSec | Coherent TLB | Bcast Maint | 1918284SAli.Saidi@ARM.com // BP Maint | Cache Maint Set/way | Cache Maint MVA 1927405SAli.Saidi@ARM.com case MISCREG_CLIDR: 1937731SAli.Saidi@ARM.com warn_once("The clidr register always reports 0 caches.\n"); 1947405SAli.Saidi@ARM.com break; 1957405SAli.Saidi@ARM.com case MISCREG_CCSIDR: 1967731SAli.Saidi@ARM.com warn_once("The ccsidr register isn't implemented and " 1977405SAli.Saidi@ARM.com "always reads as 0.\n"); 1987405SAli.Saidi@ARM.com break; 1997405SAli.Saidi@ARM.com case MISCREG_ID_PFR0: 2007588SAli.Saidi@arm.com warn("Returning thumbEE disabled for now since we don't support CP14" 2017588SAli.Saidi@arm.com "config registers and jumping to ThumbEE vectors\n"); 2027588SAli.Saidi@arm.com return 0x0031; // !ThumbEE | !Jazelle | Thumb | ARM 2038299Schander.sudanthi@arm.com case MISCREG_ID_PFR1: 2048299Schander.sudanthi@arm.com warn("reading unimplmented register ID_PFR1"); 2058299Schander.sudanthi@arm.com return 0; 2067583SAli.Saidi@arm.com case MISCREG_ID_MMFR0: 2077583SAli.Saidi@arm.com return 0x03; //VMSAz7 2087583SAli.Saidi@arm.com case MISCREG_CTR: 2097583SAli.Saidi@arm.com return 0x86468006; // V7, 64 byte cache line, load/exclusive is exact 2107583SAli.Saidi@arm.com case MISCREG_ACTLR: 2117583SAli.Saidi@arm.com warn("Not doing anything for miscreg ACTLR\n"); 2127583SAli.Saidi@arm.com break; 2137583SAli.Saidi@arm.com case MISCREG_PMCR: 2147583SAli.Saidi@arm.com case MISCREG_PMCCNTR: 2157583SAli.Saidi@arm.com case MISCREG_PMSELR: 2168299Schander.sudanthi@arm.com warn("Not doing anything for read to miscreg %s\n", 2177583SAli.Saidi@arm.com miscRegName[misc_reg]); 2187583SAli.Saidi@arm.com break; 2198302SAli.Saidi@ARM.com case MISCREG_CPSR_Q: 2208302SAli.Saidi@ARM.com panic("shouldn't be reading this register seperately\n"); 2217783SGiacomo.Gabrielli@arm.com case MISCREG_FPSCR_QC: 2227783SGiacomo.Gabrielli@arm.com return readMiscRegNoEffect(MISCREG_FPSCR) & ~FpscrQcMask; 2237783SGiacomo.Gabrielli@arm.com case MISCREG_FPSCR_EXC: 2247783SGiacomo.Gabrielli@arm.com return readMiscRegNoEffect(MISCREG_FPSCR) & ~FpscrExcMask; 2257405SAli.Saidi@ARM.com } 2267405SAli.Saidi@ARM.com return readMiscRegNoEffect(misc_reg); 2277405SAli.Saidi@ARM.com} 2287405SAli.Saidi@ARM.com 2297405SAli.Saidi@ARM.comvoid 2307405SAli.Saidi@ARM.comISA::setMiscRegNoEffect(int misc_reg, const MiscReg &val) 2317405SAli.Saidi@ARM.com{ 2327405SAli.Saidi@ARM.com assert(misc_reg < NumMiscRegs); 2337614Sminkyu.jeong@arm.com 2347614Sminkyu.jeong@arm.com int flat_idx; 2357614Sminkyu.jeong@arm.com if (misc_reg == MISCREG_SPSR) 2367614Sminkyu.jeong@arm.com flat_idx = flattenMiscIndex(misc_reg); 2377614Sminkyu.jeong@arm.com else 2387614Sminkyu.jeong@arm.com flat_idx = misc_reg; 2397614Sminkyu.jeong@arm.com miscRegs[flat_idx] = val; 2407614Sminkyu.jeong@arm.com 2417614Sminkyu.jeong@arm.com DPRINTF(MiscRegs, "Writing to misc reg %d (%d) : %#x\n", misc_reg, 2427614Sminkyu.jeong@arm.com flat_idx, val); 2437405SAli.Saidi@ARM.com} 2447405SAli.Saidi@ARM.com 2457405SAli.Saidi@ARM.comvoid 2467405SAli.Saidi@ARM.comISA::setMiscReg(int misc_reg, const MiscReg &val, ThreadContext *tc) 2477405SAli.Saidi@ARM.com{ 2487749SAli.Saidi@ARM.com 2497405SAli.Saidi@ARM.com MiscReg newVal = val; 2508284SAli.Saidi@ARM.com int x; 2518284SAli.Saidi@ARM.com System *sys; 2528284SAli.Saidi@ARM.com ThreadContext *oc; 2538284SAli.Saidi@ARM.com 2547405SAli.Saidi@ARM.com if (misc_reg == MISCREG_CPSR) { 2557405SAli.Saidi@ARM.com updateRegMap(val); 2567749SAli.Saidi@ARM.com 2577749SAli.Saidi@ARM.com 2587749SAli.Saidi@ARM.com CPSR old_cpsr = miscRegs[MISCREG_CPSR]; 2597749SAli.Saidi@ARM.com int old_mode = old_cpsr.mode; 2607405SAli.Saidi@ARM.com CPSR cpsr = val; 2617749SAli.Saidi@ARM.com if (old_mode != cpsr.mode) { 2627749SAli.Saidi@ARM.com tc->getITBPtr()->invalidateMiscReg(); 2637749SAli.Saidi@ARM.com tc->getDTBPtr()->invalidateMiscReg(); 2647749SAli.Saidi@ARM.com } 2657749SAli.Saidi@ARM.com 2667614Sminkyu.jeong@arm.com DPRINTF(Arm, "Updating CPSR from %#x to %#x f:%d i:%d a:%d mode:%#x\n", 2677614Sminkyu.jeong@arm.com miscRegs[misc_reg], cpsr, cpsr.f, cpsr.i, cpsr.a, cpsr.mode); 2687720Sgblack@eecs.umich.edu PCState pc = tc->pcState(); 2697720Sgblack@eecs.umich.edu pc.nextThumb(cpsr.t); 2707720Sgblack@eecs.umich.edu pc.nextJazelle(cpsr.j); 2717720Sgblack@eecs.umich.edu tc->pcState(pc); 2727408Sgblack@eecs.umich.edu } else if (misc_reg >= MISCREG_CP15_UNIMP_START && 2737405SAli.Saidi@ARM.com misc_reg < MISCREG_CP15_END) { 2747405SAli.Saidi@ARM.com panic("Unimplemented CP15 register %s wrote with %#x.\n", 2757405SAli.Saidi@ARM.com miscRegName[misc_reg], val); 2767408Sgblack@eecs.umich.edu } else { 2777408Sgblack@eecs.umich.edu switch (misc_reg) { 2787408Sgblack@eecs.umich.edu case MISCREG_CPACR: 2797408Sgblack@eecs.umich.edu { 2808206SWilliam.Wang@arm.com 2818206SWilliam.Wang@arm.com const uint32_t ones = (uint32_t)(-1); 2828206SWilliam.Wang@arm.com CPACR cpacrMask = 0; 2838206SWilliam.Wang@arm.com // Only cp10, cp11, and ase are implemented, nothing else should 2848206SWilliam.Wang@arm.com // be writable 2858206SWilliam.Wang@arm.com cpacrMask.cp10 = ones; 2868206SWilliam.Wang@arm.com cpacrMask.cp11 = ones; 2878206SWilliam.Wang@arm.com cpacrMask.asedis = ones; 2888206SWilliam.Wang@arm.com newVal &= cpacrMask; 2898206SWilliam.Wang@arm.com DPRINTF(MiscRegs, "Writing misc reg %s: %#x\n", 2908206SWilliam.Wang@arm.com miscRegName[misc_reg], newVal); 2917408Sgblack@eecs.umich.edu } 2927408Sgblack@eecs.umich.edu break; 2937408Sgblack@eecs.umich.edu case MISCREG_CSSELR: 2947731SAli.Saidi@ARM.com warn_once("The csselr register isn't implemented.\n"); 2958206SWilliam.Wang@arm.com return; 2967408Sgblack@eecs.umich.edu case MISCREG_FPSCR: 2977408Sgblack@eecs.umich.edu { 2987408Sgblack@eecs.umich.edu const uint32_t ones = (uint32_t)(-1); 2997408Sgblack@eecs.umich.edu FPSCR fpscrMask = 0; 3007408Sgblack@eecs.umich.edu fpscrMask.ioc = ones; 3017408Sgblack@eecs.umich.edu fpscrMask.dzc = ones; 3027408Sgblack@eecs.umich.edu fpscrMask.ofc = ones; 3037408Sgblack@eecs.umich.edu fpscrMask.ufc = ones; 3047408Sgblack@eecs.umich.edu fpscrMask.ixc = ones; 3057408Sgblack@eecs.umich.edu fpscrMask.idc = ones; 3067408Sgblack@eecs.umich.edu fpscrMask.len = ones; 3077408Sgblack@eecs.umich.edu fpscrMask.stride = ones; 3087408Sgblack@eecs.umich.edu fpscrMask.rMode = ones; 3097408Sgblack@eecs.umich.edu fpscrMask.fz = ones; 3107408Sgblack@eecs.umich.edu fpscrMask.dn = ones; 3117408Sgblack@eecs.umich.edu fpscrMask.ahp = ones; 3127408Sgblack@eecs.umich.edu fpscrMask.qc = ones; 3137408Sgblack@eecs.umich.edu fpscrMask.v = ones; 3147408Sgblack@eecs.umich.edu fpscrMask.c = ones; 3157408Sgblack@eecs.umich.edu fpscrMask.z = ones; 3167408Sgblack@eecs.umich.edu fpscrMask.n = ones; 3177408Sgblack@eecs.umich.edu newVal = (newVal & (uint32_t)fpscrMask) | 3187408Sgblack@eecs.umich.edu (miscRegs[MISCREG_FPSCR] & ~(uint32_t)fpscrMask); 3197408Sgblack@eecs.umich.edu } 3207408Sgblack@eecs.umich.edu break; 3218302SAli.Saidi@ARM.com case MISCREG_CPSR_Q: 3228302SAli.Saidi@ARM.com { 3238302SAli.Saidi@ARM.com assert(!(newVal & ~CpsrMaskQ)); 3248302SAli.Saidi@ARM.com newVal = miscRegs[MISCREG_CPSR] | newVal; 3258302SAli.Saidi@ARM.com misc_reg = MISCREG_CPSR; 3268302SAli.Saidi@ARM.com } 3278302SAli.Saidi@ARM.com break; 3287783SGiacomo.Gabrielli@arm.com case MISCREG_FPSCR_QC: 3297783SGiacomo.Gabrielli@arm.com { 3307783SGiacomo.Gabrielli@arm.com newVal = miscRegs[MISCREG_FPSCR] | (newVal & FpscrQcMask); 3317783SGiacomo.Gabrielli@arm.com misc_reg = MISCREG_FPSCR; 3327783SGiacomo.Gabrielli@arm.com } 3337783SGiacomo.Gabrielli@arm.com break; 3347783SGiacomo.Gabrielli@arm.com case MISCREG_FPSCR_EXC: 3357783SGiacomo.Gabrielli@arm.com { 3367783SGiacomo.Gabrielli@arm.com newVal = miscRegs[MISCREG_FPSCR] | (newVal & FpscrExcMask); 3377783SGiacomo.Gabrielli@arm.com misc_reg = MISCREG_FPSCR; 3387783SGiacomo.Gabrielli@arm.com } 3397783SGiacomo.Gabrielli@arm.com break; 3407408Sgblack@eecs.umich.edu case MISCREG_FPEXC: 3417408Sgblack@eecs.umich.edu { 3428206SWilliam.Wang@arm.com // vfpv3 architecture, section B.6.1 of DDI04068 3438206SWilliam.Wang@arm.com // bit 29 - valid only if fpexc[31] is 0 3447408Sgblack@eecs.umich.edu const uint32_t fpexcMask = 0x60000000; 3457408Sgblack@eecs.umich.edu newVal = (newVal & fpexcMask) | 3467408Sgblack@eecs.umich.edu (miscRegs[MISCREG_FPEXC] & ~fpexcMask); 3477408Sgblack@eecs.umich.edu } 3487408Sgblack@eecs.umich.edu break; 3497408Sgblack@eecs.umich.edu case MISCREG_SCTLR: 3507408Sgblack@eecs.umich.edu { 3517408Sgblack@eecs.umich.edu DPRINTF(MiscRegs, "Writing SCTLR: %#x\n", newVal); 3527408Sgblack@eecs.umich.edu SCTLR sctlr = miscRegs[MISCREG_SCTLR]; 3537408Sgblack@eecs.umich.edu SCTLR new_sctlr = newVal; 3547408Sgblack@eecs.umich.edu new_sctlr.nmfi = (bool)sctlr.nmfi; 3557408Sgblack@eecs.umich.edu miscRegs[MISCREG_SCTLR] = (MiscReg)new_sctlr; 3567749SAli.Saidi@ARM.com tc->getITBPtr()->invalidateMiscReg(); 3577749SAli.Saidi@ARM.com tc->getDTBPtr()->invalidateMiscReg(); 3587408Sgblack@eecs.umich.edu return; 3597408Sgblack@eecs.umich.edu } 3607408Sgblack@eecs.umich.edu case MISCREG_TLBTR: 3617408Sgblack@eecs.umich.edu case MISCREG_MVFR0: 3627408Sgblack@eecs.umich.edu case MISCREG_MVFR1: 3637408Sgblack@eecs.umich.edu case MISCREG_MPIDR: 3647408Sgblack@eecs.umich.edu case MISCREG_FPSID: 3657408Sgblack@eecs.umich.edu return; 3667408Sgblack@eecs.umich.edu case MISCREG_TLBIALLIS: 3677408Sgblack@eecs.umich.edu case MISCREG_TLBIALL: 3688284SAli.Saidi@ARM.com sys = tc->getSystemPtr(); 3698284SAli.Saidi@ARM.com for (x = 0; x < sys->numContexts(); x++) { 3708284SAli.Saidi@ARM.com oc = sys->getThreadContext(x); 3718284SAli.Saidi@ARM.com assert(oc->getITBPtr() && oc->getDTBPtr()); 3728284SAli.Saidi@ARM.com oc->getITBPtr()->flushAll(); 3738284SAli.Saidi@ARM.com oc->getDTBPtr()->flushAll(); 3748284SAli.Saidi@ARM.com } 3757408Sgblack@eecs.umich.edu return; 3767408Sgblack@eecs.umich.edu case MISCREG_ITLBIALL: 3777408Sgblack@eecs.umich.edu tc->getITBPtr()->flushAll(); 3787408Sgblack@eecs.umich.edu return; 3797408Sgblack@eecs.umich.edu case MISCREG_DTLBIALL: 3807408Sgblack@eecs.umich.edu tc->getDTBPtr()->flushAll(); 3817408Sgblack@eecs.umich.edu return; 3827408Sgblack@eecs.umich.edu case MISCREG_TLBIMVAIS: 3837408Sgblack@eecs.umich.edu case MISCREG_TLBIMVA: 3848284SAli.Saidi@ARM.com sys = tc->getSystemPtr(); 3858284SAli.Saidi@ARM.com for (x = 0; x < sys->numContexts(); x++) { 3868284SAli.Saidi@ARM.com oc = sys->getThreadContext(x); 3878284SAli.Saidi@ARM.com assert(oc->getITBPtr() && oc->getDTBPtr()); 3888284SAli.Saidi@ARM.com oc->getITBPtr()->flushMvaAsid(mbits(newVal, 31, 12), 3898284SAli.Saidi@ARM.com bits(newVal, 7,0)); 3908284SAli.Saidi@ARM.com oc->getDTBPtr()->flushMvaAsid(mbits(newVal, 31, 12), 3918284SAli.Saidi@ARM.com bits(newVal, 7,0)); 3928284SAli.Saidi@ARM.com } 3937408Sgblack@eecs.umich.edu return; 3947408Sgblack@eecs.umich.edu case MISCREG_TLBIASIDIS: 3957408Sgblack@eecs.umich.edu case MISCREG_TLBIASID: 3968284SAli.Saidi@ARM.com sys = tc->getSystemPtr(); 3978284SAli.Saidi@ARM.com for (x = 0; x < sys->numContexts(); x++) { 3988284SAli.Saidi@ARM.com oc = sys->getThreadContext(x); 3998284SAli.Saidi@ARM.com assert(oc->getITBPtr() && oc->getDTBPtr()); 4008284SAli.Saidi@ARM.com oc->getITBPtr()->flushAsid(bits(newVal, 7,0)); 4018284SAli.Saidi@ARM.com oc->getDTBPtr()->flushAsid(bits(newVal, 7,0)); 4028284SAli.Saidi@ARM.com } 4037408Sgblack@eecs.umich.edu return; 4047408Sgblack@eecs.umich.edu case MISCREG_TLBIMVAAIS: 4057408Sgblack@eecs.umich.edu case MISCREG_TLBIMVAA: 4068284SAli.Saidi@ARM.com sys = tc->getSystemPtr(); 4078284SAli.Saidi@ARM.com for (x = 0; x < sys->numContexts(); x++) { 4088284SAli.Saidi@ARM.com oc = sys->getThreadContext(x); 4098284SAli.Saidi@ARM.com assert(oc->getITBPtr() && oc->getDTBPtr()); 4108284SAli.Saidi@ARM.com oc->getITBPtr()->flushMva(mbits(newVal, 31,12)); 4118284SAli.Saidi@ARM.com oc->getDTBPtr()->flushMva(mbits(newVal, 31,12)); 4128284SAli.Saidi@ARM.com } 4137408Sgblack@eecs.umich.edu return; 4147408Sgblack@eecs.umich.edu case MISCREG_ITLBIMVA: 4157408Sgblack@eecs.umich.edu tc->getITBPtr()->flushMvaAsid(mbits(newVal, 31, 12), 4167408Sgblack@eecs.umich.edu bits(newVal, 7,0)); 4177408Sgblack@eecs.umich.edu return; 4187408Sgblack@eecs.umich.edu case MISCREG_DTLBIMVA: 4197408Sgblack@eecs.umich.edu tc->getDTBPtr()->flushMvaAsid(mbits(newVal, 31, 12), 4207408Sgblack@eecs.umich.edu bits(newVal, 7,0)); 4217408Sgblack@eecs.umich.edu return; 4227408Sgblack@eecs.umich.edu case MISCREG_ITLBIASID: 4237408Sgblack@eecs.umich.edu tc->getITBPtr()->flushAsid(bits(newVal, 7,0)); 4247408Sgblack@eecs.umich.edu return; 4257408Sgblack@eecs.umich.edu case MISCREG_DTLBIASID: 4267408Sgblack@eecs.umich.edu tc->getDTBPtr()->flushAsid(bits(newVal, 7,0)); 4277405SAli.Saidi@ARM.com return; 4287583SAli.Saidi@arm.com case MISCREG_ACTLR: 4297583SAli.Saidi@arm.com warn("Not doing anything for write of miscreg ACTLR\n"); 4307583SAli.Saidi@arm.com break; 4317583SAli.Saidi@arm.com case MISCREG_PMCR: 4328059SAli.Saidi@ARM.com { 4338059SAli.Saidi@ARM.com // Performance counters not implemented. Instead, interpret 4348059SAli.Saidi@ARM.com // a reset command to this register to reset the simulator 4358059SAli.Saidi@ARM.com // statistics. 4368059SAli.Saidi@ARM.com // PMCR_E | PMCR_P | PMCR_C 4378059SAli.Saidi@ARM.com const int ResetAndEnableCounters = 0x7; 4388059SAli.Saidi@ARM.com if (newVal == ResetAndEnableCounters) { 4398059SAli.Saidi@ARM.com inform("Resetting all simobject stats\n"); 4408059SAli.Saidi@ARM.com Stats::schedStatEvent(false, true); 4418059SAli.Saidi@ARM.com break; 4428059SAli.Saidi@ARM.com } 4438059SAli.Saidi@ARM.com } 4447583SAli.Saidi@arm.com case MISCREG_PMCCNTR: 4457583SAli.Saidi@arm.com case MISCREG_PMSELR: 4467583SAli.Saidi@arm.com warn("Not doing anything for write to miscreg %s\n", 4477583SAli.Saidi@arm.com miscRegName[misc_reg]); 4487583SAli.Saidi@arm.com break; 4497436Sdam.sunwoo@arm.com case MISCREG_V2PCWPR: 4507436Sdam.sunwoo@arm.com case MISCREG_V2PCWPW: 4517436Sdam.sunwoo@arm.com case MISCREG_V2PCWUR: 4527436Sdam.sunwoo@arm.com case MISCREG_V2PCWUW: 4537436Sdam.sunwoo@arm.com case MISCREG_V2POWPR: 4547436Sdam.sunwoo@arm.com case MISCREG_V2POWPW: 4557436Sdam.sunwoo@arm.com case MISCREG_V2POWUR: 4567436Sdam.sunwoo@arm.com case MISCREG_V2POWUW: 4577436Sdam.sunwoo@arm.com { 4587436Sdam.sunwoo@arm.com RequestPtr req = new Request; 4597436Sdam.sunwoo@arm.com unsigned flags; 4607436Sdam.sunwoo@arm.com BaseTLB::Mode mode; 4617436Sdam.sunwoo@arm.com Fault fault; 4627436Sdam.sunwoo@arm.com switch(misc_reg) { 4637436Sdam.sunwoo@arm.com case MISCREG_V2PCWPR: 4647436Sdam.sunwoo@arm.com flags = TLB::MustBeOne; 4657436Sdam.sunwoo@arm.com mode = BaseTLB::Read; 4667436Sdam.sunwoo@arm.com break; 4677436Sdam.sunwoo@arm.com case MISCREG_V2PCWPW: 4687436Sdam.sunwoo@arm.com flags = TLB::MustBeOne; 4697436Sdam.sunwoo@arm.com mode = BaseTLB::Write; 4707436Sdam.sunwoo@arm.com break; 4717436Sdam.sunwoo@arm.com case MISCREG_V2PCWUR: 4727436Sdam.sunwoo@arm.com flags = TLB::MustBeOne | TLB::UserMode; 4737436Sdam.sunwoo@arm.com mode = BaseTLB::Read; 4747436Sdam.sunwoo@arm.com break; 4757436Sdam.sunwoo@arm.com case MISCREG_V2PCWUW: 4767436Sdam.sunwoo@arm.com flags = TLB::MustBeOne | TLB::UserMode; 4777436Sdam.sunwoo@arm.com mode = BaseTLB::Write; 4787436Sdam.sunwoo@arm.com break; 4797442Ssaidi@eecs.umich.edu default: 4807436Sdam.sunwoo@arm.com panic("Security Extensions not implemented!"); 4817436Sdam.sunwoo@arm.com } 4828208SAli.Saidi@ARM.com warn("Translating via MISCREG in atomic mode! Fix Me!\n"); 4837720Sgblack@eecs.umich.edu req->setVirt(0, val, 1, flags, tc->pcState().pc()); 4847436Sdam.sunwoo@arm.com fault = tc->getDTBPtr()->translateAtomic(req, tc, mode); 4857436Sdam.sunwoo@arm.com if (fault == NoFault) { 4867436Sdam.sunwoo@arm.com miscRegs[MISCREG_PAR] = 4877436Sdam.sunwoo@arm.com (req->getPaddr() & 0xfffff000) | 4887436Sdam.sunwoo@arm.com (tc->getDTBPtr()->getAttr() ); 4897436Sdam.sunwoo@arm.com DPRINTF(MiscRegs, 4907436Sdam.sunwoo@arm.com "MISCREG: Translated addr 0x%08x: PAR: 0x%08x\n", 4917436Sdam.sunwoo@arm.com val, miscRegs[MISCREG_PAR]); 4927436Sdam.sunwoo@arm.com } 4937436Sdam.sunwoo@arm.com else { 4947436Sdam.sunwoo@arm.com // Set fault bit and FSR 4957436Sdam.sunwoo@arm.com FSR fsr = miscRegs[MISCREG_DFSR]; 4967436Sdam.sunwoo@arm.com miscRegs[MISCREG_PAR] = 4977436Sdam.sunwoo@arm.com (fsr.ext << 6) | 4987436Sdam.sunwoo@arm.com (fsr.fsHigh << 5) | 4997436Sdam.sunwoo@arm.com (fsr.fsLow << 1) | 5007436Sdam.sunwoo@arm.com 0x1; // F bit 5017436Sdam.sunwoo@arm.com } 5027436Sdam.sunwoo@arm.com return; 5037436Sdam.sunwoo@arm.com } 5047749SAli.Saidi@ARM.com case MISCREG_CONTEXTIDR: 5057749SAli.Saidi@ARM.com case MISCREG_PRRR: 5067749SAli.Saidi@ARM.com case MISCREG_NMRR: 5077749SAli.Saidi@ARM.com case MISCREG_DACR: 5087749SAli.Saidi@ARM.com tc->getITBPtr()->invalidateMiscReg(); 5097749SAli.Saidi@ARM.com tc->getDTBPtr()->invalidateMiscReg(); 5107749SAli.Saidi@ARM.com break; 5118208SAli.Saidi@ARM.com case MISCREG_CPSR_MODE: 5128208SAli.Saidi@ARM.com // This miscreg is used by copy*Regs to set the CPSR mode 5138208SAli.Saidi@ARM.com // without updating other CPSR variables. It's used to 5148208SAli.Saidi@ARM.com // make sure the register map is in such a state that we can 5158208SAli.Saidi@ARM.com // see all of the registers for the copy. 5168208SAli.Saidi@ARM.com updateRegMap(val); 5178208SAli.Saidi@ARM.com return; 5187405SAli.Saidi@ARM.com } 5197405SAli.Saidi@ARM.com } 5207405SAli.Saidi@ARM.com setMiscRegNoEffect(misc_reg, newVal); 5217405SAli.Saidi@ARM.com} 5227405SAli.Saidi@ARM.com 5237405SAli.Saidi@ARM.com} 524