faults.cc revision 8232
16019Shines@cs.fsu.edu/* 27093Sgblack@eecs.umich.edu * Copyright (c) 2010 ARM Limited 37093Sgblack@eecs.umich.edu * All rights reserved 47093Sgblack@eecs.umich.edu * 57093Sgblack@eecs.umich.edu * The license below extends only to copyright in the software and shall 67093Sgblack@eecs.umich.edu * not be construed as granting a license to any other intellectual 77093Sgblack@eecs.umich.edu * property including but not limited to intellectual property relating 87093Sgblack@eecs.umich.edu * to a hardware implementation of the functionality of the software 97093Sgblack@eecs.umich.edu * licensed hereunder. You may use the software subject to the license 107093Sgblack@eecs.umich.edu * terms below provided that you ensure that this notice is replicated 117093Sgblack@eecs.umich.edu * unmodified and in its entirety in all distributions of the software, 127093Sgblack@eecs.umich.edu * modified or unmodified, in source code or in binary form. 137093Sgblack@eecs.umich.edu * 146019Shines@cs.fsu.edu * Copyright (c) 2003-2005 The Regents of The University of Michigan 156019Shines@cs.fsu.edu * Copyright (c) 2007-2008 The Florida State University 166019Shines@cs.fsu.edu * All rights reserved. 176019Shines@cs.fsu.edu * 186019Shines@cs.fsu.edu * Redistribution and use in source and binary forms, with or without 196019Shines@cs.fsu.edu * modification, are permitted provided that the following conditions are 206019Shines@cs.fsu.edu * met: redistributions of source code must retain the above copyright 216019Shines@cs.fsu.edu * notice, this list of conditions and the following disclaimer; 226019Shines@cs.fsu.edu * redistributions in binary form must reproduce the above copyright 236019Shines@cs.fsu.edu * notice, this list of conditions and the following disclaimer in the 246019Shines@cs.fsu.edu * documentation and/or other materials provided with the distribution; 256019Shines@cs.fsu.edu * neither the name of the copyright holders nor the names of its 266019Shines@cs.fsu.edu * contributors may be used to endorse or promote products derived from 276019Shines@cs.fsu.edu * this software without specific prior written permission. 286019Shines@cs.fsu.edu * 296019Shines@cs.fsu.edu * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 306019Shines@cs.fsu.edu * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 316019Shines@cs.fsu.edu * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 326019Shines@cs.fsu.edu * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 336019Shines@cs.fsu.edu * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 346019Shines@cs.fsu.edu * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 356019Shines@cs.fsu.edu * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 366019Shines@cs.fsu.edu * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 376019Shines@cs.fsu.edu * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 386019Shines@cs.fsu.edu * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 396019Shines@cs.fsu.edu * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 406019Shines@cs.fsu.edu * 416735Sgblack@eecs.umich.edu * Authors: Ali Saidi 426735Sgblack@eecs.umich.edu * Gabe Black 436019Shines@cs.fsu.edu */ 446019Shines@cs.fsu.edu 456019Shines@cs.fsu.edu#include "arch/arm/faults.hh" 468229Snate@binkert.org#include "base/trace.hh" 478229Snate@binkert.org#include "cpu/base.hh" 486019Shines@cs.fsu.edu#include "cpu/thread_context.hh" 498232Snate@binkert.org#include "debug/Faults.hh" 506019Shines@cs.fsu.edu 516019Shines@cs.fsu.edunamespace ArmISA 526019Shines@cs.fsu.edu{ 536019Shines@cs.fsu.edu 547362Sgblack@eecs.umich.edutemplate<> ArmFault::FaultVals ArmFaultVals<Reset>::vals = 556735Sgblack@eecs.umich.edu {"reset", 0x00, MODE_SVC, 0, 0, true, true}; 566019Shines@cs.fsu.edu 577362Sgblack@eecs.umich.edutemplate<> ArmFault::FaultVals ArmFaultVals<UndefinedInstruction>::vals = 586735Sgblack@eecs.umich.edu {"Undefined Instruction", 0x04, MODE_UNDEFINED, 4 ,2, false, false} ; 596019Shines@cs.fsu.edu 607362Sgblack@eecs.umich.edutemplate<> ArmFault::FaultVals ArmFaultVals<SupervisorCall>::vals = 616735Sgblack@eecs.umich.edu {"Supervisor Call", 0x08, MODE_SVC, 4, 2, false, false}; 626019Shines@cs.fsu.edu 637362Sgblack@eecs.umich.edutemplate<> ArmFault::FaultVals ArmFaultVals<PrefetchAbort>::vals = 646735Sgblack@eecs.umich.edu {"Prefetch Abort", 0x0C, MODE_ABORT, 4, 4, true, false}; 656019Shines@cs.fsu.edu 667362Sgblack@eecs.umich.edutemplate<> ArmFault::FaultVals ArmFaultVals<DataAbort>::vals = 676735Sgblack@eecs.umich.edu {"Data Abort", 0x10, MODE_ABORT, 8, 8, true, false}; 686019Shines@cs.fsu.edu 697362Sgblack@eecs.umich.edutemplate<> ArmFault::FaultVals ArmFaultVals<Interrupt>::vals = 706735Sgblack@eecs.umich.edu {"IRQ", 0x18, MODE_IRQ, 4, 4, true, false}; 716019Shines@cs.fsu.edu 727362Sgblack@eecs.umich.edutemplate<> ArmFault::FaultVals ArmFaultVals<FastInterrupt>::vals = 736735Sgblack@eecs.umich.edu {"FIQ", 0x1C, MODE_FIQ, 4, 4, true, true}; 746019Shines@cs.fsu.edu 757652Sminkyu.jeong@arm.comtemplate<> ArmFault::FaultVals ArmFaultVals<FlushPipe>::vals = 767652Sminkyu.jeong@arm.com {"Pipe Flush", 0x00, MODE_SVC, 0, 0, true, true}; // some dummy values 777652Sminkyu.jeong@arm.com 788202SAli.Saidi@ARM.comtemplate<> ArmFault::FaultVals ArmFaultVals<ReExec>::vals = 798202SAli.Saidi@ARM.com {"ReExec Flush", 0x00, MODE_SVC, 0, 0, true, true}; // some dummy values 808202SAli.Saidi@ARM.com 816735Sgblack@eecs.umich.eduAddr 827362Sgblack@eecs.umich.eduArmFault::getVector(ThreadContext *tc) 836735Sgblack@eecs.umich.edu{ 846735Sgblack@eecs.umich.edu // ARM ARM B1-3 856019Shines@cs.fsu.edu 866735Sgblack@eecs.umich.edu SCTLR sctlr = tc->readMiscReg(MISCREG_SCTLR); 877400SAli.Saidi@ARM.com 886735Sgblack@eecs.umich.edu // panic if SCTLR.VE because I have no idea what to do with vectored 896735Sgblack@eecs.umich.edu // interrupts 906735Sgblack@eecs.umich.edu assert(!sctlr.ve); 917400SAli.Saidi@ARM.com 926735Sgblack@eecs.umich.edu if (!sctlr.v) 936735Sgblack@eecs.umich.edu return offset(); 946735Sgblack@eecs.umich.edu return offset() + HighVecs; 956019Shines@cs.fsu.edu 966019Shines@cs.fsu.edu} 976019Shines@cs.fsu.edu 986735Sgblack@eecs.umich.edu#if FULL_SYSTEM 996735Sgblack@eecs.umich.edu 1006735Sgblack@eecs.umich.eduvoid 1017678Sgblack@eecs.umich.eduArmFault::invoke(ThreadContext *tc, StaticInstPtr inst) 1026019Shines@cs.fsu.edu{ 1036735Sgblack@eecs.umich.edu // ARM ARM B1.6.3 1046735Sgblack@eecs.umich.edu FaultBase::invoke(tc); 1056735Sgblack@eecs.umich.edu countStat()++; 1066019Shines@cs.fsu.edu 1076735Sgblack@eecs.umich.edu SCTLR sctlr = tc->readMiscReg(MISCREG_SCTLR); 1086735Sgblack@eecs.umich.edu CPSR cpsr = tc->readMiscReg(MISCREG_CPSR); 1096735Sgblack@eecs.umich.edu CPSR saved_cpsr = tc->readMiscReg(MISCREG_CPSR) | 1106735Sgblack@eecs.umich.edu tc->readIntReg(INTREG_CONDCODES); 1117720Sgblack@eecs.umich.edu Addr curPc M5_VAR_USED = tc->pcState().pc(); 1128205SAli.Saidi@ARM.com ITSTATE it = tc->pcState().itstate(); 1138205SAli.Saidi@ARM.com saved_cpsr.it2 = it.top6; 1148205SAli.Saidi@ARM.com saved_cpsr.it1 = it.bottom2; 1156735Sgblack@eecs.umich.edu 1166735Sgblack@eecs.umich.edu cpsr.mode = nextMode(); 1176735Sgblack@eecs.umich.edu cpsr.it1 = cpsr.it2 = 0; 1186735Sgblack@eecs.umich.edu cpsr.j = 0; 1196735Sgblack@eecs.umich.edu 1207093Sgblack@eecs.umich.edu cpsr.t = sctlr.te; 1216735Sgblack@eecs.umich.edu cpsr.a = cpsr.a | abortDisable(); 1226735Sgblack@eecs.umich.edu cpsr.f = cpsr.f | fiqDisable(); 1236735Sgblack@eecs.umich.edu cpsr.i = 1; 1247302Sgblack@eecs.umich.edu cpsr.e = sctlr.ee; 1256735Sgblack@eecs.umich.edu tc->setMiscReg(MISCREG_CPSR, cpsr); 1267720Sgblack@eecs.umich.edu tc->setIntReg(INTREG_LR, curPc + 1276735Sgblack@eecs.umich.edu (saved_cpsr.t ? thumbPcOffset() : armPcOffset())); 1286735Sgblack@eecs.umich.edu 1296735Sgblack@eecs.umich.edu switch (nextMode()) { 1306735Sgblack@eecs.umich.edu case MODE_FIQ: 1316735Sgblack@eecs.umich.edu tc->setMiscReg(MISCREG_SPSR_FIQ, saved_cpsr); 1326735Sgblack@eecs.umich.edu break; 1336735Sgblack@eecs.umich.edu case MODE_IRQ: 1346735Sgblack@eecs.umich.edu tc->setMiscReg(MISCREG_SPSR_IRQ, saved_cpsr); 1356735Sgblack@eecs.umich.edu break; 1366735Sgblack@eecs.umich.edu case MODE_SVC: 1376735Sgblack@eecs.umich.edu tc->setMiscReg(MISCREG_SPSR_SVC, saved_cpsr); 1386735Sgblack@eecs.umich.edu break; 1396735Sgblack@eecs.umich.edu case MODE_UNDEFINED: 1406735Sgblack@eecs.umich.edu tc->setMiscReg(MISCREG_SPSR_UND, saved_cpsr); 1416735Sgblack@eecs.umich.edu break; 1426735Sgblack@eecs.umich.edu case MODE_ABORT: 1436735Sgblack@eecs.umich.edu tc->setMiscReg(MISCREG_SPSR_ABT, saved_cpsr); 1446735Sgblack@eecs.umich.edu break; 1456735Sgblack@eecs.umich.edu default: 1466735Sgblack@eecs.umich.edu panic("unknown Mode\n"); 1477093Sgblack@eecs.umich.edu } 1487093Sgblack@eecs.umich.edu 1497720Sgblack@eecs.umich.edu Addr newPc = getVector(tc); 1507585SAli.Saidi@arm.com DPRINTF(Faults, "Invoking Fault:%s cpsr:%#x PC:%#x lr:%#x newVec: %#x\n", 1517720Sgblack@eecs.umich.edu name(), cpsr, curPc, tc->readIntReg(INTREG_LR), newPc); 1527720Sgblack@eecs.umich.edu PCState pc(newPc); 1537720Sgblack@eecs.umich.edu pc.thumb(cpsr.t); 1547720Sgblack@eecs.umich.edu pc.nextThumb(pc.thumb()); 1557720Sgblack@eecs.umich.edu pc.jazelle(cpsr.j); 1567720Sgblack@eecs.umich.edu pc.nextJazelle(pc.jazelle()); 1577720Sgblack@eecs.umich.edu tc->pcState(pc); 1586019Shines@cs.fsu.edu} 1597189Sgblack@eecs.umich.edu 1607400SAli.Saidi@ARM.comvoid 1617678Sgblack@eecs.umich.eduReset::invoke(ThreadContext *tc, StaticInstPtr inst) 1627400SAli.Saidi@ARM.com{ 1637400SAli.Saidi@ARM.com tc->getCpuPtr()->clearInterrupts(); 1647400SAli.Saidi@ARM.com tc->clearArchRegs(); 1658205SAli.Saidi@ARM.com ArmFault::invoke(tc, inst); 1667400SAli.Saidi@ARM.com} 1677400SAli.Saidi@ARM.com 1687189Sgblack@eecs.umich.edu#else 1697189Sgblack@eecs.umich.edu 1707189Sgblack@eecs.umich.eduvoid 1717678Sgblack@eecs.umich.eduUndefinedInstruction::invoke(ThreadContext *tc, StaticInstPtr inst) 1727189Sgblack@eecs.umich.edu{ 1737640Sgblack@eecs.umich.edu // If the mnemonic isn't defined this has to be an unknown instruction. 1747189Sgblack@eecs.umich.edu assert(unknown || mnemonic != NULL); 1757640Sgblack@eecs.umich.edu if (disabled) { 1767640Sgblack@eecs.umich.edu panic("Attempted to execute disabled instruction " 1777640Sgblack@eecs.umich.edu "'%s' (inst 0x%08x)", mnemonic, machInst); 1787640Sgblack@eecs.umich.edu } else if (unknown) { 1797426Sgblack@eecs.umich.edu panic("Attempted to execute unknown instruction (inst 0x%08x)", 1807426Sgblack@eecs.umich.edu machInst); 1817189Sgblack@eecs.umich.edu } else { 1827426Sgblack@eecs.umich.edu panic("Attempted to execute unimplemented instruction " 1837426Sgblack@eecs.umich.edu "'%s' (inst 0x%08x)", mnemonic, machInst); 1847189Sgblack@eecs.umich.edu } 1857189Sgblack@eecs.umich.edu} 1867189Sgblack@eecs.umich.edu 1877197Sgblack@eecs.umich.eduvoid 1887678Sgblack@eecs.umich.eduSupervisorCall::invoke(ThreadContext *tc, StaticInstPtr inst) 1897197Sgblack@eecs.umich.edu{ 1907197Sgblack@eecs.umich.edu // As of now, there isn't a 32 bit thumb version of this instruction. 1917197Sgblack@eecs.umich.edu assert(!machInst.bigThumb); 1927197Sgblack@eecs.umich.edu uint32_t callNum; 1938063SAli.Saidi@ARM.com callNum = tc->readIntReg(INTREG_R7); 1947197Sgblack@eecs.umich.edu tc->syscall(callNum); 1957197Sgblack@eecs.umich.edu 1967197Sgblack@eecs.umich.edu // Advance the PC since that won't happen automatically. 1977720Sgblack@eecs.umich.edu PCState pc = tc->pcState(); 1987720Sgblack@eecs.umich.edu assert(inst); 1997720Sgblack@eecs.umich.edu inst->advancePC(pc); 2007720Sgblack@eecs.umich.edu tc->pcState(pc); 2017197Sgblack@eecs.umich.edu} 2027197Sgblack@eecs.umich.edu 2036019Shines@cs.fsu.edu#endif // FULL_SYSTEM 2046019Shines@cs.fsu.edu 2057362Sgblack@eecs.umich.edutemplate<class T> 2067362Sgblack@eecs.umich.eduvoid 2077678Sgblack@eecs.umich.eduAbortFault<T>::invoke(ThreadContext *tc, StaticInstPtr inst) 2087362Sgblack@eecs.umich.edu{ 2098205SAli.Saidi@ARM.com ArmFaultVals<T>::invoke(tc, inst); 2107362Sgblack@eecs.umich.edu FSR fsr = 0; 2117362Sgblack@eecs.umich.edu fsr.fsLow = bits(status, 3, 0); 2127362Sgblack@eecs.umich.edu fsr.fsHigh = bits(status, 4); 2137362Sgblack@eecs.umich.edu fsr.domain = domain; 2147362Sgblack@eecs.umich.edu fsr.wnr = (write ? 1 : 0); 2157362Sgblack@eecs.umich.edu fsr.ext = 0; 2167362Sgblack@eecs.umich.edu tc->setMiscReg(T::FsrIndex, fsr); 2177362Sgblack@eecs.umich.edu tc->setMiscReg(T::FarIndex, faultAddr); 2187362Sgblack@eecs.umich.edu} 2197362Sgblack@eecs.umich.edu 2207652Sminkyu.jeong@arm.comvoid 2217678Sgblack@eecs.umich.eduFlushPipe::invoke(ThreadContext *tc, StaticInstPtr inst) { 2227652Sminkyu.jeong@arm.com DPRINTF(Faults, "Invoking FlushPipe Fault\n"); 2237652Sminkyu.jeong@arm.com 2247652Sminkyu.jeong@arm.com // Set the PC to the next instruction of the faulting instruction. 2257652Sminkyu.jeong@arm.com // Net effect is simply squashing all instructions behind and 2267652Sminkyu.jeong@arm.com // start refetching from the next instruction. 2277720Sgblack@eecs.umich.edu PCState pc = tc->pcState(); 2287720Sgblack@eecs.umich.edu assert(inst); 2297720Sgblack@eecs.umich.edu inst->advancePC(pc); 2307720Sgblack@eecs.umich.edu tc->pcState(pc); 2317652Sminkyu.jeong@arm.com} 2327652Sminkyu.jeong@arm.com 2338202SAli.Saidi@ARM.comvoid 2348202SAli.Saidi@ARM.comReExec::invoke(ThreadContext *tc, StaticInstPtr inst) { 2358202SAli.Saidi@ARM.com DPRINTF(Faults, "Invoking ReExec Fault\n"); 2368202SAli.Saidi@ARM.com 2378202SAli.Saidi@ARM.com // Set the PC to then the faulting instruction. 2388202SAli.Saidi@ARM.com // Net effect is simply squashing all instructions including this 2398202SAli.Saidi@ARM.com // instruction and refetching/rexecuting current instruction 2408202SAli.Saidi@ARM.com PCState pc = tc->pcState(); 2418202SAli.Saidi@ARM.com tc->pcState(pc); 2428202SAli.Saidi@ARM.com} 2438202SAli.Saidi@ARM.com 2447678Sgblack@eecs.umich.edutemplate void AbortFault<PrefetchAbort>::invoke(ThreadContext *tc, 2457678Sgblack@eecs.umich.edu StaticInstPtr inst); 2467678Sgblack@eecs.umich.edutemplate void AbortFault<DataAbort>::invoke(ThreadContext *tc, 2477678Sgblack@eecs.umich.edu StaticInstPtr inst); 2487362Sgblack@eecs.umich.edu 2496735Sgblack@eecs.umich.edu// return via SUBS pc, lr, xxx; rfe, movs, ldm 2506019Shines@cs.fsu.edu 2516019Shines@cs.fsu.edu} // namespace ArmISA 252