base_dyn_inst.hh revision 12107
11060SN/A/*
212107SRekai.GonzalezAlberquilla@arm.com * Copyright (c) 2011,2013,2016 ARM Limited
39920Syasuko.eckert@amd.com * Copyright (c) 2013 Advanced Micro Devices, Inc.
47944SGiacomo.Gabrielli@arm.com * All rights reserved.
57944SGiacomo.Gabrielli@arm.com *
67944SGiacomo.Gabrielli@arm.com * The license below extends only to copyright in the software and shall
77944SGiacomo.Gabrielli@arm.com * not be construed as granting a license to any other intellectual
87944SGiacomo.Gabrielli@arm.com * property including but not limited to intellectual property relating
97944SGiacomo.Gabrielli@arm.com * to a hardware implementation of the functionality of the software
107944SGiacomo.Gabrielli@arm.com * licensed hereunder.  You may use the software subject to the license
117944SGiacomo.Gabrielli@arm.com * terms below provided that you ensure that this notice is replicated
127944SGiacomo.Gabrielli@arm.com * unmodified and in its entirety in all distributions of the software,
137944SGiacomo.Gabrielli@arm.com * modified or unmodified, in source code or in binary form.
147944SGiacomo.Gabrielli@arm.com *
152702Sktlim@umich.edu * Copyright (c) 2004-2006 The Regents of The University of Michigan
166973Stjones1@inf.ed.ac.uk * Copyright (c) 2009 The University of Edinburgh
171060SN/A * All rights reserved.
181060SN/A *
191060SN/A * Redistribution and use in source and binary forms, with or without
201060SN/A * modification, are permitted provided that the following conditions are
211060SN/A * met: redistributions of source code must retain the above copyright
221060SN/A * notice, this list of conditions and the following disclaimer;
231060SN/A * redistributions in binary form must reproduce the above copyright
241060SN/A * notice, this list of conditions and the following disclaimer in the
251060SN/A * documentation and/or other materials provided with the distribution;
261060SN/A * neither the name of the copyright holders nor the names of its
271060SN/A * contributors may be used to endorse or promote products derived from
281060SN/A * this software without specific prior written permission.
291060SN/A *
301060SN/A * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
311060SN/A * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
321060SN/A * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
331060SN/A * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
341060SN/A * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
351060SN/A * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
361060SN/A * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
371060SN/A * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
381060SN/A * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
391060SN/A * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
401060SN/A * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
412665Ssaidi@eecs.umich.edu *
422665Ssaidi@eecs.umich.edu * Authors: Kevin Lim
436973Stjones1@inf.ed.ac.uk *          Timothy M. Jones
441060SN/A */
451060SN/A
461464SN/A#ifndef __CPU_BASE_DYN_INST_HH__
471464SN/A#define __CPU_BASE_DYN_INST_HH__
481060SN/A
4910835Sandreas.hansson@arm.com#include <array>
502731Sktlim@umich.edu#include <bitset>
512292SN/A#include <list>
5212107SRekai.GonzalezAlberquilla@arm.com#include <queue>
531464SN/A#include <string>
541060SN/A
5510687SAndreas.Sandberg@ARM.com#include "arch/generic/tlb.hh"
567720Sgblack@eecs.umich.edu#include "arch/utility.hh"
571060SN/A#include "base/trace.hh"
586658Snate@binkert.org#include "config/the_isa.hh"
598887Sgeoffrey.blake@arm.com#include "cpu/checker/cpu.hh"
6010319SAndreas.Sandberg@ARM.com#include "cpu/exec_context.hh"
611464SN/A#include "cpu/exetrace.hh"
6212107SRekai.GonzalezAlberquilla@arm.com#include "cpu/inst_res.hh"
631464SN/A#include "cpu/inst_seq.hh"
6412107SRekai.GonzalezAlberquilla@arm.com#include "cpu/o3/comm.hh"
652669Sktlim@umich.edu#include "cpu/op_class.hh"
661060SN/A#include "cpu/static_inst.hh"
676973Stjones1@inf.ed.ac.uk#include "cpu/translation.hh"
682669Sktlim@umich.edu#include "mem/packet.hh"
6911608Snikos.nikoleris@arm.com#include "mem/request.hh"
707678Sgblack@eecs.umich.edu#include "sim/byteswap.hh"
712292SN/A#include "sim/system.hh"
721060SN/A
731060SN/A/**
741060SN/A * @file
751060SN/A * Defines a dynamic instruction context.
761060SN/A */
771060SN/A
781060SN/Atemplate <class Impl>
7910319SAndreas.Sandberg@ARM.comclass BaseDynInst : public ExecContext, public RefCounted
801060SN/A{
811060SN/A  public:
821060SN/A    // Typedef for the CPU.
832733Sktlim@umich.edu    typedef typename Impl::CPUType ImplCPU;
842733Sktlim@umich.edu    typedef typename ImplCPU::ImplState ImplState;
851060SN/A
862292SN/A    // The DynInstPtr type.
872292SN/A    typedef typename Impl::DynInstPtr DynInstPtr;
888486Sgblack@eecs.umich.edu    typedef RefCountingPtr<BaseDynInst<Impl> > BaseDynInstPtr;
892292SN/A
902292SN/A    // The list of instructions iterator type.
912292SN/A    typedef typename std::list<DynInstPtr>::iterator ListIt;
922292SN/A
931060SN/A    enum {
945543Ssaidi@eecs.umich.edu        MaxInstSrcRegs = TheISA::MaxInstSrcRegs,        /// Max source regs
958902Sandreas.hansson@arm.com        MaxInstDestRegs = TheISA::MaxInstDestRegs       /// Max dest regs
961060SN/A    };
971060SN/A
989046SAli.Saidi@ARM.com  protected:
999046SAli.Saidi@ARM.com    enum Status {
1009046SAli.Saidi@ARM.com        IqEntry,                 /// Instruction is in the IQ
1019046SAli.Saidi@ARM.com        RobEntry,                /// Instruction is in the ROB
1029046SAli.Saidi@ARM.com        LsqEntry,                /// Instruction is in the LSQ
1039046SAli.Saidi@ARM.com        Completed,               /// Instruction has completed
1049046SAli.Saidi@ARM.com        ResultReady,             /// Instruction has its result
1059046SAli.Saidi@ARM.com        CanIssue,                /// Instruction can issue and execute
1069046SAli.Saidi@ARM.com        Issued,                  /// Instruction has issued
1079046SAli.Saidi@ARM.com        Executed,                /// Instruction has executed
1089046SAli.Saidi@ARM.com        CanCommit,               /// Instruction can commit
1099046SAli.Saidi@ARM.com        AtCommit,                /// Instruction has reached commit
1109046SAli.Saidi@ARM.com        Committed,               /// Instruction has committed
1119046SAli.Saidi@ARM.com        Squashed,                /// Instruction is squashed
1129046SAli.Saidi@ARM.com        SquashedInIQ,            /// Instruction is squashed in the IQ
1139046SAli.Saidi@ARM.com        SquashedInLSQ,           /// Instruction is squashed in the LSQ
1149046SAli.Saidi@ARM.com        SquashedInROB,           /// Instruction is squashed in the ROB
1159046SAli.Saidi@ARM.com        RecoverInst,             /// Is a recover instruction
1169046SAli.Saidi@ARM.com        BlockingInst,            /// Is a blocking instruction
1179046SAli.Saidi@ARM.com        ThreadsyncWait,          /// Is a thread synchronization instruction
1189046SAli.Saidi@ARM.com        SerializeBefore,         /// Needs to serialize on
1199046SAli.Saidi@ARM.com                                 /// instructions ahead of it
1209046SAli.Saidi@ARM.com        SerializeAfter,          /// Needs to serialize instructions behind it
1219046SAli.Saidi@ARM.com        SerializeHandled,        /// Serialization has been handled
1229046SAli.Saidi@ARM.com        NumStatus
1239046SAli.Saidi@ARM.com    };
1249046SAli.Saidi@ARM.com
1259046SAli.Saidi@ARM.com    enum Flags {
1269046SAli.Saidi@ARM.com        TranslationStarted,
1279046SAli.Saidi@ARM.com        TranslationCompleted,
1289046SAli.Saidi@ARM.com        PossibleLoadViolation,
1299046SAli.Saidi@ARM.com        HitExternalSnoop,
1309046SAli.Saidi@ARM.com        EffAddrValid,
1319046SAli.Saidi@ARM.com        RecordResult,
1329046SAli.Saidi@ARM.com        Predicate,
1339046SAli.Saidi@ARM.com        PredTaken,
1349046SAli.Saidi@ARM.com        /** Whether or not the effective address calculation is completed.
1359046SAli.Saidi@ARM.com         *  @todo: Consider if this is necessary or not.
1369046SAli.Saidi@ARM.com         */
1379046SAli.Saidi@ARM.com        EACalcDone,
13810824SAndreas.Sandberg@ARM.com        IsStrictlyOrdered,
1399046SAli.Saidi@ARM.com        ReqMade,
1409046SAli.Saidi@ARM.com        MemOpDone,
1419046SAli.Saidi@ARM.com        MaxFlags
1429046SAli.Saidi@ARM.com    };
1439046SAli.Saidi@ARM.com
1449046SAli.Saidi@ARM.com  public:
1459046SAli.Saidi@ARM.com    /** The sequence number of the instruction. */
1469046SAli.Saidi@ARM.com    InstSeqNum seqNum;
1479046SAli.Saidi@ARM.com
1482292SN/A    /** The StaticInst used by this BaseDynInst. */
14910417Sandreas.hansson@arm.com    const StaticInstPtr staticInst;
1509046SAli.Saidi@ARM.com
1519046SAli.Saidi@ARM.com    /** Pointer to the Impl's CPU object. */
1529046SAli.Saidi@ARM.com    ImplCPU *cpu;
1539046SAli.Saidi@ARM.com
15410030SAli.Saidi@ARM.com    BaseCPU *getCpuPtr() { return cpu; }
15510030SAli.Saidi@ARM.com
1569046SAli.Saidi@ARM.com    /** Pointer to the thread state. */
1579046SAli.Saidi@ARM.com    ImplState *thread;
1589046SAli.Saidi@ARM.com
1599046SAli.Saidi@ARM.com    /** The kind of fault this instruction has generated. */
1609046SAli.Saidi@ARM.com    Fault fault;
1619046SAli.Saidi@ARM.com
1629046SAli.Saidi@ARM.com    /** InstRecord that tracks this instructions. */
1639046SAli.Saidi@ARM.com    Trace::InstRecord *traceData;
1649046SAli.Saidi@ARM.com
1659046SAli.Saidi@ARM.com  protected:
1669046SAli.Saidi@ARM.com    /** The result of the instruction; assumes an instruction can have many
1679046SAli.Saidi@ARM.com     *  destination registers.
1689046SAli.Saidi@ARM.com     */
16912107SRekai.GonzalezAlberquilla@arm.com    std::queue<InstResult> instResult;
1709046SAli.Saidi@ARM.com
1719046SAli.Saidi@ARM.com    /** PC state for this instruction. */
1729046SAli.Saidi@ARM.com    TheISA::PCState pc;
1739046SAli.Saidi@ARM.com
1749046SAli.Saidi@ARM.com    /* An amalgamation of a lot of boolean values into one */
1759046SAli.Saidi@ARM.com    std::bitset<MaxFlags> instFlags;
1769046SAli.Saidi@ARM.com
1779046SAli.Saidi@ARM.com    /** The status of this BaseDynInst.  Several bits can be set. */
1789046SAli.Saidi@ARM.com    std::bitset<NumStatus> status;
1799046SAli.Saidi@ARM.com
1809046SAli.Saidi@ARM.com     /** Whether or not the source register is ready.
1819046SAli.Saidi@ARM.com     *  @todo: Not sure this should be here vs the derived class.
1829046SAli.Saidi@ARM.com     */
1839046SAli.Saidi@ARM.com    std::bitset<MaxInstSrcRegs> _readySrcRegIdx;
1849046SAli.Saidi@ARM.com
1859046SAli.Saidi@ARM.com  public:
1869046SAli.Saidi@ARM.com    /** The thread this instruction is from. */
1879046SAli.Saidi@ARM.com    ThreadID threadNumber;
1889046SAli.Saidi@ARM.com
1899046SAli.Saidi@ARM.com    /** Iterator pointing to this BaseDynInst in the list of all insts. */
1909046SAli.Saidi@ARM.com    ListIt instListIt;
1919046SAli.Saidi@ARM.com
1929046SAli.Saidi@ARM.com    ////////////////////// Branch Data ///////////////
1939046SAli.Saidi@ARM.com    /** Predicted PC state after this instruction. */
1949046SAli.Saidi@ARM.com    TheISA::PCState predPC;
1959046SAli.Saidi@ARM.com
1969046SAli.Saidi@ARM.com    /** The Macroop if one exists */
19710417Sandreas.hansson@arm.com    const StaticInstPtr macroop;
1981060SN/A
1999046SAli.Saidi@ARM.com    /** How many source registers are ready. */
2009046SAli.Saidi@ARM.com    uint8_t readyRegs;
2019046SAli.Saidi@ARM.com
2029046SAli.Saidi@ARM.com  public:
2039046SAli.Saidi@ARM.com    /////////////////////// Load Store Data //////////////////////
2049046SAli.Saidi@ARM.com    /** The effective virtual address (lds & stores only). */
2059046SAli.Saidi@ARM.com    Addr effAddr;
2069046SAli.Saidi@ARM.com
2079046SAli.Saidi@ARM.com    /** The effective physical address. */
20811097Songal@cs.wisc.edu    Addr physEffAddrLow;
20911097Songal@cs.wisc.edu
21011097Songal@cs.wisc.edu    /** The effective physical address
21111097Songal@cs.wisc.edu     *  of the second request for a split request
21211097Songal@cs.wisc.edu     */
21311097Songal@cs.wisc.edu    Addr physEffAddrHigh;
2149046SAli.Saidi@ARM.com
2159046SAli.Saidi@ARM.com    /** The memory request flags (from translation). */
2169046SAli.Saidi@ARM.com    unsigned memReqFlags;
2179046SAli.Saidi@ARM.com
2189046SAli.Saidi@ARM.com    /** data address space ID, for loads & stores. */
2199046SAli.Saidi@ARM.com    short asid;
2209046SAli.Saidi@ARM.com
2219046SAli.Saidi@ARM.com    /** The size of the request */
2229046SAli.Saidi@ARM.com    uint8_t effSize;
2239046SAli.Saidi@ARM.com
2249046SAli.Saidi@ARM.com    /** Pointer to the data for the memory access. */
2259046SAli.Saidi@ARM.com    uint8_t *memData;
2269046SAli.Saidi@ARM.com
2279046SAli.Saidi@ARM.com    /** Load queue index. */
2289046SAli.Saidi@ARM.com    int16_t lqIdx;
2299046SAli.Saidi@ARM.com
2309046SAli.Saidi@ARM.com    /** Store queue index. */
2319046SAli.Saidi@ARM.com    int16_t sqIdx;
2329046SAli.Saidi@ARM.com
2339046SAli.Saidi@ARM.com
2349046SAli.Saidi@ARM.com    /////////////////////// TLB Miss //////////////////////
2359046SAli.Saidi@ARM.com    /**
2369046SAli.Saidi@ARM.com     * Saved memory requests (needed when the DTB address translation is
2379046SAli.Saidi@ARM.com     * delayed due to a hw page table walk).
2389046SAli.Saidi@ARM.com     */
2399046SAli.Saidi@ARM.com    RequestPtr savedReq;
2409046SAli.Saidi@ARM.com    RequestPtr savedSreqLow;
2419046SAli.Saidi@ARM.com    RequestPtr savedSreqHigh;
2429046SAli.Saidi@ARM.com
2439046SAli.Saidi@ARM.com    /////////////////////// Checker //////////////////////
2449046SAli.Saidi@ARM.com    // Need a copy of main request pointer to verify on writes.
2459046SAli.Saidi@ARM.com    RequestPtr reqToVerify;
2469046SAli.Saidi@ARM.com
2479046SAli.Saidi@ARM.com  private:
2489046SAli.Saidi@ARM.com    /** Instruction effective address.
2499046SAli.Saidi@ARM.com     *  @todo: Consider if this is necessary or not.
2509046SAli.Saidi@ARM.com     */
2519046SAli.Saidi@ARM.com    Addr instEffAddr;
2529046SAli.Saidi@ARM.com
2539046SAli.Saidi@ARM.com  protected:
2549046SAli.Saidi@ARM.com    /** Flattened register index of the destination registers of this
2559046SAli.Saidi@ARM.com     *  instruction.
2569046SAli.Saidi@ARM.com     */
25712104Snathanael.premillieu@arm.com    std::array<RegId, TheISA::MaxInstDestRegs> _flatDestRegIdx;
2589046SAli.Saidi@ARM.com
2599046SAli.Saidi@ARM.com    /** Physical register index of the destination registers of this
2609046SAli.Saidi@ARM.com     *  instruction.
2619046SAli.Saidi@ARM.com     */
26212105Snathanael.premillieu@arm.com    std::array<PhysRegIdPtr, TheISA::MaxInstDestRegs> _destRegIdx;
2639046SAli.Saidi@ARM.com
2649046SAli.Saidi@ARM.com    /** Physical register index of the source registers of this
2659046SAli.Saidi@ARM.com     *  instruction.
2669046SAli.Saidi@ARM.com     */
26712105Snathanael.premillieu@arm.com    std::array<PhysRegIdPtr, TheISA::MaxInstSrcRegs> _srcRegIdx;
2689046SAli.Saidi@ARM.com
2699046SAli.Saidi@ARM.com    /** Physical register index of the previous producers of the
2709046SAli.Saidi@ARM.com     *  architected destinations.
2719046SAli.Saidi@ARM.com     */
27212105Snathanael.premillieu@arm.com    std::array<PhysRegIdPtr, TheISA::MaxInstDestRegs> _prevDestRegIdx;
2739046SAli.Saidi@ARM.com
2749046SAli.Saidi@ARM.com
2759046SAli.Saidi@ARM.com  public:
2769046SAli.Saidi@ARM.com    /** Records changes to result? */
2779046SAli.Saidi@ARM.com    void recordResult(bool f) { instFlags[RecordResult] = f; }
2789046SAli.Saidi@ARM.com
2799046SAli.Saidi@ARM.com    /** Is the effective virtual address valid. */
2809046SAli.Saidi@ARM.com    bool effAddrValid() const { return instFlags[EffAddrValid]; }
2819046SAli.Saidi@ARM.com
2829046SAli.Saidi@ARM.com    /** Whether or not the memory operation is done. */
2839046SAli.Saidi@ARM.com    bool memOpDone() const { return instFlags[MemOpDone]; }
2849046SAli.Saidi@ARM.com    void memOpDone(bool f) { instFlags[MemOpDone] = f; }
2859046SAli.Saidi@ARM.com
2869046SAli.Saidi@ARM.com
2871060SN/A    ////////////////////////////////////////////
2881060SN/A    //
2891060SN/A    // INSTRUCTION EXECUTION
2901060SN/A    //
2911060SN/A    ////////////////////////////////////////////
2921060SN/A
2935358Sgblack@eecs.umich.edu    void demapPage(Addr vaddr, uint64_t asn)
2945358Sgblack@eecs.umich.edu    {
2955358Sgblack@eecs.umich.edu        cpu->demapPage(vaddr, asn);
2965358Sgblack@eecs.umich.edu    }
2975358Sgblack@eecs.umich.edu    void demapInstPage(Addr vaddr, uint64_t asn)
2985358Sgblack@eecs.umich.edu    {
2995358Sgblack@eecs.umich.edu        cpu->demapPage(vaddr, asn);
3005358Sgblack@eecs.umich.edu    }
3015358Sgblack@eecs.umich.edu    void demapDataPage(Addr vaddr, uint64_t asn)
3025358Sgblack@eecs.umich.edu    {
3035358Sgblack@eecs.umich.edu        cpu->demapPage(vaddr, asn);
3045358Sgblack@eecs.umich.edu    }
3055358Sgblack@eecs.umich.edu
30611608Snikos.nikoleris@arm.com    Fault initiateMemRead(Addr addr, unsigned size, Request::Flags flags);
3077520Sgblack@eecs.umich.edu
30811608Snikos.nikoleris@arm.com    Fault writeMem(uint8_t *data, unsigned size, Addr addr,
30911608Snikos.nikoleris@arm.com                   Request::Flags flags, uint64_t *res);
3107520Sgblack@eecs.umich.edu
3116974Stjones1@inf.ed.ac.uk    /** Splits a request in two if it crosses a dcache block. */
3126974Stjones1@inf.ed.ac.uk    void splitRequest(RequestPtr req, RequestPtr &sreqLow,
3136974Stjones1@inf.ed.ac.uk                      RequestPtr &sreqHigh);
3146974Stjones1@inf.ed.ac.uk
3156973Stjones1@inf.ed.ac.uk    /** Initiate a DTB address translation. */
3166974Stjones1@inf.ed.ac.uk    void initiateTranslation(RequestPtr req, RequestPtr sreqLow,
3176974Stjones1@inf.ed.ac.uk                             RequestPtr sreqHigh, uint64_t *res,
3186973Stjones1@inf.ed.ac.uk                             BaseTLB::Mode mode);
3196973Stjones1@inf.ed.ac.uk
3206973Stjones1@inf.ed.ac.uk    /** Finish a DTB address translation. */
3216973Stjones1@inf.ed.ac.uk    void finishTranslation(WholeTranslationState *state);
3221060SN/A
3237944SGiacomo.Gabrielli@arm.com    /** True if the DTB address translation has started. */
3249046SAli.Saidi@ARM.com    bool translationStarted() const { return instFlags[TranslationStarted]; }
3259046SAli.Saidi@ARM.com    void translationStarted(bool f) { instFlags[TranslationStarted] = f; }
3267944SGiacomo.Gabrielli@arm.com
3277944SGiacomo.Gabrielli@arm.com    /** True if the DTB address translation has completed. */
3289046SAli.Saidi@ARM.com    bool translationCompleted() const { return instFlags[TranslationCompleted]; }
3299046SAli.Saidi@ARM.com    void translationCompleted(bool f) { instFlags[TranslationCompleted] = f; }
3307944SGiacomo.Gabrielli@arm.com
3318545Ssaidi@eecs.umich.edu    /** True if this address was found to match a previous load and they issued
3328545Ssaidi@eecs.umich.edu     * out of order. If that happend, then it's only a problem if an incoming
3338545Ssaidi@eecs.umich.edu     * snoop invalidate modifies the line, in which case we need to squash.
3348545Ssaidi@eecs.umich.edu     * If nothing modified the line the order doesn't matter.
3358545Ssaidi@eecs.umich.edu     */
3369046SAli.Saidi@ARM.com    bool possibleLoadViolation() const { return instFlags[PossibleLoadViolation]; }
3379046SAli.Saidi@ARM.com    void possibleLoadViolation(bool f) { instFlags[PossibleLoadViolation] = f; }
3388545Ssaidi@eecs.umich.edu
3398545Ssaidi@eecs.umich.edu    /** True if the address hit a external snoop while sitting in the LSQ.
3408545Ssaidi@eecs.umich.edu     * If this is true and a older instruction sees it, this instruction must
3418545Ssaidi@eecs.umich.edu     * reexecute
3428545Ssaidi@eecs.umich.edu     */
3439046SAli.Saidi@ARM.com    bool hitExternalSnoop() const { return instFlags[HitExternalSnoop]; }
3449046SAli.Saidi@ARM.com    void hitExternalSnoop(bool f) { instFlags[HitExternalSnoop] = f; }
3458545Ssaidi@eecs.umich.edu
3467944SGiacomo.Gabrielli@arm.com    /**
3477944SGiacomo.Gabrielli@arm.com     * Returns true if the DTB address translation is being delayed due to a hw
3487944SGiacomo.Gabrielli@arm.com     * page table walk.
3497944SGiacomo.Gabrielli@arm.com     */
3507944SGiacomo.Gabrielli@arm.com    bool isTranslationDelayed() const
3517944SGiacomo.Gabrielli@arm.com    {
3529046SAli.Saidi@ARM.com        return (translationStarted() && !translationCompleted());
3537944SGiacomo.Gabrielli@arm.com    }
3547944SGiacomo.Gabrielli@arm.com
3551060SN/A  public:
3562292SN/A#ifdef DEBUG
3572292SN/A    void dumpSNList();
3582292SN/A#endif
3592292SN/A
3603770Sgblack@eecs.umich.edu    /** Returns the physical register index of the i'th destination
3613770Sgblack@eecs.umich.edu     *  register.
3623770Sgblack@eecs.umich.edu     */
36312105Snathanael.premillieu@arm.com    PhysRegIdPtr renamedDestRegIdx(int idx) const
3643770Sgblack@eecs.umich.edu    {
3653770Sgblack@eecs.umich.edu        return _destRegIdx[idx];
3663770Sgblack@eecs.umich.edu    }
3673770Sgblack@eecs.umich.edu
3683770Sgblack@eecs.umich.edu    /** Returns the physical register index of the i'th source register. */
36912105Snathanael.premillieu@arm.com    PhysRegIdPtr renamedSrcRegIdx(int idx) const
3703770Sgblack@eecs.umich.edu    {
3719046SAli.Saidi@ARM.com        assert(TheISA::MaxInstSrcRegs > idx);
3723770Sgblack@eecs.umich.edu        return _srcRegIdx[idx];
3733770Sgblack@eecs.umich.edu    }
3743770Sgblack@eecs.umich.edu
3753770Sgblack@eecs.umich.edu    /** Returns the flattened register index of the i'th destination
3763770Sgblack@eecs.umich.edu     *  register.
3773770Sgblack@eecs.umich.edu     */
37812106SRekai.GonzalezAlberquilla@arm.com    const RegId& flattenedDestRegIdx(int idx) const
3793770Sgblack@eecs.umich.edu    {
3803770Sgblack@eecs.umich.edu        return _flatDestRegIdx[idx];
3813770Sgblack@eecs.umich.edu    }
3823770Sgblack@eecs.umich.edu
3833770Sgblack@eecs.umich.edu    /** Returns the physical register index of the previous physical register
3843770Sgblack@eecs.umich.edu     *  that remapped to the same logical register index.
3853770Sgblack@eecs.umich.edu     */
38612105Snathanael.premillieu@arm.com    PhysRegIdPtr prevDestRegIdx(int idx) const
3873770Sgblack@eecs.umich.edu    {
3883770Sgblack@eecs.umich.edu        return _prevDestRegIdx[idx];
3893770Sgblack@eecs.umich.edu    }
3903770Sgblack@eecs.umich.edu
3913770Sgblack@eecs.umich.edu    /** Renames a destination register to a physical register.  Also records
3923770Sgblack@eecs.umich.edu     *  the previous physical register that the logical register mapped to.
3933770Sgblack@eecs.umich.edu     */
3943770Sgblack@eecs.umich.edu    void renameDestReg(int idx,
39512105Snathanael.premillieu@arm.com                       PhysRegIdPtr renamed_dest,
39612105Snathanael.premillieu@arm.com                       PhysRegIdPtr previous_rename)
3973770Sgblack@eecs.umich.edu    {
3983770Sgblack@eecs.umich.edu        _destRegIdx[idx] = renamed_dest;
3993770Sgblack@eecs.umich.edu        _prevDestRegIdx[idx] = previous_rename;
4003770Sgblack@eecs.umich.edu    }
4013770Sgblack@eecs.umich.edu
4023770Sgblack@eecs.umich.edu    /** Renames a source logical register to the physical register which
4033770Sgblack@eecs.umich.edu     *  has/will produce that logical register's result.
4043770Sgblack@eecs.umich.edu     *  @todo: add in whether or not the source register is ready.
4053770Sgblack@eecs.umich.edu     */
40612105Snathanael.premillieu@arm.com    void renameSrcReg(int idx, PhysRegIdPtr renamed_src)
4073770Sgblack@eecs.umich.edu    {
4083770Sgblack@eecs.umich.edu        _srcRegIdx[idx] = renamed_src;
4093770Sgblack@eecs.umich.edu    }
4103770Sgblack@eecs.umich.edu
4113770Sgblack@eecs.umich.edu    /** Flattens a destination architectural register index into a logical
4123770Sgblack@eecs.umich.edu     * index.
4133770Sgblack@eecs.umich.edu     */
41412106SRekai.GonzalezAlberquilla@arm.com    void flattenDestReg(int idx, const RegId& flattened_dest)
4153770Sgblack@eecs.umich.edu    {
4163770Sgblack@eecs.umich.edu        _flatDestRegIdx[idx] = flattened_dest;
4173770Sgblack@eecs.umich.edu    }
4184636Sgblack@eecs.umich.edu    /** BaseDynInst constructor given a binary instruction.
4194636Sgblack@eecs.umich.edu     *  @param staticInst A StaticInstPtr to the underlying instruction.
4207720Sgblack@eecs.umich.edu     *  @param pc The PC state for the instruction.
4217720Sgblack@eecs.umich.edu     *  @param predPC The predicted next PC state for the instruction.
4224636Sgblack@eecs.umich.edu     *  @param seq_num The sequence number of the instruction.
4234636Sgblack@eecs.umich.edu     *  @param cpu Pointer to the instruction's CPU.
4244636Sgblack@eecs.umich.edu     */
42510417Sandreas.hansson@arm.com    BaseDynInst(const StaticInstPtr &staticInst, const StaticInstPtr &macroop,
4268502Sgblack@eecs.umich.edu                TheISA::PCState pc, TheISA::PCState predPC,
4278502Sgblack@eecs.umich.edu                InstSeqNum seq_num, ImplCPU *cpu);
4283770Sgblack@eecs.umich.edu
4292292SN/A    /** BaseDynInst constructor given a StaticInst pointer.
4302292SN/A     *  @param _staticInst The StaticInst for this BaseDynInst.
4312292SN/A     */
43210417Sandreas.hansson@arm.com    BaseDynInst(const StaticInstPtr &staticInst, const StaticInstPtr &macroop);
4331060SN/A
4341060SN/A    /** BaseDynInst destructor. */
4351060SN/A    ~BaseDynInst();
4361060SN/A
4371464SN/A  private:
4381684SN/A    /** Function to initialize variables in the constructors. */
4391464SN/A    void initVars();
4401060SN/A
4411464SN/A  public:
4421060SN/A    /** Dumps out contents of this BaseDynInst. */
4431060SN/A    void dump();
4441060SN/A
4451060SN/A    /** Dumps out contents of this BaseDynInst into given string. */
4461060SN/A    void dump(std::string &outstring);
4471060SN/A
4483326Sktlim@umich.edu    /** Read this CPU's ID. */
44910110Sandreas.hansson@arm.com    int cpuId() const { return cpu->cpuId(); }
4503326Sktlim@umich.edu
45110190Sakash.bagdia@arm.com    /** Read this CPU's Socket ID. */
45210190Sakash.bagdia@arm.com    uint32_t socketId() const { return cpu->socketId(); }
45310190Sakash.bagdia@arm.com
4548832SAli.Saidi@ARM.com    /** Read this CPU's data requestor ID */
45510110Sandreas.hansson@arm.com    MasterID masterId() const { return cpu->dataMasterId(); }
4568832SAli.Saidi@ARM.com
4575714Shsul@eecs.umich.edu    /** Read this context's system-wide ID **/
45811005Sandreas.sandberg@arm.com    ContextID contextId() const { return thread->contextId(); }
4595714Shsul@eecs.umich.edu
4601060SN/A    /** Returns the fault type. */
46110110Sandreas.hansson@arm.com    Fault getFault() const { return fault; }
4621060SN/A
4631060SN/A    /** Checks whether or not this instruction has had its branch target
4641060SN/A     *  calculated yet.  For now it is not utilized and is hacked to be
4651060SN/A     *  always false.
4662292SN/A     *  @todo: Actually use this instruction.
4671060SN/A     */
4681060SN/A    bool doneTargCalc() { return false; }
4691060SN/A
4707720Sgblack@eecs.umich.edu    /** Set the predicted target of this current instruction. */
4717720Sgblack@eecs.umich.edu    void setPredTarg(const TheISA::PCState &_predPC)
4723965Sgblack@eecs.umich.edu    {
4737720Sgblack@eecs.umich.edu        predPC = _predPC;
4743965Sgblack@eecs.umich.edu    }
4752935Sksewell@umich.edu
4767720Sgblack@eecs.umich.edu    const TheISA::PCState &readPredTarg() { return predPC; }
4771060SN/A
4783794Sgblack@eecs.umich.edu    /** Returns the predicted PC immediately after the branch. */
4797720Sgblack@eecs.umich.edu    Addr predInstAddr() { return predPC.instAddr(); }
4803794Sgblack@eecs.umich.edu
4813794Sgblack@eecs.umich.edu    /** Returns the predicted PC two instructions after the branch */
4827720Sgblack@eecs.umich.edu    Addr predNextInstAddr() { return predPC.nextInstAddr(); }
4831060SN/A
4844636Sgblack@eecs.umich.edu    /** Returns the predicted micro PC after the branch */
4857720Sgblack@eecs.umich.edu    Addr predMicroPC() { return predPC.microPC(); }
4864636Sgblack@eecs.umich.edu
4871060SN/A    /** Returns whether the instruction was predicted taken or not. */
4883794Sgblack@eecs.umich.edu    bool readPredTaken()
4893794Sgblack@eecs.umich.edu    {
4909046SAli.Saidi@ARM.com        return instFlags[PredTaken];
4913794Sgblack@eecs.umich.edu    }
4923794Sgblack@eecs.umich.edu
4933794Sgblack@eecs.umich.edu    void setPredTaken(bool predicted_taken)
4943794Sgblack@eecs.umich.edu    {
4959046SAli.Saidi@ARM.com        instFlags[PredTaken] = predicted_taken;
4963794Sgblack@eecs.umich.edu    }
4971060SN/A
4981060SN/A    /** Returns whether the instruction mispredicted. */
4992935Sksewell@umich.edu    bool mispredicted()
5003794Sgblack@eecs.umich.edu    {
5017720Sgblack@eecs.umich.edu        TheISA::PCState tempPC = pc;
5027720Sgblack@eecs.umich.edu        TheISA::advancePC(tempPC, staticInst);
5037720Sgblack@eecs.umich.edu        return !(tempPC == predPC);
5043794Sgblack@eecs.umich.edu    }
5053794Sgblack@eecs.umich.edu
5061060SN/A    //
5071060SN/A    //  Instruction types.  Forward checks to StaticInst object.
5081060SN/A    //
5095543Ssaidi@eecs.umich.edu    bool isNop()          const { return staticInst->isNop(); }
5105543Ssaidi@eecs.umich.edu    bool isMemRef()       const { return staticInst->isMemRef(); }
5115543Ssaidi@eecs.umich.edu    bool isLoad()         const { return staticInst->isLoad(); }
5125543Ssaidi@eecs.umich.edu    bool isStore()        const { return staticInst->isStore(); }
5132336SN/A    bool isStoreConditional() const
5142336SN/A    { return staticInst->isStoreConditional(); }
5151060SN/A    bool isInstPrefetch() const { return staticInst->isInstPrefetch(); }
5161060SN/A    bool isDataPrefetch() const { return staticInst->isDataPrefetch(); }
5175543Ssaidi@eecs.umich.edu    bool isInteger()      const { return staticInst->isInteger(); }
5185543Ssaidi@eecs.umich.edu    bool isFloating()     const { return staticInst->isFloating(); }
5195543Ssaidi@eecs.umich.edu    bool isControl()      const { return staticInst->isControl(); }
5205543Ssaidi@eecs.umich.edu    bool isCall()         const { return staticInst->isCall(); }
5215543Ssaidi@eecs.umich.edu    bool isReturn()       const { return staticInst->isReturn(); }
5225543Ssaidi@eecs.umich.edu    bool isDirectCtrl()   const { return staticInst->isDirectCtrl(); }
5231060SN/A    bool isIndirectCtrl() const { return staticInst->isIndirectCtrl(); }
5245543Ssaidi@eecs.umich.edu    bool isCondCtrl()     const { return staticInst->isCondCtrl(); }
5255543Ssaidi@eecs.umich.edu    bool isUncondCtrl()   const { return staticInst->isUncondCtrl(); }
5262935Sksewell@umich.edu    bool isCondDelaySlot() const { return staticInst->isCondDelaySlot(); }
5271060SN/A    bool isThreadSync()   const { return staticInst->isThreadSync(); }
5281060SN/A    bool isSerializing()  const { return staticInst->isSerializing(); }
5292292SN/A    bool isSerializeBefore() const
5302731Sktlim@umich.edu    { return staticInst->isSerializeBefore() || status[SerializeBefore]; }
5312292SN/A    bool isSerializeAfter() const
5322731Sktlim@umich.edu    { return staticInst->isSerializeAfter() || status[SerializeAfter]; }
5337784SAli.Saidi@ARM.com    bool isSquashAfter() const { return staticInst->isSquashAfter(); }
5341060SN/A    bool isMemBarrier()   const { return staticInst->isMemBarrier(); }
5351060SN/A    bool isWriteBarrier() const { return staticInst->isWriteBarrier(); }
5361060SN/A    bool isNonSpeculative() const { return staticInst->isNonSpeculative(); }
5372292SN/A    bool isQuiesce() const { return staticInst->isQuiesce(); }
5382336SN/A    bool isIprAccess() const { return staticInst->isIprAccess(); }
5392308SN/A    bool isUnverifiable() const { return staticInst->isUnverifiable(); }
5404828Sgblack@eecs.umich.edu    bool isSyscall() const { return staticInst->isSyscall(); }
5414654Sgblack@eecs.umich.edu    bool isMacroop() const { return staticInst->isMacroop(); }
5424654Sgblack@eecs.umich.edu    bool isMicroop() const { return staticInst->isMicroop(); }
5434636Sgblack@eecs.umich.edu    bool isDelayedCommit() const { return staticInst->isDelayedCommit(); }
5444654Sgblack@eecs.umich.edu    bool isLastMicroop() const { return staticInst->isLastMicroop(); }
5454654Sgblack@eecs.umich.edu    bool isFirstMicroop() const { return staticInst->isFirstMicroop(); }
5464636Sgblack@eecs.umich.edu    bool isMicroBranch() const { return staticInst->isMicroBranch(); }
5472292SN/A
5482292SN/A    /** Temporarily sets this instruction as a serialize before instruction. */
5492731Sktlim@umich.edu    void setSerializeBefore() { status.set(SerializeBefore); }
5502292SN/A
5512292SN/A    /** Clears the serializeBefore part of this instruction. */
5522731Sktlim@umich.edu    void clearSerializeBefore() { status.reset(SerializeBefore); }
5532292SN/A
5542292SN/A    /** Checks if this serializeBefore is only temporarily set. */
5552731Sktlim@umich.edu    bool isTempSerializeBefore() { return status[SerializeBefore]; }
5562292SN/A
5572292SN/A    /** Temporarily sets this instruction as a serialize after instruction. */
5582731Sktlim@umich.edu    void setSerializeAfter() { status.set(SerializeAfter); }
5592292SN/A
5602292SN/A    /** Clears the serializeAfter part of this instruction.*/
5612731Sktlim@umich.edu    void clearSerializeAfter() { status.reset(SerializeAfter); }
5622292SN/A
5632292SN/A    /** Checks if this serializeAfter is only temporarily set. */
5642731Sktlim@umich.edu    bool isTempSerializeAfter() { return status[SerializeAfter]; }
5652292SN/A
5662731Sktlim@umich.edu    /** Sets the serialization part of this instruction as handled. */
5672731Sktlim@umich.edu    void setSerializeHandled() { status.set(SerializeHandled); }
5682292SN/A
5692292SN/A    /** Checks if the serialization part of this instruction has been
5702292SN/A     *  handled.  This does not apply to the temporary serializing
5712292SN/A     *  state; it only applies to this instruction's own permanent
5722292SN/A     *  serializing state.
5732292SN/A     */
5742731Sktlim@umich.edu    bool isSerializeHandled() { return status[SerializeHandled]; }
5751060SN/A
5761464SN/A    /** Returns the opclass of this instruction. */
5771464SN/A    OpClass opClass() const { return staticInst->opClass(); }
5781464SN/A
5791464SN/A    /** Returns the branch target address. */
5807720Sgblack@eecs.umich.edu    TheISA::PCState branchTarget() const
5817720Sgblack@eecs.umich.edu    { return staticInst->branchTarget(pc); }
5821464SN/A
5832292SN/A    /** Returns the number of source registers. */
5845543Ssaidi@eecs.umich.edu    int8_t numSrcRegs() const { return staticInst->numSrcRegs(); }
5851684SN/A
5862292SN/A    /** Returns the number of destination registers. */
5871060SN/A    int8_t numDestRegs() const { return staticInst->numDestRegs(); }
5881060SN/A
5891060SN/A    // the following are used to track physical register usage
5901060SN/A    // for machines with separate int & FP reg files
5911060SN/A    int8_t numFPDestRegs()  const { return staticInst->numFPDestRegs(); }
5921060SN/A    int8_t numIntDestRegs() const { return staticInst->numIntDestRegs(); }
59310715SRekai.GonzalezAlberquilla@arm.com    int8_t numCCDestRegs() const { return staticInst->numCCDestRegs(); }
5941060SN/A
5951060SN/A    /** Returns the logical register index of the i'th destination register. */
59612106SRekai.GonzalezAlberquilla@arm.com    const RegId& destRegIdx(int i) const { return staticInst->destRegIdx(i); }
5971060SN/A
5981060SN/A    /** Returns the logical register index of the i'th source register. */
59912106SRekai.GonzalezAlberquilla@arm.com    const RegId& srcRegIdx(int i) const { return staticInst->srcRegIdx(i); }
6001060SN/A
60112107SRekai.GonzalezAlberquilla@arm.com    /** Return the size of the instResult queue. */
60212107SRekai.GonzalezAlberquilla@arm.com    uint8_t resultSize() { return instResult.size(); }
60312107SRekai.GonzalezAlberquilla@arm.com
60412107SRekai.GonzalezAlberquilla@arm.com    /** Pops a result off the instResult queue.
60512107SRekai.GonzalezAlberquilla@arm.com     * If the result stack is empty, return the default value.
60612107SRekai.GonzalezAlberquilla@arm.com     * */
60712107SRekai.GonzalezAlberquilla@arm.com    InstResult popResult(InstResult dflt = InstResult())
6088733Sgeoffrey.blake@arm.com    {
6098733Sgeoffrey.blake@arm.com        if (!instResult.empty()) {
61012107SRekai.GonzalezAlberquilla@arm.com            InstResult t = instResult.front();
6118733Sgeoffrey.blake@arm.com            instResult.pop();
61212107SRekai.GonzalezAlberquilla@arm.com            return t;
6138733Sgeoffrey.blake@arm.com        }
61412107SRekai.GonzalezAlberquilla@arm.com        return dflt;
6158733Sgeoffrey.blake@arm.com    }
6161684SN/A
61712107SRekai.GonzalezAlberquilla@arm.com    /** Pushes a result onto the instResult queue. */
61812107SRekai.GonzalezAlberquilla@arm.com    template<typename T>
61912107SRekai.GonzalezAlberquilla@arm.com    void setScalarResult(T&& t)
6208733Sgeoffrey.blake@arm.com    {
6219046SAli.Saidi@ARM.com        if (instFlags[RecordResult]) {
62212107SRekai.GonzalezAlberquilla@arm.com            instResult.push(InstResult(std::forward<T>(t),
62312107SRekai.GonzalezAlberquilla@arm.com                        InstResult::ResultType::Scalar));
6248733Sgeoffrey.blake@arm.com        }
6258733Sgeoffrey.blake@arm.com    }
6261060SN/A
6272702Sktlim@umich.edu    /** Records an integer register being set to a value. */
62810319SAndreas.Sandberg@ARM.com    void setIntRegOperand(const StaticInst *si, int idx, IntReg val)
6291060SN/A    {
63012107SRekai.GonzalezAlberquilla@arm.com        setScalarResult(val);
6311060SN/A    }
6321060SN/A
6339920Syasuko.eckert@amd.com    /** Records a CC register being set to a value. */
63410319SAndreas.Sandberg@ARM.com    void setCCRegOperand(const StaticInst *si, int idx, CCReg val)
6359920Syasuko.eckert@amd.com    {
63612107SRekai.GonzalezAlberquilla@arm.com        setScalarResult(val);
6379920Syasuko.eckert@amd.com    }
6389920Syasuko.eckert@amd.com
6392702Sktlim@umich.edu    /** Records an fp register being set to a value. */
6403735Sstever@eecs.umich.edu    void setFloatRegOperand(const StaticInst *si, int idx, FloatReg val)
6411060SN/A    {
64212107SRekai.GonzalezAlberquilla@arm.com        setScalarResult(val);
6432308SN/A    }
6441060SN/A
6452702Sktlim@umich.edu    /** Records an fp register being set to an integer value. */
64612107SRekai.GonzalezAlberquilla@arm.com    void
64712107SRekai.GonzalezAlberquilla@arm.com    setFloatRegOperandBits(const StaticInst *si, int idx, FloatRegBits val)
6482308SN/A    {
64912107SRekai.GonzalezAlberquilla@arm.com        setScalarResult(val);
6501060SN/A    }
6511060SN/A
6522190SN/A    /** Records that one of the source registers is ready. */
6532292SN/A    void markSrcRegReady();
6542190SN/A
6552331SN/A    /** Marks a specific register as ready. */
6562292SN/A    void markSrcRegReady(RegIndex src_idx);
6572190SN/A
6581684SN/A    /** Returns if a source register is ready. */
6591464SN/A    bool isReadySrcRegIdx(int idx) const
6601464SN/A    {
6611464SN/A        return this->_readySrcRegIdx[idx];
6621464SN/A    }
6631464SN/A
6641684SN/A    /** Sets this instruction as completed. */
6652731Sktlim@umich.edu    void setCompleted() { status.set(Completed); }
6661464SN/A
6672292SN/A    /** Returns whether or not this instruction is completed. */
6682731Sktlim@umich.edu    bool isCompleted() const { return status[Completed]; }
6691464SN/A
6702731Sktlim@umich.edu    /** Marks the result as ready. */
6712731Sktlim@umich.edu    void setResultReady() { status.set(ResultReady); }
6722308SN/A
6732731Sktlim@umich.edu    /** Returns whether or not the result is ready. */
6742731Sktlim@umich.edu    bool isResultReady() const { return status[ResultReady]; }
6752308SN/A
6761060SN/A    /** Sets this instruction as ready to issue. */
6772731Sktlim@umich.edu    void setCanIssue() { status.set(CanIssue); }
6781060SN/A
6791060SN/A    /** Returns whether or not this instruction is ready to issue. */
6802731Sktlim@umich.edu    bool readyToIssue() const { return status[CanIssue]; }
6811060SN/A
6824032Sktlim@umich.edu    /** Clears this instruction being able to issue. */
6834032Sktlim@umich.edu    void clearCanIssue() { status.reset(CanIssue); }
6844032Sktlim@umich.edu
6851060SN/A    /** Sets this instruction as issued from the IQ. */
6862731Sktlim@umich.edu    void setIssued() { status.set(Issued); }
6871060SN/A
6881060SN/A    /** Returns whether or not this instruction has issued. */
6892731Sktlim@umich.edu    bool isIssued() const { return status[Issued]; }
6901060SN/A
6914032Sktlim@umich.edu    /** Clears this instruction as being issued. */
6924032Sktlim@umich.edu    void clearIssued() { status.reset(Issued); }
6934032Sktlim@umich.edu
6941060SN/A    /** Sets this instruction as executed. */
6952731Sktlim@umich.edu    void setExecuted() { status.set(Executed); }
6961060SN/A
6971060SN/A    /** Returns whether or not this instruction has executed. */
6982731Sktlim@umich.edu    bool isExecuted() const { return status[Executed]; }
6991060SN/A
7001060SN/A    /** Sets this instruction as ready to commit. */
7012731Sktlim@umich.edu    void setCanCommit() { status.set(CanCommit); }
7021060SN/A
7031061SN/A    /** Clears this instruction as being ready to commit. */
7042731Sktlim@umich.edu    void clearCanCommit() { status.reset(CanCommit); }
7051061SN/A
7061060SN/A    /** Returns whether or not this instruction is ready to commit. */
7072731Sktlim@umich.edu    bool readyToCommit() const { return status[CanCommit]; }
7082731Sktlim@umich.edu
7092731Sktlim@umich.edu    void setAtCommit() { status.set(AtCommit); }
7102731Sktlim@umich.edu
7112731Sktlim@umich.edu    bool isAtCommit() { return status[AtCommit]; }
7121060SN/A
7132292SN/A    /** Sets this instruction as committed. */
7142731Sktlim@umich.edu    void setCommitted() { status.set(Committed); }
7152292SN/A
7162292SN/A    /** Returns whether or not this instruction is committed. */
7172731Sktlim@umich.edu    bool isCommitted() const { return status[Committed]; }
7182292SN/A
7191060SN/A    /** Sets this instruction as squashed. */
7202731Sktlim@umich.edu    void setSquashed() { status.set(Squashed); }
7211060SN/A
7221060SN/A    /** Returns whether or not this instruction is squashed. */
7232731Sktlim@umich.edu    bool isSquashed() const { return status[Squashed]; }
7241060SN/A
7252292SN/A    //Instruction Queue Entry
7262292SN/A    //-----------------------
7272292SN/A    /** Sets this instruction as a entry the IQ. */
7282731Sktlim@umich.edu    void setInIQ() { status.set(IqEntry); }
7292292SN/A
7302292SN/A    /** Sets this instruction as a entry the IQ. */
7312731Sktlim@umich.edu    void clearInIQ() { status.reset(IqEntry); }
7322731Sktlim@umich.edu
7332731Sktlim@umich.edu    /** Returns whether or not this instruction has issued. */
7342731Sktlim@umich.edu    bool isInIQ() const { return status[IqEntry]; }
7352292SN/A
7361060SN/A    /** Sets this instruction as squashed in the IQ. */
7372731Sktlim@umich.edu    void setSquashedInIQ() { status.set(SquashedInIQ); status.set(Squashed);}
7381060SN/A
7391060SN/A    /** Returns whether or not this instruction is squashed in the IQ. */
7402731Sktlim@umich.edu    bool isSquashedInIQ() const { return status[SquashedInIQ]; }
7412292SN/A
7422292SN/A
7432292SN/A    //Load / Store Queue Functions
7442292SN/A    //-----------------------
7452292SN/A    /** Sets this instruction as a entry the LSQ. */
7462731Sktlim@umich.edu    void setInLSQ() { status.set(LsqEntry); }
7472292SN/A
7482292SN/A    /** Sets this instruction as a entry the LSQ. */
7492731Sktlim@umich.edu    void removeInLSQ() { status.reset(LsqEntry); }
7502731Sktlim@umich.edu
7512731Sktlim@umich.edu    /** Returns whether or not this instruction is in the LSQ. */
7522731Sktlim@umich.edu    bool isInLSQ() const { return status[LsqEntry]; }
7532292SN/A
7542292SN/A    /** Sets this instruction as squashed in the LSQ. */
7552731Sktlim@umich.edu    void setSquashedInLSQ() { status.set(SquashedInLSQ);}
7562292SN/A
7572292SN/A    /** Returns whether or not this instruction is squashed in the LSQ. */
7582731Sktlim@umich.edu    bool isSquashedInLSQ() const { return status[SquashedInLSQ]; }
7592292SN/A
7602292SN/A
7612292SN/A    //Reorder Buffer Functions
7622292SN/A    //-----------------------
7632292SN/A    /** Sets this instruction as a entry the ROB. */
7642731Sktlim@umich.edu    void setInROB() { status.set(RobEntry); }
7652292SN/A
7662292SN/A    /** Sets this instruction as a entry the ROB. */
7672731Sktlim@umich.edu    void clearInROB() { status.reset(RobEntry); }
7682731Sktlim@umich.edu
7692731Sktlim@umich.edu    /** Returns whether or not this instruction is in the ROB. */
7702731Sktlim@umich.edu    bool isInROB() const { return status[RobEntry]; }
7712292SN/A
7722292SN/A    /** Sets this instruction as squashed in the ROB. */
7732731Sktlim@umich.edu    void setSquashedInROB() { status.set(SquashedInROB); }
7742292SN/A
7752292SN/A    /** Returns whether or not this instruction is squashed in the ROB. */
7762731Sktlim@umich.edu    bool isSquashedInROB() const { return status[SquashedInROB]; }
7772292SN/A
7787720Sgblack@eecs.umich.edu    /** Read the PC state of this instruction. */
77910319SAndreas.Sandberg@ARM.com    TheISA::PCState pcState() const { return pc; }
7807720Sgblack@eecs.umich.edu
7817720Sgblack@eecs.umich.edu    /** Set the PC state of this instruction. */
78210319SAndreas.Sandberg@ARM.com    void pcState(const TheISA::PCState &val) { pc = val; }
7837720Sgblack@eecs.umich.edu
7841060SN/A    /** Read the PC of this instruction. */
78511294Sandreas.hansson@arm.com    Addr instAddr() const { return pc.instAddr(); }
7867720Sgblack@eecs.umich.edu
7877720Sgblack@eecs.umich.edu    /** Read the PC of the next instruction. */
78811294Sandreas.hansson@arm.com    Addr nextInstAddr() const { return pc.nextInstAddr(); }
7891060SN/A
7904636Sgblack@eecs.umich.edu    /**Read the micro PC of this instruction. */
79111294Sandreas.hansson@arm.com    Addr microPC() const { return pc.microPC(); }
7924636Sgblack@eecs.umich.edu
7937597Sminkyu.jeong@arm.com    bool readPredicate()
7947597Sminkyu.jeong@arm.com    {
7959046SAli.Saidi@ARM.com        return instFlags[Predicate];
7967597Sminkyu.jeong@arm.com    }
7977597Sminkyu.jeong@arm.com
7987597Sminkyu.jeong@arm.com    void setPredicate(bool val)
7997597Sminkyu.jeong@arm.com    {
8009046SAli.Saidi@ARM.com        instFlags[Predicate] = val;
8017600Sminkyu.jeong@arm.com
8027600Sminkyu.jeong@arm.com        if (traceData) {
8037600Sminkyu.jeong@arm.com            traceData->setPredicate(val);
8047600Sminkyu.jeong@arm.com        }
8057597Sminkyu.jeong@arm.com    }
8067597Sminkyu.jeong@arm.com
8072702Sktlim@umich.edu    /** Sets the ASID. */
8082292SN/A    void setASID(short addr_space_id) { asid = addr_space_id; }
8092292SN/A
8102702Sktlim@umich.edu    /** Sets the thread id. */
8116221Snate@binkert.org    void setTid(ThreadID tid) { threadNumber = tid; }
8122292SN/A
8132731Sktlim@umich.edu    /** Sets the pointer to the thread state. */
8142702Sktlim@umich.edu    void setThreadState(ImplState *state) { thread = state; }
8151060SN/A
8162731Sktlim@umich.edu    /** Returns the thread context. */
8172680Sktlim@umich.edu    ThreadContext *tcBase() { return thread->getTC(); }
8181464SN/A
8191464SN/A  public:
8201684SN/A    /** Sets the effective address. */
82110319SAndreas.Sandberg@ARM.com    void setEA(Addr ea) { instEffAddr = ea; instFlags[EACalcDone] = true; }
8221684SN/A
8231684SN/A    /** Returns the effective address. */
82410319SAndreas.Sandberg@ARM.com    Addr getEA() const { return instEffAddr; }
8251684SN/A
8261684SN/A    /** Returns whether or not the eff. addr. calculation has been completed. */
8279046SAli.Saidi@ARM.com    bool doneEACalc() { return instFlags[EACalcDone]; }
8281684SN/A
8291684SN/A    /** Returns whether or not the eff. addr. source registers are ready. */
8301464SN/A    bool eaSrcsReady();
8311681SN/A
83210824SAndreas.Sandberg@ARM.com    /** Is this instruction's memory access strictly ordered? */
83310824SAndreas.Sandberg@ARM.com    bool strictlyOrdered() const { return instFlags[IsStrictlyOrdered]; }
8344032Sktlim@umich.edu
8354032Sktlim@umich.edu    /** Has this instruction generated a memory request. */
8369046SAli.Saidi@ARM.com    bool hasRequest() { return instFlags[ReqMade]; }
8372292SN/A
8382292SN/A    /** Returns iterator to this instruction in the list of all insts. */
8392292SN/A    ListIt &getInstListIt() { return instListIt; }
8402292SN/A
8412292SN/A    /** Sets iterator for this instruction in the list of all insts. */
8422292SN/A    void setInstListIt(ListIt _instListIt) { instListIt = _instListIt; }
8433326Sktlim@umich.edu
8443326Sktlim@umich.edu  public:
8453326Sktlim@umich.edu    /** Returns the number of consecutive store conditional failures. */
84610319SAndreas.Sandberg@ARM.com    unsigned int readStCondFailures() const
8473326Sktlim@umich.edu    { return thread->storeCondFailures; }
8483326Sktlim@umich.edu
8493326Sktlim@umich.edu    /** Sets the number of consecutive store conditional failures. */
85010319SAndreas.Sandberg@ARM.com    void setStCondFailures(unsigned int sc_failures)
8513326Sktlim@umich.edu    { thread->storeCondFailures = sc_failures; }
85210529Smorr@cs.wisc.edu
85310529Smorr@cs.wisc.edu  public:
85410529Smorr@cs.wisc.edu    // monitor/mwait funtions
85511148Smitch.hayenga@arm.com    void armMonitor(Addr address) { cpu->armMonitor(threadNumber, address); }
85611148Smitch.hayenga@arm.com    bool mwait(PacketPtr pkt) { return cpu->mwait(threadNumber, pkt); }
85710529Smorr@cs.wisc.edu    void mwaitAtomic(ThreadContext *tc)
85811148Smitch.hayenga@arm.com    { return cpu->mwaitAtomic(threadNumber, tc, cpu->dtb); }
85911148Smitch.hayenga@arm.com    AddressMonitor *getAddrMonitor()
86011148Smitch.hayenga@arm.com    { return cpu->getCpuAddrMonitor(threadNumber); }
8611060SN/A};
8621060SN/A
8631060SN/Atemplate<class Impl>
8647520Sgblack@eecs.umich.eduFault
86511608Snikos.nikoleris@arm.comBaseDynInst<Impl>::initiateMemRead(Addr addr, unsigned size,
86611608Snikos.nikoleris@arm.com                                   Request::Flags flags)
8671060SN/A{
8689046SAli.Saidi@ARM.com    instFlags[ReqMade] = true;
8697944SGiacomo.Gabrielli@arm.com    Request *req = NULL;
8706974Stjones1@inf.ed.ac.uk    Request *sreqLow = NULL;
8716974Stjones1@inf.ed.ac.uk    Request *sreqHigh = NULL;
8726974Stjones1@inf.ed.ac.uk
8739046SAli.Saidi@ARM.com    if (instFlags[ReqMade] && translationStarted()) {
8747944SGiacomo.Gabrielli@arm.com        req = savedReq;
8757944SGiacomo.Gabrielli@arm.com        sreqLow = savedSreqLow;
8767944SGiacomo.Gabrielli@arm.com        sreqHigh = savedSreqHigh;
8777944SGiacomo.Gabrielli@arm.com    } else {
8788832SAli.Saidi@ARM.com        req = new Request(asid, addr, size, flags, masterId(), this->pc.instAddr(),
87911435Smitch.hayenga@arm.com                          thread->contextId());
8804032Sktlim@umich.edu
88110024Sdam.sunwoo@arm.com        req->taskId(cpu->taskId());
88210024Sdam.sunwoo@arm.com
8837944SGiacomo.Gabrielli@arm.com        // Only split the request if the ISA supports unaligned accesses.
8847944SGiacomo.Gabrielli@arm.com        if (TheISA::HasUnalignedMemAcc) {
8857944SGiacomo.Gabrielli@arm.com            splitRequest(req, sreqLow, sreqHigh);
8867944SGiacomo.Gabrielli@arm.com        }
8877944SGiacomo.Gabrielli@arm.com        initiateTranslation(req, sreqLow, sreqHigh, NULL, BaseTLB::Read);
8881060SN/A    }
8891060SN/A
8909046SAli.Saidi@ARM.com    if (translationCompleted()) {
8917944SGiacomo.Gabrielli@arm.com        if (fault == NoFault) {
8927944SGiacomo.Gabrielli@arm.com            effAddr = req->getVaddr();
8938199SAli.Saidi@ARM.com            effSize = size;
8949046SAli.Saidi@ARM.com            instFlags[EffAddrValid] = true;
8958887Sgeoffrey.blake@arm.com
8968887Sgeoffrey.blake@arm.com            if (cpu->checker) {
8978887Sgeoffrey.blake@arm.com                if (reqToVerify != NULL) {
8988887Sgeoffrey.blake@arm.com                    delete reqToVerify;
8998887Sgeoffrey.blake@arm.com                }
9008887Sgeoffrey.blake@arm.com                reqToVerify = new Request(*req);
9018733Sgeoffrey.blake@arm.com            }
90211302Ssteve.reinhardt@amd.com            fault = cpu->read(req, sreqLow, sreqHigh, lqIdx);
9037944SGiacomo.Gabrielli@arm.com        } else {
9047944SGiacomo.Gabrielli@arm.com            // Commit will have to clean up whatever happened.  Set this
9057944SGiacomo.Gabrielli@arm.com            // instruction as executed.
9067944SGiacomo.Gabrielli@arm.com            this->setExecuted();
9077944SGiacomo.Gabrielli@arm.com        }
9087577SAli.Saidi@ARM.com    }
9097577SAli.Saidi@ARM.com
91010665SAli.Saidi@ARM.com    if (traceData)
91110665SAli.Saidi@ARM.com        traceData->setMem(addr, size, flags);
9121060SN/A
9131060SN/A    return fault;
9141060SN/A}
9151060SN/A
9161060SN/Atemplate<class Impl>
9177520Sgblack@eecs.umich.eduFault
91811608Snikos.nikoleris@arm.comBaseDynInst<Impl>::writeMem(uint8_t *data, unsigned size, Addr addr,
91911608Snikos.nikoleris@arm.com                            Request::Flags flags, uint64_t *res)
9201060SN/A{
92110665SAli.Saidi@ARM.com    if (traceData)
92210665SAli.Saidi@ARM.com        traceData->setMem(addr, size, flags);
9231060SN/A
9249046SAli.Saidi@ARM.com    instFlags[ReqMade] = true;
9257944SGiacomo.Gabrielli@arm.com    Request *req = NULL;
9266974Stjones1@inf.ed.ac.uk    Request *sreqLow = NULL;
9276974Stjones1@inf.ed.ac.uk    Request *sreqHigh = NULL;
9286974Stjones1@inf.ed.ac.uk
9299046SAli.Saidi@ARM.com    if (instFlags[ReqMade] && translationStarted()) {
9307944SGiacomo.Gabrielli@arm.com        req = savedReq;
9317944SGiacomo.Gabrielli@arm.com        sreqLow = savedSreqLow;
9327944SGiacomo.Gabrielli@arm.com        sreqHigh = savedSreqHigh;
9337944SGiacomo.Gabrielli@arm.com    } else {
9348832SAli.Saidi@ARM.com        req = new Request(asid, addr, size, flags, masterId(), this->pc.instAddr(),
93511435Smitch.hayenga@arm.com                          thread->contextId());
9367944SGiacomo.Gabrielli@arm.com
93710024Sdam.sunwoo@arm.com        req->taskId(cpu->taskId());
93810024Sdam.sunwoo@arm.com
9397944SGiacomo.Gabrielli@arm.com        // Only split the request if the ISA supports unaligned accesses.
9407944SGiacomo.Gabrielli@arm.com        if (TheISA::HasUnalignedMemAcc) {
9417944SGiacomo.Gabrielli@arm.com            splitRequest(req, sreqLow, sreqHigh);
9427944SGiacomo.Gabrielli@arm.com        }
9437944SGiacomo.Gabrielli@arm.com        initiateTranslation(req, sreqLow, sreqHigh, res, BaseTLB::Write);
9446974Stjones1@inf.ed.ac.uk    }
9454032Sktlim@umich.edu
9469046SAli.Saidi@ARM.com    if (fault == NoFault && translationCompleted()) {
9472678Sktlim@umich.edu        effAddr = req->getVaddr();
9488199SAli.Saidi@ARM.com        effSize = size;
9499046SAli.Saidi@ARM.com        instFlags[EffAddrValid] = true;
9508887Sgeoffrey.blake@arm.com
9518887Sgeoffrey.blake@arm.com        if (cpu->checker) {
9528887Sgeoffrey.blake@arm.com            if (reqToVerify != NULL) {
9538887Sgeoffrey.blake@arm.com                delete reqToVerify;
9548887Sgeoffrey.blake@arm.com            }
9558887Sgeoffrey.blake@arm.com            reqToVerify = new Request(*req);
9568733Sgeoffrey.blake@arm.com        }
9576975Stjones1@inf.ed.ac.uk        fault = cpu->write(req, sreqLow, sreqHigh, data, sqIdx);
9581060SN/A    }
9591060SN/A
9601060SN/A    return fault;
9611060SN/A}
9621060SN/A
9636973Stjones1@inf.ed.ac.uktemplate<class Impl>
9646973Stjones1@inf.ed.ac.ukinline void
9656974Stjones1@inf.ed.ac.ukBaseDynInst<Impl>::splitRequest(RequestPtr req, RequestPtr &sreqLow,
9666974Stjones1@inf.ed.ac.uk                                RequestPtr &sreqHigh)
9676974Stjones1@inf.ed.ac.uk{
9686974Stjones1@inf.ed.ac.uk    // Check to see if the request crosses the next level block boundary.
9699814Sandreas.hansson@arm.com    unsigned block_size = cpu->cacheLineSize();
9706974Stjones1@inf.ed.ac.uk    Addr addr = req->getVaddr();
9716974Stjones1@inf.ed.ac.uk    Addr split_addr = roundDown(addr + req->getSize() - 1, block_size);
9726974Stjones1@inf.ed.ac.uk    assert(split_addr <= addr || split_addr - addr < block_size);
9736974Stjones1@inf.ed.ac.uk
9746974Stjones1@inf.ed.ac.uk    // Spans two blocks.
9756974Stjones1@inf.ed.ac.uk    if (split_addr > addr) {
9766974Stjones1@inf.ed.ac.uk        req->splitOnVaddr(split_addr, sreqLow, sreqHigh);
9776974Stjones1@inf.ed.ac.uk    }
9786974Stjones1@inf.ed.ac.uk}
9796974Stjones1@inf.ed.ac.uk
9806974Stjones1@inf.ed.ac.uktemplate<class Impl>
9816974Stjones1@inf.ed.ac.ukinline void
9826974Stjones1@inf.ed.ac.ukBaseDynInst<Impl>::initiateTranslation(RequestPtr req, RequestPtr sreqLow,
9836974Stjones1@inf.ed.ac.uk                                       RequestPtr sreqHigh, uint64_t *res,
9846973Stjones1@inf.ed.ac.uk                                       BaseTLB::Mode mode)
9856973Stjones1@inf.ed.ac.uk{
9869046SAli.Saidi@ARM.com    translationStarted(true);
9877944SGiacomo.Gabrielli@arm.com
9886974Stjones1@inf.ed.ac.uk    if (!TheISA::HasUnalignedMemAcc || sreqLow == NULL) {
9896974Stjones1@inf.ed.ac.uk        WholeTranslationState *state =
9906974Stjones1@inf.ed.ac.uk            new WholeTranslationState(req, NULL, res, mode);
9916974Stjones1@inf.ed.ac.uk
9926974Stjones1@inf.ed.ac.uk        // One translation if the request isn't split.
9938486Sgblack@eecs.umich.edu        DataTranslation<BaseDynInstPtr> *trans =
9948486Sgblack@eecs.umich.edu            new DataTranslation<BaseDynInstPtr>(this, state);
9959932SAli.Saidi@ARM.com
9966974Stjones1@inf.ed.ac.uk        cpu->dtb->translateTiming(req, thread->getTC(), trans, mode);
9979932SAli.Saidi@ARM.com
9989046SAli.Saidi@ARM.com        if (!translationCompleted()) {
9999932SAli.Saidi@ARM.com            // The translation isn't yet complete, so we can't possibly have a
10009932SAli.Saidi@ARM.com            // fault. Overwrite any existing fault we might have from a previous
10019932SAli.Saidi@ARM.com            // execution of this instruction (e.g. an uncachable load that
10029932SAli.Saidi@ARM.com            // couldn't execute because it wasn't at the head of the ROB).
10039932SAli.Saidi@ARM.com            fault = NoFault;
10049932SAli.Saidi@ARM.com
10057944SGiacomo.Gabrielli@arm.com            // Save memory requests.
10067944SGiacomo.Gabrielli@arm.com            savedReq = state->mainReq;
10077944SGiacomo.Gabrielli@arm.com            savedSreqLow = state->sreqLow;
10087944SGiacomo.Gabrielli@arm.com            savedSreqHigh = state->sreqHigh;
10097944SGiacomo.Gabrielli@arm.com        }
10106974Stjones1@inf.ed.ac.uk    } else {
10116974Stjones1@inf.ed.ac.uk        WholeTranslationState *state =
10126974Stjones1@inf.ed.ac.uk            new WholeTranslationState(req, sreqLow, sreqHigh, NULL, res, mode);
10136974Stjones1@inf.ed.ac.uk
10146974Stjones1@inf.ed.ac.uk        // Two translations when the request is split.
10158486Sgblack@eecs.umich.edu        DataTranslation<BaseDynInstPtr> *stransLow =
10168486Sgblack@eecs.umich.edu            new DataTranslation<BaseDynInstPtr>(this, state, 0);
10178486Sgblack@eecs.umich.edu        DataTranslation<BaseDynInstPtr> *stransHigh =
10188486Sgblack@eecs.umich.edu            new DataTranslation<BaseDynInstPtr>(this, state, 1);
10196974Stjones1@inf.ed.ac.uk
10206974Stjones1@inf.ed.ac.uk        cpu->dtb->translateTiming(sreqLow, thread->getTC(), stransLow, mode);
10216974Stjones1@inf.ed.ac.uk        cpu->dtb->translateTiming(sreqHigh, thread->getTC(), stransHigh, mode);
10229932SAli.Saidi@ARM.com
10239046SAli.Saidi@ARM.com        if (!translationCompleted()) {
10249932SAli.Saidi@ARM.com            // The translation isn't yet complete, so we can't possibly have a
10259932SAli.Saidi@ARM.com            // fault. Overwrite any existing fault we might have from a previous
10269932SAli.Saidi@ARM.com            // execution of this instruction (e.g. an uncachable load that
10279932SAli.Saidi@ARM.com            // couldn't execute because it wasn't at the head of the ROB).
10289932SAli.Saidi@ARM.com            fault = NoFault;
10299932SAli.Saidi@ARM.com
10307944SGiacomo.Gabrielli@arm.com            // Save memory requests.
10317944SGiacomo.Gabrielli@arm.com            savedReq = state->mainReq;
10327944SGiacomo.Gabrielli@arm.com            savedSreqLow = state->sreqLow;
10337944SGiacomo.Gabrielli@arm.com            savedSreqHigh = state->sreqHigh;
10347944SGiacomo.Gabrielli@arm.com        }
10356974Stjones1@inf.ed.ac.uk    }
10366973Stjones1@inf.ed.ac.uk}
10376973Stjones1@inf.ed.ac.uk
10386973Stjones1@inf.ed.ac.uktemplate<class Impl>
10396973Stjones1@inf.ed.ac.ukinline void
10406973Stjones1@inf.ed.ac.ukBaseDynInst<Impl>::finishTranslation(WholeTranslationState *state)
10416973Stjones1@inf.ed.ac.uk{
10426973Stjones1@inf.ed.ac.uk    fault = state->getFault();
10436973Stjones1@inf.ed.ac.uk
104410824SAndreas.Sandberg@ARM.com    instFlags[IsStrictlyOrdered] = state->isStrictlyOrdered();
10456973Stjones1@inf.ed.ac.uk
10466973Stjones1@inf.ed.ac.uk    if (fault == NoFault) {
104711097Songal@cs.wisc.edu        // save Paddr for a single req
104811097Songal@cs.wisc.edu        physEffAddrLow = state->getPaddr();
104911097Songal@cs.wisc.edu
105011097Songal@cs.wisc.edu        // case for the request that has been split
105111097Songal@cs.wisc.edu        if (state->isSplit) {
105211097Songal@cs.wisc.edu          physEffAddrLow = state->sreqLow->getPaddr();
105311097Songal@cs.wisc.edu          physEffAddrHigh = state->sreqHigh->getPaddr();
105411097Songal@cs.wisc.edu        }
105511097Songal@cs.wisc.edu
10566973Stjones1@inf.ed.ac.uk        memReqFlags = state->getFlags();
10576973Stjones1@inf.ed.ac.uk
10586973Stjones1@inf.ed.ac.uk        if (state->mainReq->isCondSwap()) {
10596973Stjones1@inf.ed.ac.uk            assert(state->res);
10606973Stjones1@inf.ed.ac.uk            state->mainReq->setExtraData(*state->res);
10616973Stjones1@inf.ed.ac.uk        }
10626973Stjones1@inf.ed.ac.uk
10636973Stjones1@inf.ed.ac.uk    } else {
10646973Stjones1@inf.ed.ac.uk        state->deleteReqs();
10656973Stjones1@inf.ed.ac.uk    }
10666973Stjones1@inf.ed.ac.uk    delete state;
10677944SGiacomo.Gabrielli@arm.com
10689046SAli.Saidi@ARM.com    translationCompleted(true);
10696973Stjones1@inf.ed.ac.uk}
10706973Stjones1@inf.ed.ac.uk
10711464SN/A#endif // __CPU_BASE_DYN_INST_HH__
1072