Searched refs:MISCREG_ICH_LR15 (Results 1 - 3 of 3) sorted by relevance

/gem5/src/arch/arm/
H A Dmiscregs.hh876 MISCREG_ICH_LR15, enumerator in enum:ArmISA::MiscRegIndex
H A Dmiscregs.cc811 return MISCREG_ICH_LR15;
4923 InitReg(MISCREG_ICH_LR15)
4971 .mapsTo(MISCREG_ICH_LR15)
/gem5/src/dev/arm/
H A Dgic_v3_cpu_interface.cc709 case MISCREG_ICH_LR0 ... MISCREG_ICH_LR15:
1489 case MISCREG_ICH_LR0 ... MISCREG_ICH_LR15: {

Completed in 30 milliseconds