stats.txt revision 11214:966091379ded
1
2---------- Begin Simulation Statistics ----------
3sim_seconds                                  0.061602                       # Number of seconds simulated
4sim_ticks                                 61602281500                       # Number of ticks simulated
5final_tick                                61602281500                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
6sim_freq                                 1000000000000                       # Frequency of simulated ticks
7host_inst_rate                                 108860                       # Simulator instruction rate (inst/s)
8host_op_rate                                   191684                       # Simulator op (including micro ops) rate (op/s)
9host_tick_rate                               42446103                       # Simulator tick rate (ticks/s)
10host_mem_usage                                 458164                       # Number of bytes of host memory used
11host_seconds                                  1451.31                       # Real time elapsed on the host
12sim_insts                                   157988547                       # Number of instructions simulated
13sim_ops                                     278192464                       # Number of ops (including micro ops) simulated
14system.voltage_domain.voltage                       1                       # Voltage in Volts
15system.clk_domain.clock                          1000                       # Clock period in ticks
16system.physmem.bytes_read::cpu.inst             63872                       # Number of bytes read from this memory
17system.physmem.bytes_read::cpu.data           1883136                       # Number of bytes read from this memory
18system.physmem.bytes_read::total              1947008                       # Number of bytes read from this memory
19system.physmem.bytes_inst_read::cpu.inst        63872                       # Number of instructions bytes read from this memory
20system.physmem.bytes_inst_read::total           63872                       # Number of instructions bytes read from this memory
21system.physmem.bytes_written::writebacks        12160                       # Number of bytes written to this memory
22system.physmem.bytes_written::total             12160                       # Number of bytes written to this memory
23system.physmem.num_reads::cpu.inst                998                       # Number of read requests responded to by this memory
24system.physmem.num_reads::cpu.data              29424                       # Number of read requests responded to by this memory
25system.physmem.num_reads::total                 30422                       # Number of read requests responded to by this memory
26system.physmem.num_writes::writebacks             190                       # Number of write requests responded to by this memory
27system.physmem.num_writes::total                  190                       # Number of write requests responded to by this memory
28system.physmem.bw_read::cpu.inst              1036845                       # Total read bandwidth from this memory (bytes/s)
29system.physmem.bw_read::cpu.data             30569257                       # Total read bandwidth from this memory (bytes/s)
30system.physmem.bw_read::total                31606102                       # Total read bandwidth from this memory (bytes/s)
31system.physmem.bw_inst_read::cpu.inst         1036845                       # Instruction read bandwidth from this memory (bytes/s)
32system.physmem.bw_inst_read::total            1036845                       # Instruction read bandwidth from this memory (bytes/s)
33system.physmem.bw_write::writebacks            197395                       # Write bandwidth from this memory (bytes/s)
34system.physmem.bw_write::total                 197395                       # Write bandwidth from this memory (bytes/s)
35system.physmem.bw_total::writebacks            197395                       # Total bandwidth to/from this memory (bytes/s)
36system.physmem.bw_total::cpu.inst             1036845                       # Total bandwidth to/from this memory (bytes/s)
37system.physmem.bw_total::cpu.data            30569257                       # Total bandwidth to/from this memory (bytes/s)
38system.physmem.bw_total::total               31803497                       # Total bandwidth to/from this memory (bytes/s)
39system.physmem.readReqs                         30422                       # Number of read requests accepted
40system.physmem.writeReqs                          190                       # Number of write requests accepted
41system.physmem.readBursts                       30422                       # Number of DRAM read bursts, including those serviced by the write queue
42system.physmem.writeBursts                        190                       # Number of DRAM write bursts, including those merged in the write queue
43system.physmem.bytesReadDRAM                  1941504                       # Total number of bytes read from DRAM
44system.physmem.bytesReadWrQ                      5504                       # Total number of bytes read from write queue
45system.physmem.bytesWritten                     10240                       # Total number of bytes written to DRAM
46system.physmem.bytesReadSys                   1947008                       # Total read bytes from the system interface side
47system.physmem.bytesWrittenSys                  12160                       # Total written bytes from the system interface side
48system.physmem.servicedByWrQ                       86                       # Number of DRAM read bursts serviced by the write queue
49system.physmem.mergedWrBursts                       1                       # Number of DRAM write bursts merged with an existing one
50system.physmem.neitherReadNorWriteReqs             24                       # Number of requests that are neither read nor write
51system.physmem.perBankRdBursts::0                1928                       # Per bank write bursts
52system.physmem.perBankRdBursts::1                2059                       # Per bank write bursts
53system.physmem.perBankRdBursts::2                2023                       # Per bank write bursts
54system.physmem.perBankRdBursts::3                1928                       # Per bank write bursts
55system.physmem.perBankRdBursts::4                2025                       # Per bank write bursts
56system.physmem.perBankRdBursts::5                1901                       # Per bank write bursts
57system.physmem.perBankRdBursts::6                1952                       # Per bank write bursts
58system.physmem.perBankRdBursts::7                1864                       # Per bank write bursts
59system.physmem.perBankRdBursts::8                1938                       # Per bank write bursts
60system.physmem.perBankRdBursts::9                1932                       # Per bank write bursts
61system.physmem.perBankRdBursts::10               1804                       # Per bank write bursts
62system.physmem.perBankRdBursts::11               1794                       # Per bank write bursts
63system.physmem.perBankRdBursts::12               1792                       # Per bank write bursts
64system.physmem.perBankRdBursts::13               1800                       # Per bank write bursts
65system.physmem.perBankRdBursts::14               1818                       # Per bank write bursts
66system.physmem.perBankRdBursts::15               1778                       # Per bank write bursts
67system.physmem.perBankWrBursts::0                  10                       # Per bank write bursts
68system.physmem.perBankWrBursts::1                  78                       # Per bank write bursts
69system.physmem.perBankWrBursts::2                   7                       # Per bank write bursts
70system.physmem.perBankWrBursts::3                  28                       # Per bank write bursts
71system.physmem.perBankWrBursts::4                   6                       # Per bank write bursts
72system.physmem.perBankWrBursts::5                   7                       # Per bank write bursts
73system.physmem.perBankWrBursts::6                  16                       # Per bank write bursts
74system.physmem.perBankWrBursts::7                   0                       # Per bank write bursts
75system.physmem.perBankWrBursts::8                   0                       # Per bank write bursts
76system.physmem.perBankWrBursts::9                   5                       # Per bank write bursts
77system.physmem.perBankWrBursts::10                  3                       # Per bank write bursts
78system.physmem.perBankWrBursts::11                  0                       # Per bank write bursts
79system.physmem.perBankWrBursts::12                  0                       # Per bank write bursts
80system.physmem.perBankWrBursts::13                  0                       # Per bank write bursts
81system.physmem.perBankWrBursts::14                  0                       # Per bank write bursts
82system.physmem.perBankWrBursts::15                  0                       # Per bank write bursts
83system.physmem.numRdRetry                           0                       # Number of times read queue was full causing retry
84system.physmem.numWrRetry                           0                       # Number of times write queue was full causing retry
85system.physmem.totGap                     61602096500                       # Total gap between requests
86system.physmem.readPktSize::0                       0                       # Read request sizes (log2)
87system.physmem.readPktSize::1                       0                       # Read request sizes (log2)
88system.physmem.readPktSize::2                       0                       # Read request sizes (log2)
89system.physmem.readPktSize::3                       0                       # Read request sizes (log2)
90system.physmem.readPktSize::4                       0                       # Read request sizes (log2)
91system.physmem.readPktSize::5                       0                       # Read request sizes (log2)
92system.physmem.readPktSize::6                   30422                       # Read request sizes (log2)
93system.physmem.writePktSize::0                      0                       # Write request sizes (log2)
94system.physmem.writePktSize::1                      0                       # Write request sizes (log2)
95system.physmem.writePktSize::2                      0                       # Write request sizes (log2)
96system.physmem.writePktSize::3                      0                       # Write request sizes (log2)
97system.physmem.writePktSize::4                      0                       # Write request sizes (log2)
98system.physmem.writePktSize::5                      0                       # Write request sizes (log2)
99system.physmem.writePktSize::6                    190                       # Write request sizes (log2)
100system.physmem.rdQLenPdf::0                     29853                       # What read queue length does an incoming req see
101system.physmem.rdQLenPdf::1                       381                       # What read queue length does an incoming req see
102system.physmem.rdQLenPdf::2                        85                       # What read queue length does an incoming req see
103system.physmem.rdQLenPdf::3                        14                       # What read queue length does an incoming req see
104system.physmem.rdQLenPdf::4                         2                       # What read queue length does an incoming req see
105system.physmem.rdQLenPdf::5                         1                       # What read queue length does an incoming req see
106system.physmem.rdQLenPdf::6                         0                       # What read queue length does an incoming req see
107system.physmem.rdQLenPdf::7                         0                       # What read queue length does an incoming req see
108system.physmem.rdQLenPdf::8                         0                       # What read queue length does an incoming req see
109system.physmem.rdQLenPdf::9                         0                       # What read queue length does an incoming req see
110system.physmem.rdQLenPdf::10                        0                       # What read queue length does an incoming req see
111system.physmem.rdQLenPdf::11                        0                       # What read queue length does an incoming req see
112system.physmem.rdQLenPdf::12                        0                       # What read queue length does an incoming req see
113system.physmem.rdQLenPdf::13                        0                       # What read queue length does an incoming req see
114system.physmem.rdQLenPdf::14                        0                       # What read queue length does an incoming req see
115system.physmem.rdQLenPdf::15                        0                       # What read queue length does an incoming req see
116system.physmem.rdQLenPdf::16                        0                       # What read queue length does an incoming req see
117system.physmem.rdQLenPdf::17                        0                       # What read queue length does an incoming req see
118system.physmem.rdQLenPdf::18                        0                       # What read queue length does an incoming req see
119system.physmem.rdQLenPdf::19                        0                       # What read queue length does an incoming req see
120system.physmem.rdQLenPdf::20                        0                       # What read queue length does an incoming req see
121system.physmem.rdQLenPdf::21                        0                       # What read queue length does an incoming req see
122system.physmem.rdQLenPdf::22                        0                       # What read queue length does an incoming req see
123system.physmem.rdQLenPdf::23                        0                       # What read queue length does an incoming req see
124system.physmem.rdQLenPdf::24                        0                       # What read queue length does an incoming req see
125system.physmem.rdQLenPdf::25                        0                       # What read queue length does an incoming req see
126system.physmem.rdQLenPdf::26                        0                       # What read queue length does an incoming req see
127system.physmem.rdQLenPdf::27                        0                       # What read queue length does an incoming req see
128system.physmem.rdQLenPdf::28                        0                       # What read queue length does an incoming req see
129system.physmem.rdQLenPdf::29                        0                       # What read queue length does an incoming req see
130system.physmem.rdQLenPdf::30                        0                       # What read queue length does an incoming req see
131system.physmem.rdQLenPdf::31                        0                       # What read queue length does an incoming req see
132system.physmem.wrQLenPdf::0                         1                       # What write queue length does an incoming req see
133system.physmem.wrQLenPdf::1                         1                       # What write queue length does an incoming req see
134system.physmem.wrQLenPdf::2                         1                       # What write queue length does an incoming req see
135system.physmem.wrQLenPdf::3                         1                       # What write queue length does an incoming req see
136system.physmem.wrQLenPdf::4                         1                       # What write queue length does an incoming req see
137system.physmem.wrQLenPdf::5                         1                       # What write queue length does an incoming req see
138system.physmem.wrQLenPdf::6                         1                       # What write queue length does an incoming req see
139system.physmem.wrQLenPdf::7                         1                       # What write queue length does an incoming req see
140system.physmem.wrQLenPdf::8                         1                       # What write queue length does an incoming req see
141system.physmem.wrQLenPdf::9                         1                       # What write queue length does an incoming req see
142system.physmem.wrQLenPdf::10                        1                       # What write queue length does an incoming req see
143system.physmem.wrQLenPdf::11                        1                       # What write queue length does an incoming req see
144system.physmem.wrQLenPdf::12                        1                       # What write queue length does an incoming req see
145system.physmem.wrQLenPdf::13                        1                       # What write queue length does an incoming req see
146system.physmem.wrQLenPdf::14                        1                       # What write queue length does an incoming req see
147system.physmem.wrQLenPdf::15                        9                       # What write queue length does an incoming req see
148system.physmem.wrQLenPdf::16                        9                       # What write queue length does an incoming req see
149system.physmem.wrQLenPdf::17                       10                       # What write queue length does an incoming req see
150system.physmem.wrQLenPdf::18                       10                       # What write queue length does an incoming req see
151system.physmem.wrQLenPdf::19                       10                       # What write queue length does an incoming req see
152system.physmem.wrQLenPdf::20                       10                       # What write queue length does an incoming req see
153system.physmem.wrQLenPdf::21                       10                       # What write queue length does an incoming req see
154system.physmem.wrQLenPdf::22                       10                       # What write queue length does an incoming req see
155system.physmem.wrQLenPdf::23                       10                       # What write queue length does an incoming req see
156system.physmem.wrQLenPdf::24                       10                       # What write queue length does an incoming req see
157system.physmem.wrQLenPdf::25                       10                       # What write queue length does an incoming req see
158system.physmem.wrQLenPdf::26                       10                       # What write queue length does an incoming req see
159system.physmem.wrQLenPdf::27                       10                       # What write queue length does an incoming req see
160system.physmem.wrQLenPdf::28                       10                       # What write queue length does an incoming req see
161system.physmem.wrQLenPdf::29                        9                       # What write queue length does an incoming req see
162system.physmem.wrQLenPdf::30                        9                       # What write queue length does an incoming req see
163system.physmem.wrQLenPdf::31                        9                       # What write queue length does an incoming req see
164system.physmem.wrQLenPdf::32                        9                       # What write queue length does an incoming req see
165system.physmem.wrQLenPdf::33                        0                       # What write queue length does an incoming req see
166system.physmem.wrQLenPdf::34                        0                       # What write queue length does an incoming req see
167system.physmem.wrQLenPdf::35                        0                       # What write queue length does an incoming req see
168system.physmem.wrQLenPdf::36                        0                       # What write queue length does an incoming req see
169system.physmem.wrQLenPdf::37                        0                       # What write queue length does an incoming req see
170system.physmem.wrQLenPdf::38                        0                       # What write queue length does an incoming req see
171system.physmem.wrQLenPdf::39                        0                       # What write queue length does an incoming req see
172system.physmem.wrQLenPdf::40                        0                       # What write queue length does an incoming req see
173system.physmem.wrQLenPdf::41                        0                       # What write queue length does an incoming req see
174system.physmem.wrQLenPdf::42                        0                       # What write queue length does an incoming req see
175system.physmem.wrQLenPdf::43                        0                       # What write queue length does an incoming req see
176system.physmem.wrQLenPdf::44                        0                       # What write queue length does an incoming req see
177system.physmem.wrQLenPdf::45                        0                       # What write queue length does an incoming req see
178system.physmem.wrQLenPdf::46                        0                       # What write queue length does an incoming req see
179system.physmem.wrQLenPdf::47                        0                       # What write queue length does an incoming req see
180system.physmem.wrQLenPdf::48                        0                       # What write queue length does an incoming req see
181system.physmem.wrQLenPdf::49                        0                       # What write queue length does an incoming req see
182system.physmem.wrQLenPdf::50                        0                       # What write queue length does an incoming req see
183system.physmem.wrQLenPdf::51                        0                       # What write queue length does an incoming req see
184system.physmem.wrQLenPdf::52                        0                       # What write queue length does an incoming req see
185system.physmem.wrQLenPdf::53                        0                       # What write queue length does an incoming req see
186system.physmem.wrQLenPdf::54                        0                       # What write queue length does an incoming req see
187system.physmem.wrQLenPdf::55                        0                       # What write queue length does an incoming req see
188system.physmem.wrQLenPdf::56                        0                       # What write queue length does an incoming req see
189system.physmem.wrQLenPdf::57                        0                       # What write queue length does an incoming req see
190system.physmem.wrQLenPdf::58                        0                       # What write queue length does an incoming req see
191system.physmem.wrQLenPdf::59                        0                       # What write queue length does an incoming req see
192system.physmem.wrQLenPdf::60                        0                       # What write queue length does an incoming req see
193system.physmem.wrQLenPdf::61                        0                       # What write queue length does an incoming req see
194system.physmem.wrQLenPdf::62                        0                       # What write queue length does an incoming req see
195system.physmem.wrQLenPdf::63                        0                       # What write queue length does an incoming req see
196system.physmem.bytesPerActivate::samples         2721                       # Bytes accessed per row activation
197system.physmem.bytesPerActivate::mean      716.489526                       # Bytes accessed per row activation
198system.physmem.bytesPerActivate::gmean     515.486965                       # Bytes accessed per row activation
199system.physmem.bytesPerActivate::stdev     387.954881                       # Bytes accessed per row activation
200system.physmem.bytesPerActivate::0-127            364     13.38%     13.38% # Bytes accessed per row activation
201system.physmem.bytesPerActivate::128-255          231      8.49%     21.87% # Bytes accessed per row activation
202system.physmem.bytesPerActivate::256-383          123      4.52%     26.39% # Bytes accessed per row activation
203system.physmem.bytesPerActivate::384-511          120      4.41%     30.80% # Bytes accessed per row activation
204system.physmem.bytesPerActivate::512-639           92      3.38%     34.18% # Bytes accessed per row activation
205system.physmem.bytesPerActivate::640-767          132      4.85%     39.03% # Bytes accessed per row activation
206system.physmem.bytesPerActivate::768-895          112      4.12%     43.15% # Bytes accessed per row activation
207system.physmem.bytesPerActivate::896-1023           67      2.46%     45.61% # Bytes accessed per row activation
208system.physmem.bytesPerActivate::1024-1151         1480     54.39%    100.00% # Bytes accessed per row activation
209system.physmem.bytesPerActivate::total           2721                       # Bytes accessed per row activation
210system.physmem.rdPerTurnAround::samples             9                       # Reads before turning the bus around for writes
211system.physmem.rdPerTurnAround::mean      3363.777778                       # Reads before turning the bus around for writes
212system.physmem.rdPerTurnAround::stdev    10055.709980                       # Reads before turning the bus around for writes
213system.physmem.rdPerTurnAround::0-1023              8     88.89%     88.89% # Reads before turning the bus around for writes
214system.physmem.rdPerTurnAround::29696-30719            1     11.11%    100.00% # Reads before turning the bus around for writes
215system.physmem.rdPerTurnAround::total               9                       # Reads before turning the bus around for writes
216system.physmem.wrPerTurnAround::samples             9                       # Writes before turning the bus around for reads
217system.physmem.wrPerTurnAround::mean        17.777778                       # Writes before turning the bus around for reads
218system.physmem.wrPerTurnAround::gmean       17.765969                       # Writes before turning the bus around for reads
219system.physmem.wrPerTurnAround::stdev        0.666667                       # Writes before turning the bus around for reads
220system.physmem.wrPerTurnAround::16                  1     11.11%     11.11% # Writes before turning the bus around for reads
221system.physmem.wrPerTurnAround::18                  8     88.89%    100.00% # Writes before turning the bus around for reads
222system.physmem.wrPerTurnAround::total               9                       # Writes before turning the bus around for reads
223system.physmem.totQLat                      133021500                       # Total ticks spent queuing
224system.physmem.totMemAccLat                 701821500                       # Total ticks spent from burst creation until serviced by the DRAM
225system.physmem.totBusLat                    151680000                       # Total ticks spent in databus transfers
226system.physmem.avgQLat                        4384.94                       # Average queueing delay per DRAM burst
227system.physmem.avgBusLat                      5000.00                       # Average bus latency per DRAM burst
228system.physmem.avgMemAccLat                  23134.94                       # Average memory access latency per DRAM burst
229system.physmem.avgRdBW                          31.52                       # Average DRAM read bandwidth in MiByte/s
230system.physmem.avgWrBW                           0.17                       # Average achieved write bandwidth in MiByte/s
231system.physmem.avgRdBWSys                       31.61                       # Average system read bandwidth in MiByte/s
232system.physmem.avgWrBWSys                        0.20                       # Average system write bandwidth in MiByte/s
233system.physmem.peakBW                        12800.00                       # Theoretical peak bandwidth in MiByte/s
234system.physmem.busUtil                           0.25                       # Data bus utilization in percentage
235system.physmem.busUtilRead                       0.25                       # Data bus utilization in percentage for reads
236system.physmem.busUtilWrite                      0.00                       # Data bus utilization in percentage for writes
237system.physmem.avgRdQLen                         1.02                       # Average read queue length when enqueuing
238system.physmem.avgWrQLen                        15.67                       # Average write queue length when enqueuing
239system.physmem.readRowHits                      27659                       # Number of row buffer hits during reads
240system.physmem.writeRowHits                       106                       # Number of row buffer hits during writes
241system.physmem.readRowHitRate                   91.18                       # Row buffer hit rate for reads
242system.physmem.writeRowHitRate                  56.08                       # Row buffer hit rate for writes
243system.physmem.avgGap                      2012351.25                       # Average gap between requests
244system.physmem.pageHitRate                      90.96                       # Row buffer hit rate, read and write combined
245system.physmem_0.actEnergy                   10924200                       # Energy for activate commands per rank (pJ)
246system.physmem_0.preEnergy                    5960625                       # Energy for precharge commands per rank (pJ)
247system.physmem_0.readEnergy                 121984200                       # Energy for read commands per rank (pJ)
248system.physmem_0.writeEnergy                   984960                       # Energy for write commands per rank (pJ)
249system.physmem_0.refreshEnergy             4023218160                       # Energy for refresh commands per rank (pJ)
250system.physmem_0.actBackEnergy             2835924705                       # Energy for active background per rank (pJ)
251system.physmem_0.preBackEnergy            34470717000                       # Energy for precharge background per rank (pJ)
252system.physmem_0.totalEnergy              41469713850                       # Total energy per rank (pJ)
253system.physmem_0.averagePower              673.239327                       # Core power per rank (mW)
254system.physmem_0.memoryStateTime::IDLE    57330547250                       # Time in different power states
255system.physmem_0.memoryStateTime::REF      2056860000                       # Time in different power states
256system.physmem_0.memoryStateTime::PRE_PDN            0                       # Time in different power states
257system.physmem_0.memoryStateTime::ACT      2211196750                       # Time in different power states
258system.physmem_0.memoryStateTime::ACT_PDN            0                       # Time in different power states
259system.physmem_1.actEnergy                    9608760                       # Energy for activate commands per rank (pJ)
260system.physmem_1.preEnergy                    5242875                       # Energy for precharge commands per rank (pJ)
261system.physmem_1.readEnergy                 114207600                       # Energy for read commands per rank (pJ)
262system.physmem_1.writeEnergy                    51840                       # Energy for write commands per rank (pJ)
263system.physmem_1.refreshEnergy             4023218160                       # Energy for refresh commands per rank (pJ)
264system.physmem_1.actBackEnergy             3020047245                       # Energy for active background per rank (pJ)
265system.physmem_1.preBackEnergy            34309197750                       # Energy for precharge background per rank (pJ)
266system.physmem_1.totalEnergy              41481574230                       # Total energy per rank (pJ)
267system.physmem_1.averagePower              673.432024                       # Core power per rank (mW)
268system.physmem_1.memoryStateTime::IDLE    57061053250                       # Time in different power states
269system.physmem_1.memoryStateTime::REF      2056860000                       # Time in different power states
270system.physmem_1.memoryStateTime::PRE_PDN            0                       # Time in different power states
271system.physmem_1.memoryStateTime::ACT      2480893250                       # Time in different power states
272system.physmem_1.memoryStateTime::ACT_PDN            0                       # Time in different power states
273system.cpu.branchPred.lookups                36908905                       # Number of BP lookups
274system.cpu.branchPred.condPredicted          36908905                       # Number of conditional branches predicted
275system.cpu.branchPred.condIncorrect            741640                       # Number of conditional branches incorrect
276system.cpu.branchPred.BTBLookups             21094596                       # Number of BTB lookups
277system.cpu.branchPred.BTBHits                21013333                       # Number of BTB hits
278system.cpu.branchPred.BTBCorrect                    0                       # Number of correct BTB predictions (this stat may not work properly.
279system.cpu.branchPred.BTBHitPct             99.614769                       # BTB Hit Percentage
280system.cpu.branchPred.usedRAS                 5443330                       # Number of times the RAS was used to get a target.
281system.cpu.branchPred.RASInCorrect               4414                       # Number of incorrect RAS predictions.
282system.cpu_clk_domain.clock                       500                       # Clock period in ticks
283system.cpu.apic_clk_domain.clock                 8000                       # Clock period in ticks
284system.cpu.workload.num_syscalls                  444                       # Number of system calls
285system.cpu.numCycles                        123204564                       # number of cpu cycles simulated
286system.cpu.numWorkItemsStarted                      0                       # number of work items this cpu started
287system.cpu.numWorkItemsCompleted                    0                       # number of work items this cpu completed
288system.cpu.fetch.icacheStallCycles           27815555                       # Number of cycles fetch is stalled on an Icache miss
289system.cpu.fetch.Insts                      199030250                       # Number of instructions fetch has processed
290system.cpu.fetch.Branches                    36908905                       # Number of branches that fetch encountered
291system.cpu.fetch.predictedBranches           26456663                       # Number of branches that fetch has predicted taken
292system.cpu.fetch.Cycles                      94541896                       # Number of cycles fetch has run and was not squashing or blocked
293system.cpu.fetch.SquashCycles                 1553195                       # Number of cycles fetch has spent squashing
294system.cpu.fetch.MiscStallCycles                  366                       # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
295system.cpu.fetch.PendingTrapStallCycles          5275                       # Number of stall cycles due to pending traps
296system.cpu.fetch.PendingQuiesceStallCycles           14                       # Number of stall cycles due to pending quiesce instructions
297system.cpu.fetch.CacheLines                  27443897                       # Number of cache lines fetched
298system.cpu.fetch.IcacheSquashes                182895                       # Number of outstanding Icache misses that were squashed
299system.cpu.fetch.rateDist::samples          123139703                       # Number of instructions fetched each cycle (Total)
300system.cpu.fetch.rateDist::mean              2.847279                       # Number of instructions fetched each cycle (Total)
301system.cpu.fetch.rateDist::stdev             3.366421                       # Number of instructions fetched each cycle (Total)
302system.cpu.fetch.rateDist::underflows               0      0.00%      0.00% # Number of instructions fetched each cycle (Total)
303system.cpu.fetch.rateDist::0                 62945303     51.12%     51.12% # Number of instructions fetched each cycle (Total)
304system.cpu.fetch.rateDist::1                  3649645      2.96%     54.08% # Number of instructions fetched each cycle (Total)
305system.cpu.fetch.rateDist::2                  3480674      2.83%     56.91% # Number of instructions fetched each cycle (Total)
306system.cpu.fetch.rateDist::3                  5913881      4.80%     61.71% # Number of instructions fetched each cycle (Total)
307system.cpu.fetch.rateDist::4                  7544216      6.13%     67.84% # Number of instructions fetched each cycle (Total)
308system.cpu.fetch.rateDist::5                  5413971      4.40%     72.23% # Number of instructions fetched each cycle (Total)
309system.cpu.fetch.rateDist::6                  3251108      2.64%     74.87% # Number of instructions fetched each cycle (Total)
310system.cpu.fetch.rateDist::7                  2020095      1.64%     76.51% # Number of instructions fetched each cycle (Total)
311system.cpu.fetch.rateDist::8                 28920810     23.49%    100.00% # Number of instructions fetched each cycle (Total)
312system.cpu.fetch.rateDist::overflows                0      0.00%    100.00% # Number of instructions fetched each cycle (Total)
313system.cpu.fetch.rateDist::min_value                0                       # Number of instructions fetched each cycle (Total)
314system.cpu.fetch.rateDist::max_value                8                       # Number of instructions fetched each cycle (Total)
315system.cpu.fetch.rateDist::total            123139703                       # Number of instructions fetched each cycle (Total)
316system.cpu.fetch.branchRate                  0.299574                       # Number of branch fetches per cycle
317system.cpu.fetch.rate                        1.615445                       # Number of inst fetches per cycle
318system.cpu.decode.IdleCycles                 12941515                       # Number of cycles decode is idle
319system.cpu.decode.BlockedCycles              63708297                       # Number of cycles decode is blocked
320system.cpu.decode.RunCycles                  35887575                       # Number of cycles decode is running
321system.cpu.decode.UnblockCycles               9825719                       # Number of cycles decode is unblocking
322system.cpu.decode.SquashCycles                 776597                       # Number of cycles decode is squashing
323system.cpu.decode.DecodedInsts              331225446                       # Number of instructions handled by decode
324system.cpu.rename.SquashCycles                 776597                       # Number of cycles rename is squashing
325system.cpu.rename.IdleCycles                 18253426                       # Number of cycles rename is idle
326system.cpu.rename.BlockCycles                 8529207                       # Number of cycles rename is blocking
327system.cpu.rename.serializeStallCycles          16791                       # count of cycles rename stalled for serializing inst
328system.cpu.rename.RunCycles                  40202725                       # Number of cycles rename is running
329system.cpu.rename.UnblockCycles              55360957                       # Number of cycles rename is unblocking
330system.cpu.rename.RenamedInsts              325142954                       # Number of instructions processed by rename
331system.cpu.rename.ROBFullEvents                  1786                       # Number of times rename has blocked due to ROB full
332system.cpu.rename.IQFullEvents                 778303                       # Number of times rename has blocked due to IQ full
333system.cpu.rename.LQFullEvents               48626694                       # Number of times rename has blocked due to LQ full
334system.cpu.rename.SQFullEvents                4947433                       # Number of times rename has blocked due to SQ full
335system.cpu.rename.RenamedOperands           327068188                       # Number of destination operands rename has renamed
336system.cpu.rename.RenameLookups             863737810                       # Number of register rename lookups that rename has made
337system.cpu.rename.int_rename_lookups        532004029                       # Number of integer rename lookups
338system.cpu.rename.fp_rename_lookups               425                       # Number of floating rename lookups
339system.cpu.rename.CommittedMaps             279212747                       # Number of HB maps that are committed
340system.cpu.rename.UndoneMaps                 47855441                       # Number of HB maps that are undone due to squashing
341system.cpu.rename.serializingInsts                492                       # count of serializing insts renamed
342system.cpu.rename.tempSerializingInsts            490                       # count of temporary serializing insts renamed
343system.cpu.rename.skidInsts                  66412323                       # count of insts added to the skid buffer
344system.cpu.memDep0.insertedLoads            105336194                       # Number of loads inserted to the mem dependence unit.
345system.cpu.memDep0.insertedStores            36169392                       # Number of stores inserted to the mem dependence unit.
346system.cpu.memDep0.conflictingLoads          49402348                       # Number of conflicting loads.
347system.cpu.memDep0.conflictingStores          8500449                       # Number of conflicting stores.
348system.cpu.iq.iqInstsAdded                  322302018                       # Number of instructions added to the IQ (excludes non-spec)
349system.cpu.iq.iqNonSpecInstsAdded                1714                       # Number of non-speculative instructions added to the IQ
350system.cpu.iq.iqInstsIssued                 306103027                       # Number of instructions issued
351system.cpu.iq.iqSquashedInstsIssued             45906                       # Number of squashed instructions issued
352system.cpu.iq.iqSquashedInstsExamined        44111268                       # Number of squashed instructions iterated over during squash; mainly for profiling
353system.cpu.iq.iqSquashedOperandsExamined     63884608                       # Number of squashed operands that are examined and possibly removed from graph
354system.cpu.iq.iqSquashedNonSpecRemoved           1269                       # Number of squashed non-spec instructions that were removed
355system.cpu.iq.issued_per_cycle::samples     123139703                       # Number of insts issued each cycle
356system.cpu.iq.issued_per_cycle::mean         2.485819                       # Number of insts issued each cycle
357system.cpu.iq.issued_per_cycle::stdev        2.139102                       # Number of insts issued each cycle
358system.cpu.iq.issued_per_cycle::underflows            0      0.00%      0.00% # Number of insts issued each cycle
359system.cpu.iq.issued_per_cycle::0            30259811     24.57%     24.57% # Number of insts issued each cycle
360system.cpu.iq.issued_per_cycle::1            19566759     15.89%     40.46% # Number of insts issued each cycle
361system.cpu.iq.issued_per_cycle::2            16687041     13.55%     54.01% # Number of insts issued each cycle
362system.cpu.iq.issued_per_cycle::3            17331203     14.07%     68.09% # Number of insts issued each cycle
363system.cpu.iq.issued_per_cycle::4            14759381     11.99%     80.08% # Number of insts issued each cycle
364system.cpu.iq.issued_per_cycle::5            12567446     10.21%     90.28% # Number of insts issued each cycle
365system.cpu.iq.issued_per_cycle::6             6273248      5.09%     95.38% # Number of insts issued each cycle
366system.cpu.iq.issued_per_cycle::7             3904177      3.17%     98.55% # Number of insts issued each cycle
367system.cpu.iq.issued_per_cycle::8             1790637      1.45%    100.00% # Number of insts issued each cycle
368system.cpu.iq.issued_per_cycle::overflows            0      0.00%    100.00% # Number of insts issued each cycle
369system.cpu.iq.issued_per_cycle::min_value            0                       # Number of insts issued each cycle
370system.cpu.iq.issued_per_cycle::max_value            8                       # Number of insts issued each cycle
371system.cpu.iq.issued_per_cycle::total       123139703                       # Number of insts issued each cycle
372system.cpu.iq.fu_full::No_OpClass                   0      0.00%      0.00% # attempts to use FU when none available
373system.cpu.iq.fu_full::IntAlu                  338800      8.53%      8.53% # attempts to use FU when none available
374system.cpu.iq.fu_full::IntMult                      0      0.00%      8.53% # attempts to use FU when none available
375system.cpu.iq.fu_full::IntDiv                       0      0.00%      8.53% # attempts to use FU when none available
376system.cpu.iq.fu_full::FloatAdd                     0      0.00%      8.53% # attempts to use FU when none available
377system.cpu.iq.fu_full::FloatCmp                     0      0.00%      8.53% # attempts to use FU when none available
378system.cpu.iq.fu_full::FloatCvt                     0      0.00%      8.53% # attempts to use FU when none available
379system.cpu.iq.fu_full::FloatMult                    0      0.00%      8.53% # attempts to use FU when none available
380system.cpu.iq.fu_full::FloatDiv                     0      0.00%      8.53% # attempts to use FU when none available
381system.cpu.iq.fu_full::FloatSqrt                    0      0.00%      8.53% # attempts to use FU when none available
382system.cpu.iq.fu_full::SimdAdd                      0      0.00%      8.53% # attempts to use FU when none available
383system.cpu.iq.fu_full::SimdAddAcc                   0      0.00%      8.53% # attempts to use FU when none available
384system.cpu.iq.fu_full::SimdAlu                      0      0.00%      8.53% # attempts to use FU when none available
385system.cpu.iq.fu_full::SimdCmp                      0      0.00%      8.53% # attempts to use FU when none available
386system.cpu.iq.fu_full::SimdCvt                      0      0.00%      8.53% # attempts to use FU when none available
387system.cpu.iq.fu_full::SimdMisc                     0      0.00%      8.53% # attempts to use FU when none available
388system.cpu.iq.fu_full::SimdMult                     0      0.00%      8.53% # attempts to use FU when none available
389system.cpu.iq.fu_full::SimdMultAcc                  0      0.00%      8.53% # attempts to use FU when none available
390system.cpu.iq.fu_full::SimdShift                    0      0.00%      8.53% # attempts to use FU when none available
391system.cpu.iq.fu_full::SimdShiftAcc                 0      0.00%      8.53% # attempts to use FU when none available
392system.cpu.iq.fu_full::SimdSqrt                     0      0.00%      8.53% # attempts to use FU when none available
393system.cpu.iq.fu_full::SimdFloatAdd                 0      0.00%      8.53% # attempts to use FU when none available
394system.cpu.iq.fu_full::SimdFloatAlu                 0      0.00%      8.53% # attempts to use FU when none available
395system.cpu.iq.fu_full::SimdFloatCmp                 0      0.00%      8.53% # attempts to use FU when none available
396system.cpu.iq.fu_full::SimdFloatCvt                 0      0.00%      8.53% # attempts to use FU when none available
397system.cpu.iq.fu_full::SimdFloatDiv                 0      0.00%      8.53% # attempts to use FU when none available
398system.cpu.iq.fu_full::SimdFloatMisc                0      0.00%      8.53% # attempts to use FU when none available
399system.cpu.iq.fu_full::SimdFloatMult                0      0.00%      8.53% # attempts to use FU when none available
400system.cpu.iq.fu_full::SimdFloatMultAcc             0      0.00%      8.53% # attempts to use FU when none available
401system.cpu.iq.fu_full::SimdFloatSqrt                0      0.00%      8.53% # attempts to use FU when none available
402system.cpu.iq.fu_full::MemRead                3433517     86.49%     95.02% # attempts to use FU when none available
403system.cpu.iq.fu_full::MemWrite                197610      4.98%    100.00% # attempts to use FU when none available
404system.cpu.iq.fu_full::IprAccess                    0      0.00%    100.00% # attempts to use FU when none available
405system.cpu.iq.fu_full::InstPrefetch                 0      0.00%    100.00% # attempts to use FU when none available
406system.cpu.iq.FU_type_0::No_OpClass             33341      0.01%      0.01% # Type of FU issued
407system.cpu.iq.FU_type_0::IntAlu             174121950     56.88%     56.89% # Type of FU issued
408system.cpu.iq.FU_type_0::IntMult                11182      0.00%     56.90% # Type of FU issued
409system.cpu.iq.FU_type_0::IntDiv                   343      0.00%     56.90% # Type of FU issued
410system.cpu.iq.FU_type_0::FloatAdd                  31      0.00%     56.90% # Type of FU issued
411system.cpu.iq.FU_type_0::FloatCmp                   0      0.00%     56.90% # Type of FU issued
412system.cpu.iq.FU_type_0::FloatCvt                   0      0.00%     56.90% # Type of FU issued
413system.cpu.iq.FU_type_0::FloatMult                  0      0.00%     56.90% # Type of FU issued
414system.cpu.iq.FU_type_0::FloatDiv                   0      0.00%     56.90% # Type of FU issued
415system.cpu.iq.FU_type_0::FloatSqrt                  0      0.00%     56.90% # Type of FU issued
416system.cpu.iq.FU_type_0::SimdAdd                    0      0.00%     56.90% # Type of FU issued
417system.cpu.iq.FU_type_0::SimdAddAcc                 0      0.00%     56.90% # Type of FU issued
418system.cpu.iq.FU_type_0::SimdAlu                    0      0.00%     56.90% # Type of FU issued
419system.cpu.iq.FU_type_0::SimdCmp                    0      0.00%     56.90% # Type of FU issued
420system.cpu.iq.FU_type_0::SimdCvt                    0      0.00%     56.90% # Type of FU issued
421system.cpu.iq.FU_type_0::SimdMisc                   0      0.00%     56.90% # Type of FU issued
422system.cpu.iq.FU_type_0::SimdMult                   0      0.00%     56.90% # Type of FU issued
423system.cpu.iq.FU_type_0::SimdMultAcc                0      0.00%     56.90% # Type of FU issued
424system.cpu.iq.FU_type_0::SimdShift                  0      0.00%     56.90% # Type of FU issued
425system.cpu.iq.FU_type_0::SimdShiftAcc               0      0.00%     56.90% # Type of FU issued
426system.cpu.iq.FU_type_0::SimdSqrt                   0      0.00%     56.90% # Type of FU issued
427system.cpu.iq.FU_type_0::SimdFloatAdd               0      0.00%     56.90% # Type of FU issued
428system.cpu.iq.FU_type_0::SimdFloatAlu               0      0.00%     56.90% # Type of FU issued
429system.cpu.iq.FU_type_0::SimdFloatCmp               0      0.00%     56.90% # Type of FU issued
430system.cpu.iq.FU_type_0::SimdFloatCvt               0      0.00%     56.90% # Type of FU issued
431system.cpu.iq.FU_type_0::SimdFloatDiv               0      0.00%     56.90% # Type of FU issued
432system.cpu.iq.FU_type_0::SimdFloatMisc              0      0.00%     56.90% # Type of FU issued
433system.cpu.iq.FU_type_0::SimdFloatMult              0      0.00%     56.90% # Type of FU issued
434system.cpu.iq.FU_type_0::SimdFloatMultAcc            0      0.00%     56.90% # Type of FU issued
435system.cpu.iq.FU_type_0::SimdFloatSqrt              0      0.00%     56.90% # Type of FU issued
436system.cpu.iq.FU_type_0::MemRead             98066351     32.04%     88.94% # Type of FU issued
437system.cpu.iq.FU_type_0::MemWrite            33869829     11.06%    100.00% # Type of FU issued
438system.cpu.iq.FU_type_0::IprAccess                  0      0.00%    100.00% # Type of FU issued
439system.cpu.iq.FU_type_0::InstPrefetch               0      0.00%    100.00% # Type of FU issued
440system.cpu.iq.FU_type_0::total              306103027                       # Type of FU issued
441system.cpu.iq.rate                           2.484510                       # Inst issue rate
442system.cpu.iq.fu_busy_cnt                     3969927                       # FU busy when requested
443system.cpu.iq.fu_busy_rate                   0.012969                       # FU busy rate (busy events/executed inst)
444system.cpu.iq.int_inst_queue_reads          739361233                       # Number of integer instruction queue reads
445system.cpu.iq.int_inst_queue_writes         366454635                       # Number of integer instruction queue writes
446system.cpu.iq.int_inst_queue_wakeup_accesses    304282659                       # Number of integer instruction queue wakeup accesses
447system.cpu.iq.fp_inst_queue_reads                 357                       # Number of floating instruction queue reads
448system.cpu.iq.fp_inst_queue_writes                618                       # Number of floating instruction queue writes
449system.cpu.iq.fp_inst_queue_wakeup_accesses          133                       # Number of floating instruction queue wakeup accesses
450system.cpu.iq.int_alu_accesses              310039433                       # Number of integer alu accesses
451system.cpu.iq.fp_alu_accesses                     180                       # Number of floating point alu accesses
452system.cpu.iew.lsq.thread0.forwLoads         58196288                       # Number of loads that had data forwarded from stores
453system.cpu.iew.lsq.thread0.invAddrLoads             0                       # Number of loads ignored due to an invalid address
454system.cpu.iew.lsq.thread0.squashedLoads     14556809                       # Number of loads squashed
455system.cpu.iew.lsq.thread0.ignoredResponses        63678                       # Number of memory responses ignored because the instruction is squashed
456system.cpu.iew.lsq.thread0.memOrderViolation        41328                       # Number of memory ordering violations
457system.cpu.iew.lsq.thread0.squashedStores      4729640                       # Number of stores squashed
458system.cpu.iew.lsq.thread0.invAddrSwpfs             0                       # Number of software prefetches ignored due to an invalid address
459system.cpu.iew.lsq.thread0.blockedLoads             0                       # Number of blocked loads due to partial load-store forwarding
460system.cpu.iew.lsq.thread0.rescheduledLoads         3641                       # Number of loads that were rescheduled
461system.cpu.iew.lsq.thread0.cacheBlocked        141544                       # Number of times an access to memory failed due to the cache being blocked
462system.cpu.iew.iewIdleCycles                        0                       # Number of cycles IEW is idle
463system.cpu.iew.iewSquashCycles                 776597                       # Number of cycles IEW is squashing
464system.cpu.iew.iewBlockCycles                 5329160                       # Number of cycles IEW is blocking
465system.cpu.iew.iewUnblockCycles               3100599                       # Number of cycles IEW is unblocking
466system.cpu.iew.iewDispatchedInsts           322303732                       # Number of instructions dispatched to IQ
467system.cpu.iew.iewDispSquashedInsts             76830                       # Number of squashed instructions skipped by dispatch
468system.cpu.iew.iewDispLoadInsts             105336194                       # Number of dispatched load instructions
469system.cpu.iew.iewDispStoreInsts             36169392                       # Number of dispatched store instructions
470system.cpu.iew.iewDispNonSpecInsts                475                       # Number of dispatched non-speculative instructions
471system.cpu.iew.iewIQFullEvents                   2588                       # Number of times the IQ has become full, causing a stall
472system.cpu.iew.iewLSQFullEvents               3102623                       # Number of times the LSQ has become full, causing a stall
473system.cpu.iew.memOrderViolationEvents          41328                       # Number of memory order violations
474system.cpu.iew.predictedTakenIncorrect         371679                       # Number of branches that were predicted taken incorrectly
475system.cpu.iew.predictedNotTakenIncorrect       414776                       # Number of branches that were predicted not taken incorrectly
476system.cpu.iew.branchMispredicts               786455                       # Number of branch mispredicts detected at execute
477system.cpu.iew.iewExecutedInsts             305156727                       # Number of executed instructions
478system.cpu.iew.iewExecLoadInsts              97750586                       # Number of load instructions executed
479system.cpu.iew.iewExecSquashedInsts            946300                       # Number of squashed instructions skipped in execute
480system.cpu.iew.exec_swp                             0                       # number of swp insts executed
481system.cpu.iew.exec_nop                             0                       # number of nop insts executed
482system.cpu.iew.exec_refs                    131430384                       # number of memory reference insts executed
483system.cpu.iew.exec_branches                 31401849                       # Number of branches executed
484system.cpu.iew.exec_stores                   33679798                       # Number of stores executed
485system.cpu.iew.exec_rate                     2.476830                       # Inst execution rate
486system.cpu.iew.wb_sent                      304565842                       # cumulative count of insts sent to commit
487system.cpu.iew.wb_count                     304282792                       # cumulative count of insts written-back
488system.cpu.iew.wb_producers                 230213909                       # num instructions producing a value
489system.cpu.iew.wb_consumers                 333860979                       # num instructions consuming a value
490system.cpu.iew.wb_rate                       2.469736                       # insts written-back per cycle
491system.cpu.iew.wb_fanout                     0.689550                       # average fanout of values written-back
492system.cpu.commit.commitSquashedInsts        44209690                       # The number of squashed insts skipped by commit
493system.cpu.commit.commitNonSpecStalls             445                       # The number of times commit has been forced to stall to communicate backwards
494system.cpu.commit.branchMispredicts            742008                       # The number of times a branch was mispredicted
495system.cpu.commit.committed_per_cycle::samples    117118936                       # Number of insts commited each cycle
496system.cpu.commit.committed_per_cycle::mean     2.375299                       # Number of insts commited each cycle
497system.cpu.commit.committed_per_cycle::stdev     3.092759                       # Number of insts commited each cycle
498system.cpu.commit.committed_per_cycle::underflows            0      0.00%      0.00% # Number of insts commited each cycle
499system.cpu.commit.committed_per_cycle::0     52925822     45.19%     45.19% # Number of insts commited each cycle
500system.cpu.commit.committed_per_cycle::1     15815600     13.50%     58.69% # Number of insts commited each cycle
501system.cpu.commit.committed_per_cycle::2     10978628      9.37%     68.07% # Number of insts commited each cycle
502system.cpu.commit.committed_per_cycle::3      8749337      7.47%     75.54% # Number of insts commited each cycle
503system.cpu.commit.committed_per_cycle::4      1860126      1.59%     77.13% # Number of insts commited each cycle
504system.cpu.commit.committed_per_cycle::5      1720772      1.47%     78.60% # Number of insts commited each cycle
505system.cpu.commit.committed_per_cycle::6       865935      0.74%     79.33% # Number of insts commited each cycle
506system.cpu.commit.committed_per_cycle::7       690105      0.59%     79.92% # Number of insts commited each cycle
507system.cpu.commit.committed_per_cycle::8     23512611     20.08%    100.00% # Number of insts commited each cycle
508system.cpu.commit.committed_per_cycle::overflows            0      0.00%    100.00% # Number of insts commited each cycle
509system.cpu.commit.committed_per_cycle::min_value            0                       # Number of insts commited each cycle
510system.cpu.commit.committed_per_cycle::max_value            8                       # Number of insts commited each cycle
511system.cpu.commit.committed_per_cycle::total    117118936                       # Number of insts commited each cycle
512system.cpu.commit.committedInsts            157988547                       # Number of instructions committed
513system.cpu.commit.committedOps              278192464                       # Number of ops (including micro ops) committed
514system.cpu.commit.swp_count                         0                       # Number of s/w prefetches committed
515system.cpu.commit.refs                      122219137                       # Number of memory references committed
516system.cpu.commit.loads                      90779385                       # Number of loads committed
517system.cpu.commit.membars                           0                       # Number of memory barriers committed
518system.cpu.commit.branches                   29309705                       # Number of branches committed
519system.cpu.commit.fp_insts                         40                       # Number of committed floating point instructions.
520system.cpu.commit.int_insts                 278169481                       # Number of committed integer instructions.
521system.cpu.commit.function_calls              4237596                       # Number of function calls committed.
522system.cpu.commit.op_class_0::No_OpClass        16695      0.01%      0.01% # Class of committed instruction
523system.cpu.commit.op_class_0::IntAlu        155945353     56.06%     56.06% # Class of committed instruction
524system.cpu.commit.op_class_0::IntMult           10938      0.00%     56.07% # Class of committed instruction
525system.cpu.commit.op_class_0::IntDiv              329      0.00%     56.07% # Class of committed instruction
526system.cpu.commit.op_class_0::FloatAdd             12      0.00%     56.07% # Class of committed instruction
527system.cpu.commit.op_class_0::FloatCmp              0      0.00%     56.07% # Class of committed instruction
528system.cpu.commit.op_class_0::FloatCvt              0      0.00%     56.07% # Class of committed instruction
529system.cpu.commit.op_class_0::FloatMult             0      0.00%     56.07% # Class of committed instruction
530system.cpu.commit.op_class_0::FloatDiv              0      0.00%     56.07% # Class of committed instruction
531system.cpu.commit.op_class_0::FloatSqrt             0      0.00%     56.07% # Class of committed instruction
532system.cpu.commit.op_class_0::SimdAdd               0      0.00%     56.07% # Class of committed instruction
533system.cpu.commit.op_class_0::SimdAddAcc            0      0.00%     56.07% # Class of committed instruction
534system.cpu.commit.op_class_0::SimdAlu               0      0.00%     56.07% # Class of committed instruction
535system.cpu.commit.op_class_0::SimdCmp               0      0.00%     56.07% # Class of committed instruction
536system.cpu.commit.op_class_0::SimdCvt               0      0.00%     56.07% # Class of committed instruction
537system.cpu.commit.op_class_0::SimdMisc              0      0.00%     56.07% # Class of committed instruction
538system.cpu.commit.op_class_0::SimdMult              0      0.00%     56.07% # Class of committed instruction
539system.cpu.commit.op_class_0::SimdMultAcc            0      0.00%     56.07% # Class of committed instruction
540system.cpu.commit.op_class_0::SimdShift             0      0.00%     56.07% # Class of committed instruction
541system.cpu.commit.op_class_0::SimdShiftAcc            0      0.00%     56.07% # Class of committed instruction
542system.cpu.commit.op_class_0::SimdSqrt              0      0.00%     56.07% # Class of committed instruction
543system.cpu.commit.op_class_0::SimdFloatAdd            0      0.00%     56.07% # Class of committed instruction
544system.cpu.commit.op_class_0::SimdFloatAlu            0      0.00%     56.07% # Class of committed instruction
545system.cpu.commit.op_class_0::SimdFloatCmp            0      0.00%     56.07% # Class of committed instruction
546system.cpu.commit.op_class_0::SimdFloatCvt            0      0.00%     56.07% # Class of committed instruction
547system.cpu.commit.op_class_0::SimdFloatDiv            0      0.00%     56.07% # Class of committed instruction
548system.cpu.commit.op_class_0::SimdFloatMisc            0      0.00%     56.07% # Class of committed instruction
549system.cpu.commit.op_class_0::SimdFloatMult            0      0.00%     56.07% # Class of committed instruction
550system.cpu.commit.op_class_0::SimdFloatMultAcc            0      0.00%     56.07% # Class of committed instruction
551system.cpu.commit.op_class_0::SimdFloatSqrt            0      0.00%     56.07% # Class of committed instruction
552system.cpu.commit.op_class_0::MemRead        90779385     32.63%     88.70% # Class of committed instruction
553system.cpu.commit.op_class_0::MemWrite       31439752     11.30%    100.00% # Class of committed instruction
554system.cpu.commit.op_class_0::IprAccess             0      0.00%    100.00% # Class of committed instruction
555system.cpu.commit.op_class_0::InstPrefetch            0      0.00%    100.00% # Class of committed instruction
556system.cpu.commit.op_class_0::total         278192464                       # Class of committed instruction
557system.cpu.commit.bw_lim_events              23512611                       # number cycles where commit BW limit reached
558system.cpu.rob.rob_reads                    416008479                       # The number of ROB reads
559system.cpu.rob.rob_writes                   650833820                       # The number of ROB writes
560system.cpu.timesIdled                             568                       # Number of times that the entire CPU went into an idle state and unscheduled itself
561system.cpu.idleCycles                           64861                       # Total number of cycles that the CPU has spent unscheduled due to idling
562system.cpu.committedInsts                   157988547                       # Number of Instructions Simulated
563system.cpu.committedOps                     278192464                       # Number of Ops (including micro ops) Simulated
564system.cpu.cpi                               0.779832                       # CPI: Cycles Per Instruction
565system.cpu.cpi_total                         0.779832                       # CPI: Total CPI of All Threads
566system.cpu.ipc                               1.282327                       # IPC: Instructions Per Cycle
567system.cpu.ipc_total                         1.282327                       # IPC: Total IPC of All Threads
568system.cpu.int_regfile_reads                491477132                       # number of integer regfile reads
569system.cpu.int_regfile_writes               239432261                       # number of integer regfile writes
570system.cpu.fp_regfile_reads                       110                       # number of floating regfile reads
571system.cpu.fp_regfile_writes                       84                       # number of floating regfile writes
572system.cpu.cc_regfile_reads                 107533030                       # number of cc regfile reads
573system.cpu.cc_regfile_writes                 64416979                       # number of cc regfile writes
574system.cpu.misc_regfile_reads               195275946                       # number of misc regfile reads
575system.cpu.misc_regfile_writes                      1                       # number of misc regfile writes
576system.cpu.dcache.tags.replacements           2072313                       # number of replacements
577system.cpu.dcache.tags.tagsinuse          4068.012890                       # Cycle average of tags in use
578system.cpu.dcache.tags.total_refs            68071038                       # Total number of references to valid blocks.
579system.cpu.dcache.tags.sampled_refs           2076409                       # Sample count of references to valid blocks.
580system.cpu.dcache.tags.avg_refs             32.783059                       # Average number of references to valid blocks.
581system.cpu.dcache.tags.warmup_cycle       19455459500                       # Cycle when the warmup percentage was hit.
582system.cpu.dcache.tags.occ_blocks::cpu.data  4068.012890                       # Average occupied blocks per requestor
583system.cpu.dcache.tags.occ_percent::cpu.data     0.993167                       # Average percentage of cache occupancy
584system.cpu.dcache.tags.occ_percent::total     0.993167                       # Average percentage of cache occupancy
585system.cpu.dcache.tags.occ_task_id_blocks::1024         4096                       # Occupied blocks per task id
586system.cpu.dcache.tags.age_task_id_blocks_1024::0          633                       # Occupied blocks per task id
587system.cpu.dcache.tags.age_task_id_blocks_1024::1         3336                       # Occupied blocks per task id
588system.cpu.dcache.tags.age_task_id_blocks_1024::2          127                       # Occupied blocks per task id
589system.cpu.dcache.tags.occ_task_id_percent::1024            1                       # Percentage of cache occupancy per task id
590system.cpu.dcache.tags.tag_accesses         143788645                       # Number of tag accesses
591system.cpu.dcache.tags.data_accesses        143788645                       # Number of data accesses
592system.cpu.dcache.ReadReq_hits::cpu.data     36725212                       # number of ReadReq hits
593system.cpu.dcache.ReadReq_hits::total        36725212                       # number of ReadReq hits
594system.cpu.dcache.WriteReq_hits::cpu.data     31345825                       # number of WriteReq hits
595system.cpu.dcache.WriteReq_hits::total       31345825                       # number of WriteReq hits
596system.cpu.dcache.demand_hits::cpu.data      68071037                       # number of demand (read+write) hits
597system.cpu.dcache.demand_hits::total         68071037                       # number of demand (read+write) hits
598system.cpu.dcache.overall_hits::cpu.data     68071037                       # number of overall hits
599system.cpu.dcache.overall_hits::total        68071037                       # number of overall hits
600system.cpu.dcache.ReadReq_misses::cpu.data      2691154                       # number of ReadReq misses
601system.cpu.dcache.ReadReq_misses::total       2691154                       # number of ReadReq misses
602system.cpu.dcache.WriteReq_misses::cpu.data        93927                       # number of WriteReq misses
603system.cpu.dcache.WriteReq_misses::total        93927                       # number of WriteReq misses
604system.cpu.dcache.demand_misses::cpu.data      2785081                       # number of demand (read+write) misses
605system.cpu.dcache.demand_misses::total        2785081                       # number of demand (read+write) misses
606system.cpu.dcache.overall_misses::cpu.data      2785081                       # number of overall misses
607system.cpu.dcache.overall_misses::total       2785081                       # number of overall misses
608system.cpu.dcache.ReadReq_miss_latency::cpu.data  32304267000                       # number of ReadReq miss cycles
609system.cpu.dcache.ReadReq_miss_latency::total  32304267000                       # number of ReadReq miss cycles
610system.cpu.dcache.WriteReq_miss_latency::cpu.data   2956614994                       # number of WriteReq miss cycles
611system.cpu.dcache.WriteReq_miss_latency::total   2956614994                       # number of WriteReq miss cycles
612system.cpu.dcache.demand_miss_latency::cpu.data  35260881994                       # number of demand (read+write) miss cycles
613system.cpu.dcache.demand_miss_latency::total  35260881994                       # number of demand (read+write) miss cycles
614system.cpu.dcache.overall_miss_latency::cpu.data  35260881994                       # number of overall miss cycles
615system.cpu.dcache.overall_miss_latency::total  35260881994                       # number of overall miss cycles
616system.cpu.dcache.ReadReq_accesses::cpu.data     39416366                       # number of ReadReq accesses(hits+misses)
617system.cpu.dcache.ReadReq_accesses::total     39416366                       # number of ReadReq accesses(hits+misses)
618system.cpu.dcache.WriteReq_accesses::cpu.data     31439752                       # number of WriteReq accesses(hits+misses)
619system.cpu.dcache.WriteReq_accesses::total     31439752                       # number of WriteReq accesses(hits+misses)
620system.cpu.dcache.demand_accesses::cpu.data     70856118                       # number of demand (read+write) accesses
621system.cpu.dcache.demand_accesses::total     70856118                       # number of demand (read+write) accesses
622system.cpu.dcache.overall_accesses::cpu.data     70856118                       # number of overall (read+write) accesses
623system.cpu.dcache.overall_accesses::total     70856118                       # number of overall (read+write) accesses
624system.cpu.dcache.ReadReq_miss_rate::cpu.data     0.068275                       # miss rate for ReadReq accesses
625system.cpu.dcache.ReadReq_miss_rate::total     0.068275                       # miss rate for ReadReq accesses
626system.cpu.dcache.WriteReq_miss_rate::cpu.data     0.002988                       # miss rate for WriteReq accesses
627system.cpu.dcache.WriteReq_miss_rate::total     0.002988                       # miss rate for WriteReq accesses
628system.cpu.dcache.demand_miss_rate::cpu.data     0.039306                       # miss rate for demand accesses
629system.cpu.dcache.demand_miss_rate::total     0.039306                       # miss rate for demand accesses
630system.cpu.dcache.overall_miss_rate::cpu.data     0.039306                       # miss rate for overall accesses
631system.cpu.dcache.overall_miss_rate::total     0.039306                       # miss rate for overall accesses
632system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 12003.871573                       # average ReadReq miss latency
633system.cpu.dcache.ReadReq_avg_miss_latency::total 12003.871573                       # average ReadReq miss latency
634system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 31477.796523                       # average WriteReq miss latency
635system.cpu.dcache.WriteReq_avg_miss_latency::total 31477.796523                       # average WriteReq miss latency
636system.cpu.dcache.demand_avg_miss_latency::cpu.data 12660.630694                       # average overall miss latency
637system.cpu.dcache.demand_avg_miss_latency::total 12660.630694                       # average overall miss latency
638system.cpu.dcache.overall_avg_miss_latency::cpu.data 12660.630694                       # average overall miss latency
639system.cpu.dcache.overall_avg_miss_latency::total 12660.630694                       # average overall miss latency
640system.cpu.dcache.blocked_cycles::no_mshrs       221476                       # number of cycles access was blocked
641system.cpu.dcache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
642system.cpu.dcache.blocked::no_mshrs             43220                       # number of cycles access was blocked
643system.cpu.dcache.blocked::no_targets               0                       # number of cycles access was blocked
644system.cpu.dcache.avg_blocked_cycles::no_mshrs     5.124387                       # average number of cycles each access was blocked
645system.cpu.dcache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
646system.cpu.dcache.fast_writes                       0                       # number of fast writes performed
647system.cpu.dcache.cache_copies                      0                       # number of cache copies performed
648system.cpu.dcache.writebacks::writebacks      2066601                       # number of writebacks
649system.cpu.dcache.writebacks::total           2066601                       # number of writebacks
650system.cpu.dcache.ReadReq_mshr_hits::cpu.data       696788                       # number of ReadReq MSHR hits
651system.cpu.dcache.ReadReq_mshr_hits::total       696788                       # number of ReadReq MSHR hits
652system.cpu.dcache.WriteReq_mshr_hits::cpu.data        11883                       # number of WriteReq MSHR hits
653system.cpu.dcache.WriteReq_mshr_hits::total        11883                       # number of WriteReq MSHR hits
654system.cpu.dcache.demand_mshr_hits::cpu.data       708671                       # number of demand (read+write) MSHR hits
655system.cpu.dcache.demand_mshr_hits::total       708671                       # number of demand (read+write) MSHR hits
656system.cpu.dcache.overall_mshr_hits::cpu.data       708671                       # number of overall MSHR hits
657system.cpu.dcache.overall_mshr_hits::total       708671                       # number of overall MSHR hits
658system.cpu.dcache.ReadReq_mshr_misses::cpu.data      1994366                       # number of ReadReq MSHR misses
659system.cpu.dcache.ReadReq_mshr_misses::total      1994366                       # number of ReadReq MSHR misses
660system.cpu.dcache.WriteReq_mshr_misses::cpu.data        82044                       # number of WriteReq MSHR misses
661system.cpu.dcache.WriteReq_mshr_misses::total        82044                       # number of WriteReq MSHR misses
662system.cpu.dcache.demand_mshr_misses::cpu.data      2076410                       # number of demand (read+write) MSHR misses
663system.cpu.dcache.demand_mshr_misses::total      2076410                       # number of demand (read+write) MSHR misses
664system.cpu.dcache.overall_mshr_misses::cpu.data      2076410                       # number of overall MSHR misses
665system.cpu.dcache.overall_mshr_misses::total      2076410                       # number of overall MSHR misses
666system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data  24195993500                       # number of ReadReq MSHR miss cycles
667system.cpu.dcache.ReadReq_mshr_miss_latency::total  24195993500                       # number of ReadReq MSHR miss cycles
668system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data   2799396995                       # number of WriteReq MSHR miss cycles
669system.cpu.dcache.WriteReq_mshr_miss_latency::total   2799396995                       # number of WriteReq MSHR miss cycles
670system.cpu.dcache.demand_mshr_miss_latency::cpu.data  26995390495                       # number of demand (read+write) MSHR miss cycles
671system.cpu.dcache.demand_mshr_miss_latency::total  26995390495                       # number of demand (read+write) MSHR miss cycles
672system.cpu.dcache.overall_mshr_miss_latency::cpu.data  26995390495                       # number of overall MSHR miss cycles
673system.cpu.dcache.overall_mshr_miss_latency::total  26995390495                       # number of overall MSHR miss cycles
674system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data     0.050597                       # mshr miss rate for ReadReq accesses
675system.cpu.dcache.ReadReq_mshr_miss_rate::total     0.050597                       # mshr miss rate for ReadReq accesses
676system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data     0.002610                       # mshr miss rate for WriteReq accesses
677system.cpu.dcache.WriteReq_mshr_miss_rate::total     0.002610                       # mshr miss rate for WriteReq accesses
678system.cpu.dcache.demand_mshr_miss_rate::cpu.data     0.029305                       # mshr miss rate for demand accesses
679system.cpu.dcache.demand_mshr_miss_rate::total     0.029305                       # mshr miss rate for demand accesses
680system.cpu.dcache.overall_mshr_miss_rate::cpu.data     0.029305                       # mshr miss rate for overall accesses
681system.cpu.dcache.overall_mshr_miss_rate::total     0.029305                       # mshr miss rate for overall accesses
682system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 12132.173082                       # average ReadReq mshr miss latency
683system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 12132.173082                       # average ReadReq mshr miss latency
684system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 34120.679087                       # average WriteReq mshr miss latency
685system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 34120.679087                       # average WriteReq mshr miss latency
686system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 13000.992335                       # average overall mshr miss latency
687system.cpu.dcache.demand_avg_mshr_miss_latency::total 13000.992335                       # average overall mshr miss latency
688system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 13000.992335                       # average overall mshr miss latency
689system.cpu.dcache.overall_avg_mshr_miss_latency::total 13000.992335                       # average overall mshr miss latency
690system.cpu.dcache.no_allocate_misses                0                       # Number of misses that were no-allocate
691system.cpu.icache.tags.replacements                53                       # number of replacements
692system.cpu.icache.tags.tagsinuse           825.039758                       # Cycle average of tags in use
693system.cpu.icache.tags.total_refs            27442574                       # Total number of references to valid blocks.
694system.cpu.icache.tags.sampled_refs              1013                       # Sample count of references to valid blocks.
695system.cpu.icache.tags.avg_refs          27090.398815                       # Average number of references to valid blocks.
696system.cpu.icache.tags.warmup_cycle                 0                       # Cycle when the warmup percentage was hit.
697system.cpu.icache.tags.occ_blocks::cpu.inst   825.039758                       # Average occupied blocks per requestor
698system.cpu.icache.tags.occ_percent::cpu.inst     0.402851                       # Average percentage of cache occupancy
699system.cpu.icache.tags.occ_percent::total     0.402851                       # Average percentage of cache occupancy
700system.cpu.icache.tags.occ_task_id_blocks::1024          960                       # Occupied blocks per task id
701system.cpu.icache.tags.age_task_id_blocks_1024::0           51                       # Occupied blocks per task id
702system.cpu.icache.tags.age_task_id_blocks_1024::2           25                       # Occupied blocks per task id
703system.cpu.icache.tags.age_task_id_blocks_1024::3           14                       # Occupied blocks per task id
704system.cpu.icache.tags.age_task_id_blocks_1024::4          870                       # Occupied blocks per task id
705system.cpu.icache.tags.occ_task_id_percent::1024     0.468750                       # Percentage of cache occupancy per task id
706system.cpu.icache.tags.tag_accesses          54888808                       # Number of tag accesses
707system.cpu.icache.tags.data_accesses         54888808                       # Number of data accesses
708system.cpu.icache.ReadReq_hits::cpu.inst     27442574                       # number of ReadReq hits
709system.cpu.icache.ReadReq_hits::total        27442574                       # number of ReadReq hits
710system.cpu.icache.demand_hits::cpu.inst      27442574                       # number of demand (read+write) hits
711system.cpu.icache.demand_hits::total         27442574                       # number of demand (read+write) hits
712system.cpu.icache.overall_hits::cpu.inst     27442574                       # number of overall hits
713system.cpu.icache.overall_hits::total        27442574                       # number of overall hits
714system.cpu.icache.ReadReq_misses::cpu.inst         1323                       # number of ReadReq misses
715system.cpu.icache.ReadReq_misses::total          1323                       # number of ReadReq misses
716system.cpu.icache.demand_misses::cpu.inst         1323                       # number of demand (read+write) misses
717system.cpu.icache.demand_misses::total           1323                       # number of demand (read+write) misses
718system.cpu.icache.overall_misses::cpu.inst         1323                       # number of overall misses
719system.cpu.icache.overall_misses::total          1323                       # number of overall misses
720system.cpu.icache.ReadReq_miss_latency::cpu.inst     97204000                       # number of ReadReq miss cycles
721system.cpu.icache.ReadReq_miss_latency::total     97204000                       # number of ReadReq miss cycles
722system.cpu.icache.demand_miss_latency::cpu.inst     97204000                       # number of demand (read+write) miss cycles
723system.cpu.icache.demand_miss_latency::total     97204000                       # number of demand (read+write) miss cycles
724system.cpu.icache.overall_miss_latency::cpu.inst     97204000                       # number of overall miss cycles
725system.cpu.icache.overall_miss_latency::total     97204000                       # number of overall miss cycles
726system.cpu.icache.ReadReq_accesses::cpu.inst     27443897                       # number of ReadReq accesses(hits+misses)
727system.cpu.icache.ReadReq_accesses::total     27443897                       # number of ReadReq accesses(hits+misses)
728system.cpu.icache.demand_accesses::cpu.inst     27443897                       # number of demand (read+write) accesses
729system.cpu.icache.demand_accesses::total     27443897                       # number of demand (read+write) accesses
730system.cpu.icache.overall_accesses::cpu.inst     27443897                       # number of overall (read+write) accesses
731system.cpu.icache.overall_accesses::total     27443897                       # number of overall (read+write) accesses
732system.cpu.icache.ReadReq_miss_rate::cpu.inst     0.000048                       # miss rate for ReadReq accesses
733system.cpu.icache.ReadReq_miss_rate::total     0.000048                       # miss rate for ReadReq accesses
734system.cpu.icache.demand_miss_rate::cpu.inst     0.000048                       # miss rate for demand accesses
735system.cpu.icache.demand_miss_rate::total     0.000048                       # miss rate for demand accesses
736system.cpu.icache.overall_miss_rate::cpu.inst     0.000048                       # miss rate for overall accesses
737system.cpu.icache.overall_miss_rate::total     0.000048                       # miss rate for overall accesses
738system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 73472.411187                       # average ReadReq miss latency
739system.cpu.icache.ReadReq_avg_miss_latency::total 73472.411187                       # average ReadReq miss latency
740system.cpu.icache.demand_avg_miss_latency::cpu.inst 73472.411187                       # average overall miss latency
741system.cpu.icache.demand_avg_miss_latency::total 73472.411187                       # average overall miss latency
742system.cpu.icache.overall_avg_miss_latency::cpu.inst 73472.411187                       # average overall miss latency
743system.cpu.icache.overall_avg_miss_latency::total 73472.411187                       # average overall miss latency
744system.cpu.icache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
745system.cpu.icache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
746system.cpu.icache.blocked::no_mshrs                 0                       # number of cycles access was blocked
747system.cpu.icache.blocked::no_targets               0                       # number of cycles access was blocked
748system.cpu.icache.avg_blocked_cycles::no_mshrs          nan                       # average number of cycles each access was blocked
749system.cpu.icache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
750system.cpu.icache.fast_writes                       0                       # number of fast writes performed
751system.cpu.icache.cache_copies                      0                       # number of cache copies performed
752system.cpu.icache.writebacks::writebacks           53                       # number of writebacks
753system.cpu.icache.writebacks::total                53                       # number of writebacks
754system.cpu.icache.ReadReq_mshr_hits::cpu.inst          309                       # number of ReadReq MSHR hits
755system.cpu.icache.ReadReq_mshr_hits::total          309                       # number of ReadReq MSHR hits
756system.cpu.icache.demand_mshr_hits::cpu.inst          309                       # number of demand (read+write) MSHR hits
757system.cpu.icache.demand_mshr_hits::total          309                       # number of demand (read+write) MSHR hits
758system.cpu.icache.overall_mshr_hits::cpu.inst          309                       # number of overall MSHR hits
759system.cpu.icache.overall_mshr_hits::total          309                       # number of overall MSHR hits
760system.cpu.icache.ReadReq_mshr_misses::cpu.inst         1014                       # number of ReadReq MSHR misses
761system.cpu.icache.ReadReq_mshr_misses::total         1014                       # number of ReadReq MSHR misses
762system.cpu.icache.demand_mshr_misses::cpu.inst         1014                       # number of demand (read+write) MSHR misses
763system.cpu.icache.demand_mshr_misses::total         1014                       # number of demand (read+write) MSHR misses
764system.cpu.icache.overall_mshr_misses::cpu.inst         1014                       # number of overall MSHR misses
765system.cpu.icache.overall_mshr_misses::total         1014                       # number of overall MSHR misses
766system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst     77418000                       # number of ReadReq MSHR miss cycles
767system.cpu.icache.ReadReq_mshr_miss_latency::total     77418000                       # number of ReadReq MSHR miss cycles
768system.cpu.icache.demand_mshr_miss_latency::cpu.inst     77418000                       # number of demand (read+write) MSHR miss cycles
769system.cpu.icache.demand_mshr_miss_latency::total     77418000                       # number of demand (read+write) MSHR miss cycles
770system.cpu.icache.overall_mshr_miss_latency::cpu.inst     77418000                       # number of overall MSHR miss cycles
771system.cpu.icache.overall_mshr_miss_latency::total     77418000                       # number of overall MSHR miss cycles
772system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst     0.000037                       # mshr miss rate for ReadReq accesses
773system.cpu.icache.ReadReq_mshr_miss_rate::total     0.000037                       # mshr miss rate for ReadReq accesses
774system.cpu.icache.demand_mshr_miss_rate::cpu.inst     0.000037                       # mshr miss rate for demand accesses
775system.cpu.icache.demand_mshr_miss_rate::total     0.000037                       # mshr miss rate for demand accesses
776system.cpu.icache.overall_mshr_miss_rate::cpu.inst     0.000037                       # mshr miss rate for overall accesses
777system.cpu.icache.overall_mshr_miss_rate::total     0.000037                       # mshr miss rate for overall accesses
778system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 76349.112426                       # average ReadReq mshr miss latency
779system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 76349.112426                       # average ReadReq mshr miss latency
780system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 76349.112426                       # average overall mshr miss latency
781system.cpu.icache.demand_avg_mshr_miss_latency::total 76349.112426                       # average overall mshr miss latency
782system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 76349.112426                       # average overall mshr miss latency
783system.cpu.icache.overall_avg_mshr_miss_latency::total 76349.112426                       # average overall mshr miss latency
784system.cpu.icache.no_allocate_misses                0                       # Number of misses that were no-allocate
785system.cpu.l2cache.tags.replacements              493                       # number of replacements
786system.cpu.l2cache.tags.tagsinuse        20712.318868                       # Cycle average of tags in use
787system.cpu.l2cache.tags.total_refs            4035103                       # Total number of references to valid blocks.
788system.cpu.l2cache.tags.sampled_refs            30411                       # Sample count of references to valid blocks.
789system.cpu.l2cache.tags.avg_refs           132.685640                       # Average number of references to valid blocks.
790system.cpu.l2cache.tags.warmup_cycle                0                       # Cycle when the warmup percentage was hit.
791system.cpu.l2cache.tags.occ_blocks::writebacks 19791.559632                       # Average occupied blocks per requestor
792system.cpu.l2cache.tags.occ_blocks::cpu.inst   674.841856                       # Average occupied blocks per requestor
793system.cpu.l2cache.tags.occ_blocks::cpu.data   245.917380                       # Average occupied blocks per requestor
794system.cpu.l2cache.tags.occ_percent::writebacks     0.603990                       # Average percentage of cache occupancy
795system.cpu.l2cache.tags.occ_percent::cpu.inst     0.020595                       # Average percentage of cache occupancy
796system.cpu.l2cache.tags.occ_percent::cpu.data     0.007505                       # Average percentage of cache occupancy
797system.cpu.l2cache.tags.occ_percent::total     0.632090                       # Average percentage of cache occupancy
798system.cpu.l2cache.tags.occ_task_id_blocks::1024        29918                       # Occupied blocks per task id
799system.cpu.l2cache.tags.age_task_id_blocks_1024::0           61                       # Occupied blocks per task id
800system.cpu.l2cache.tags.age_task_id_blocks_1024::1           66                       # Occupied blocks per task id
801system.cpu.l2cache.tags.age_task_id_blocks_1024::2          782                       # Occupied blocks per task id
802system.cpu.l2cache.tags.age_task_id_blocks_1024::3         1386                       # Occupied blocks per task id
803system.cpu.l2cache.tags.age_task_id_blocks_1024::4        27623                       # Occupied blocks per task id
804system.cpu.l2cache.tags.occ_task_id_percent::1024     0.913025                       # Percentage of cache occupancy per task id
805system.cpu.l2cache.tags.tag_accesses         33310473                       # Number of tag accesses
806system.cpu.l2cache.tags.data_accesses        33310473                       # Number of data accesses
807system.cpu.l2cache.WritebackDirty_hits::writebacks      2066601                       # number of WritebackDirty hits
808system.cpu.l2cache.WritebackDirty_hits::total      2066601                       # number of WritebackDirty hits
809system.cpu.l2cache.WritebackClean_hits::writebacks           53                       # number of WritebackClean hits
810system.cpu.l2cache.WritebackClean_hits::total           53                       # number of WritebackClean hits
811system.cpu.l2cache.UpgradeReq_hits::cpu.data            1                       # number of UpgradeReq hits
812system.cpu.l2cache.UpgradeReq_hits::total            1                       # number of UpgradeReq hits
813system.cpu.l2cache.ReadExReq_hits::cpu.data        53071                       # number of ReadExReq hits
814system.cpu.l2cache.ReadExReq_hits::total        53071                       # number of ReadExReq hits
815system.cpu.l2cache.ReadCleanReq_hits::cpu.inst           16                       # number of ReadCleanReq hits
816system.cpu.l2cache.ReadCleanReq_hits::total           16                       # number of ReadCleanReq hits
817system.cpu.l2cache.ReadSharedReq_hits::cpu.data      1993914                       # number of ReadSharedReq hits
818system.cpu.l2cache.ReadSharedReq_hits::total      1993914                       # number of ReadSharedReq hits
819system.cpu.l2cache.demand_hits::cpu.inst           16                       # number of demand (read+write) hits
820system.cpu.l2cache.demand_hits::cpu.data      2046985                       # number of demand (read+write) hits
821system.cpu.l2cache.demand_hits::total         2047001                       # number of demand (read+write) hits
822system.cpu.l2cache.overall_hits::cpu.inst           16                       # number of overall hits
823system.cpu.l2cache.overall_hits::cpu.data      2046985                       # number of overall hits
824system.cpu.l2cache.overall_hits::total        2047001                       # number of overall hits
825system.cpu.l2cache.ReadExReq_misses::cpu.data        28998                       # number of ReadExReq misses
826system.cpu.l2cache.ReadExReq_misses::total        28998                       # number of ReadExReq misses
827system.cpu.l2cache.ReadCleanReq_misses::cpu.inst          998                       # number of ReadCleanReq misses
828system.cpu.l2cache.ReadCleanReq_misses::total          998                       # number of ReadCleanReq misses
829system.cpu.l2cache.ReadSharedReq_misses::cpu.data          426                       # number of ReadSharedReq misses
830system.cpu.l2cache.ReadSharedReq_misses::total          426                       # number of ReadSharedReq misses
831system.cpu.l2cache.demand_misses::cpu.inst          998                       # number of demand (read+write) misses
832system.cpu.l2cache.demand_misses::cpu.data        29424                       # number of demand (read+write) misses
833system.cpu.l2cache.demand_misses::total         30422                       # number of demand (read+write) misses
834system.cpu.l2cache.overall_misses::cpu.inst          998                       # number of overall misses
835system.cpu.l2cache.overall_misses::cpu.data        29424                       # number of overall misses
836system.cpu.l2cache.overall_misses::total        30422                       # number of overall misses
837system.cpu.l2cache.ReadExReq_miss_latency::cpu.data   2118138000                       # number of ReadExReq miss cycles
838system.cpu.l2cache.ReadExReq_miss_latency::total   2118138000                       # number of ReadExReq miss cycles
839system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst     75717000                       # number of ReadCleanReq miss cycles
840system.cpu.l2cache.ReadCleanReq_miss_latency::total     75717000                       # number of ReadCleanReq miss cycles
841system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data     32704000                       # number of ReadSharedReq miss cycles
842system.cpu.l2cache.ReadSharedReq_miss_latency::total     32704000                       # number of ReadSharedReq miss cycles
843system.cpu.l2cache.demand_miss_latency::cpu.inst     75717000                       # number of demand (read+write) miss cycles
844system.cpu.l2cache.demand_miss_latency::cpu.data   2150842000                       # number of demand (read+write) miss cycles
845system.cpu.l2cache.demand_miss_latency::total   2226559000                       # number of demand (read+write) miss cycles
846system.cpu.l2cache.overall_miss_latency::cpu.inst     75717000                       # number of overall miss cycles
847system.cpu.l2cache.overall_miss_latency::cpu.data   2150842000                       # number of overall miss cycles
848system.cpu.l2cache.overall_miss_latency::total   2226559000                       # number of overall miss cycles
849system.cpu.l2cache.WritebackDirty_accesses::writebacks      2066601                       # number of WritebackDirty accesses(hits+misses)
850system.cpu.l2cache.WritebackDirty_accesses::total      2066601                       # number of WritebackDirty accesses(hits+misses)
851system.cpu.l2cache.WritebackClean_accesses::writebacks           53                       # number of WritebackClean accesses(hits+misses)
852system.cpu.l2cache.WritebackClean_accesses::total           53                       # number of WritebackClean accesses(hits+misses)
853system.cpu.l2cache.UpgradeReq_accesses::cpu.data            1                       # number of UpgradeReq accesses(hits+misses)
854system.cpu.l2cache.UpgradeReq_accesses::total            1                       # number of UpgradeReq accesses(hits+misses)
855system.cpu.l2cache.ReadExReq_accesses::cpu.data        82069                       # number of ReadExReq accesses(hits+misses)
856system.cpu.l2cache.ReadExReq_accesses::total        82069                       # number of ReadExReq accesses(hits+misses)
857system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst         1014                       # number of ReadCleanReq accesses(hits+misses)
858system.cpu.l2cache.ReadCleanReq_accesses::total         1014                       # number of ReadCleanReq accesses(hits+misses)
859system.cpu.l2cache.ReadSharedReq_accesses::cpu.data      1994340                       # number of ReadSharedReq accesses(hits+misses)
860system.cpu.l2cache.ReadSharedReq_accesses::total      1994340                       # number of ReadSharedReq accesses(hits+misses)
861system.cpu.l2cache.demand_accesses::cpu.inst         1014                       # number of demand (read+write) accesses
862system.cpu.l2cache.demand_accesses::cpu.data      2076409                       # number of demand (read+write) accesses
863system.cpu.l2cache.demand_accesses::total      2077423                       # number of demand (read+write) accesses
864system.cpu.l2cache.overall_accesses::cpu.inst         1014                       # number of overall (read+write) accesses
865system.cpu.l2cache.overall_accesses::cpu.data      2076409                       # number of overall (read+write) accesses
866system.cpu.l2cache.overall_accesses::total      2077423                       # number of overall (read+write) accesses
867system.cpu.l2cache.ReadExReq_miss_rate::cpu.data     0.353337                       # miss rate for ReadExReq accesses
868system.cpu.l2cache.ReadExReq_miss_rate::total     0.353337                       # miss rate for ReadExReq accesses
869system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst     0.984221                       # miss rate for ReadCleanReq accesses
870system.cpu.l2cache.ReadCleanReq_miss_rate::total     0.984221                       # miss rate for ReadCleanReq accesses
871system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data     0.000214                       # miss rate for ReadSharedReq accesses
872system.cpu.l2cache.ReadSharedReq_miss_rate::total     0.000214                       # miss rate for ReadSharedReq accesses
873system.cpu.l2cache.demand_miss_rate::cpu.inst     0.984221                       # miss rate for demand accesses
874system.cpu.l2cache.demand_miss_rate::cpu.data     0.014171                       # miss rate for demand accesses
875system.cpu.l2cache.demand_miss_rate::total     0.014644                       # miss rate for demand accesses
876system.cpu.l2cache.overall_miss_rate::cpu.inst     0.984221                       # miss rate for overall accesses
877system.cpu.l2cache.overall_miss_rate::cpu.data     0.014171                       # miss rate for overall accesses
878system.cpu.l2cache.overall_miss_rate::total     0.014644                       # miss rate for overall accesses
879system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 73044.278916                       # average ReadExReq miss latency
880system.cpu.l2cache.ReadExReq_avg_miss_latency::total 73044.278916                       # average ReadExReq miss latency
881system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 75868.737475                       # average ReadCleanReq miss latency
882system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 75868.737475                       # average ReadCleanReq miss latency
883system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 76769.953052                       # average ReadSharedReq miss latency
884system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 76769.953052                       # average ReadSharedReq miss latency
885system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 75868.737475                       # average overall miss latency
886system.cpu.l2cache.demand_avg_miss_latency::cpu.data 73098.219141                       # average overall miss latency
887system.cpu.l2cache.demand_avg_miss_latency::total 73189.106568                       # average overall miss latency
888system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 75868.737475                       # average overall miss latency
889system.cpu.l2cache.overall_avg_miss_latency::cpu.data 73098.219141                       # average overall miss latency
890system.cpu.l2cache.overall_avg_miss_latency::total 73189.106568                       # average overall miss latency
891system.cpu.l2cache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
892system.cpu.l2cache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
893system.cpu.l2cache.blocked::no_mshrs                0                       # number of cycles access was blocked
894system.cpu.l2cache.blocked::no_targets              0                       # number of cycles access was blocked
895system.cpu.l2cache.avg_blocked_cycles::no_mshrs          nan                       # average number of cycles each access was blocked
896system.cpu.l2cache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
897system.cpu.l2cache.fast_writes                      0                       # number of fast writes performed
898system.cpu.l2cache.cache_copies                     0                       # number of cache copies performed
899system.cpu.l2cache.writebacks::writebacks          190                       # number of writebacks
900system.cpu.l2cache.writebacks::total              190                       # number of writebacks
901system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data        28998                       # number of ReadExReq MSHR misses
902system.cpu.l2cache.ReadExReq_mshr_misses::total        28998                       # number of ReadExReq MSHR misses
903system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst          998                       # number of ReadCleanReq MSHR misses
904system.cpu.l2cache.ReadCleanReq_mshr_misses::total          998                       # number of ReadCleanReq MSHR misses
905system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data          426                       # number of ReadSharedReq MSHR misses
906system.cpu.l2cache.ReadSharedReq_mshr_misses::total          426                       # number of ReadSharedReq MSHR misses
907system.cpu.l2cache.demand_mshr_misses::cpu.inst          998                       # number of demand (read+write) MSHR misses
908system.cpu.l2cache.demand_mshr_misses::cpu.data        29424                       # number of demand (read+write) MSHR misses
909system.cpu.l2cache.demand_mshr_misses::total        30422                       # number of demand (read+write) MSHR misses
910system.cpu.l2cache.overall_mshr_misses::cpu.inst          998                       # number of overall MSHR misses
911system.cpu.l2cache.overall_mshr_misses::cpu.data        29424                       # number of overall MSHR misses
912system.cpu.l2cache.overall_mshr_misses::total        30422                       # number of overall MSHR misses
913system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data   1828158000                       # number of ReadExReq MSHR miss cycles
914system.cpu.l2cache.ReadExReq_mshr_miss_latency::total   1828158000                       # number of ReadExReq MSHR miss cycles
915system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst     65737000                       # number of ReadCleanReq MSHR miss cycles
916system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total     65737000                       # number of ReadCleanReq MSHR miss cycles
917system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data     28444000                       # number of ReadSharedReq MSHR miss cycles
918system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total     28444000                       # number of ReadSharedReq MSHR miss cycles
919system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst     65737000                       # number of demand (read+write) MSHR miss cycles
920system.cpu.l2cache.demand_mshr_miss_latency::cpu.data   1856602000                       # number of demand (read+write) MSHR miss cycles
921system.cpu.l2cache.demand_mshr_miss_latency::total   1922339000                       # number of demand (read+write) MSHR miss cycles
922system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst     65737000                       # number of overall MSHR miss cycles
923system.cpu.l2cache.overall_mshr_miss_latency::cpu.data   1856602000                       # number of overall MSHR miss cycles
924system.cpu.l2cache.overall_mshr_miss_latency::total   1922339000                       # number of overall MSHR miss cycles
925system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data     0.353337                       # mshr miss rate for ReadExReq accesses
926system.cpu.l2cache.ReadExReq_mshr_miss_rate::total     0.353337                       # mshr miss rate for ReadExReq accesses
927system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst     0.984221                       # mshr miss rate for ReadCleanReq accesses
928system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total     0.984221                       # mshr miss rate for ReadCleanReq accesses
929system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data     0.000214                       # mshr miss rate for ReadSharedReq accesses
930system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total     0.000214                       # mshr miss rate for ReadSharedReq accesses
931system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst     0.984221                       # mshr miss rate for demand accesses
932system.cpu.l2cache.demand_mshr_miss_rate::cpu.data     0.014171                       # mshr miss rate for demand accesses
933system.cpu.l2cache.demand_mshr_miss_rate::total     0.014644                       # mshr miss rate for demand accesses
934system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst     0.984221                       # mshr miss rate for overall accesses
935system.cpu.l2cache.overall_mshr_miss_rate::cpu.data     0.014171                       # mshr miss rate for overall accesses
936system.cpu.l2cache.overall_mshr_miss_rate::total     0.014644                       # mshr miss rate for overall accesses
937system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 63044.278916                       # average ReadExReq mshr miss latency
938system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 63044.278916                       # average ReadExReq mshr miss latency
939system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 65868.737475                       # average ReadCleanReq mshr miss latency
940system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 65868.737475                       # average ReadCleanReq mshr miss latency
941system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 66769.953052                       # average ReadSharedReq mshr miss latency
942system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 66769.953052                       # average ReadSharedReq mshr miss latency
943system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 65868.737475                       # average overall mshr miss latency
944system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 63098.219141                       # average overall mshr miss latency
945system.cpu.l2cache.demand_avg_mshr_miss_latency::total 63189.106568                       # average overall mshr miss latency
946system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 65868.737475                       # average overall mshr miss latency
947system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 63098.219141                       # average overall mshr miss latency
948system.cpu.l2cache.overall_avg_mshr_miss_latency::total 63189.106568                       # average overall mshr miss latency
949system.cpu.l2cache.no_allocate_misses               0                       # Number of misses that were no-allocate
950system.cpu.toL2Bus.snoop_filter.tot_requests      4149790                       # Total number of requests made to the snoop filter.
951system.cpu.toL2Bus.snoop_filter.hit_single_requests      2072370                       # Number of requests hitting in the snoop filter with a single holder of the requested data.
952system.cpu.toL2Bus.snoop_filter.hit_multi_requests           42                       # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
953system.cpu.toL2Bus.snoop_filter.tot_snoops          279                       # Total number of snoops made to the snoop filter.
954system.cpu.toL2Bus.snoop_filter.hit_single_snoops          279                       # Number of snoops hitting in the snoop filter with a single holder of the requested data.
955system.cpu.toL2Bus.snoop_filter.hit_multi_snoops            0                       # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data.
956system.cpu.toL2Bus.trans_dist::ReadResp       1995354                       # Transaction distribution
957system.cpu.toL2Bus.trans_dist::WritebackDirty      2066791                       # Transaction distribution
958system.cpu.toL2Bus.trans_dist::WritebackClean           53                       # Transaction distribution
959system.cpu.toL2Bus.trans_dist::CleanEvict         5974                       # Transaction distribution
960system.cpu.toL2Bus.trans_dist::UpgradeReq            1                       # Transaction distribution
961system.cpu.toL2Bus.trans_dist::UpgradeResp            1                       # Transaction distribution
962system.cpu.toL2Bus.trans_dist::ReadExReq        82069                       # Transaction distribution
963system.cpu.toL2Bus.trans_dist::ReadExResp        82069                       # Transaction distribution
964system.cpu.toL2Bus.trans_dist::ReadCleanReq         1014                       # Transaction distribution
965system.cpu.toL2Bus.trans_dist::ReadSharedReq      1994340                       # Transaction distribution
966system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side         2081                       # Packet count per connected master and slave (bytes)
967system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side      6225092                       # Packet count per connected master and slave (bytes)
968system.cpu.toL2Bus.pkt_count::total           6227173                       # Packet count per connected master and slave (bytes)
969system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side        68288                       # Cumulative packet size per connected master and slave (bytes)
970system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side    265152640                       # Cumulative packet size per connected master and slave (bytes)
971system.cpu.toL2Bus.pkt_size::total          265220928                       # Cumulative packet size per connected master and slave (bytes)
972system.cpu.toL2Bus.snoops                         493                       # Total snoops (count)
973system.cpu.toL2Bus.snoop_fanout::samples      2077917                       # Request fanout histogram
974system.cpu.toL2Bus.snoop_fanout::mean        0.000156                       # Request fanout histogram
975system.cpu.toL2Bus.snoop_fanout::stdev       0.012505                       # Request fanout histogram
976system.cpu.toL2Bus.snoop_fanout::underflows            0      0.00%      0.00% # Request fanout histogram
977system.cpu.toL2Bus.snoop_fanout::0            2077592     99.98%     99.98% # Request fanout histogram
978system.cpu.toL2Bus.snoop_fanout::1                325      0.02%    100.00% # Request fanout histogram
979system.cpu.toL2Bus.snoop_fanout::2                  0      0.00%    100.00% # Request fanout histogram
980system.cpu.toL2Bus.snoop_fanout::overflows            0      0.00%    100.00% # Request fanout histogram
981system.cpu.toL2Bus.snoop_fanout::min_value            0                       # Request fanout histogram
982system.cpu.toL2Bus.snoop_fanout::max_value            1                       # Request fanout histogram
983system.cpu.toL2Bus.snoop_fanout::total        2077917                       # Request fanout histogram
984system.cpu.toL2Bus.reqLayer0.occupancy     4141549000                       # Layer occupancy (ticks)
985system.cpu.toL2Bus.reqLayer0.utilization          6.7                       # Layer utilization (%)
986system.cpu.toL2Bus.respLayer0.occupancy       1521000                       # Layer occupancy (ticks)
987system.cpu.toL2Bus.respLayer0.utilization          0.0                       # Layer utilization (%)
988system.cpu.toL2Bus.respLayer1.occupancy    3114614000                       # Layer occupancy (ticks)
989system.cpu.toL2Bus.respLayer1.utilization          5.1                       # Layer utilization (%)
990system.membus.trans_dist::ReadResp               1424                       # Transaction distribution
991system.membus.trans_dist::WritebackDirty          190                       # Transaction distribution
992system.membus.trans_dist::CleanEvict               24                       # Transaction distribution
993system.membus.trans_dist::ReadExReq             28998                       # Transaction distribution
994system.membus.trans_dist::ReadExResp            28998                       # Transaction distribution
995system.membus.trans_dist::ReadSharedReq          1424                       # Transaction distribution
996system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port        61058                       # Packet count per connected master and slave (bytes)
997system.membus.pkt_count_system.cpu.l2cache.mem_side::total        61058                       # Packet count per connected master and slave (bytes)
998system.membus.pkt_count::total                  61058                       # Packet count per connected master and slave (bytes)
999system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port      1959168                       # Cumulative packet size per connected master and slave (bytes)
1000system.membus.pkt_size_system.cpu.l2cache.mem_side::total      1959168                       # Cumulative packet size per connected master and slave (bytes)
1001system.membus.pkt_size::total                 1959168                       # Cumulative packet size per connected master and slave (bytes)
1002system.membus.snoops                                0                       # Total snoops (count)
1003system.membus.snoop_fanout::samples             30636                       # Request fanout histogram
1004system.membus.snoop_fanout::mean                    0                       # Request fanout histogram
1005system.membus.snoop_fanout::stdev                   0                       # Request fanout histogram
1006system.membus.snoop_fanout::underflows              0      0.00%      0.00% # Request fanout histogram
1007system.membus.snoop_fanout::0                   30636    100.00%    100.00% # Request fanout histogram
1008system.membus.snoop_fanout::1                       0      0.00%    100.00% # Request fanout histogram
1009system.membus.snoop_fanout::overflows               0      0.00%    100.00% # Request fanout histogram
1010system.membus.snoop_fanout::min_value               0                       # Request fanout histogram
1011system.membus.snoop_fanout::max_value               0                       # Request fanout histogram
1012system.membus.snoop_fanout::total               30636                       # Request fanout histogram
1013system.membus.reqLayer0.occupancy            42770500                       # Layer occupancy (ticks)
1014system.membus.reqLayer0.utilization               0.1                       # Layer utilization (%)
1015system.membus.respLayer1.occupancy          160321750                       # Layer occupancy (ticks)
1016system.membus.respLayer1.utilization              0.3                       # Layer utilization (%)
1017
1018---------- End Simulation Statistics   ----------
1019