memtest.py revision 3187
13187Srdreslin@umich.edu# Copyright (c) 2006 The Regents of The University of Michigan
23187Srdreslin@umich.edu# All rights reserved.
33187Srdreslin@umich.edu#
43187Srdreslin@umich.edu# Redistribution and use in source and binary forms, with or without
53187Srdreslin@umich.edu# modification, are permitted provided that the following conditions are
63187Srdreslin@umich.edu# met: redistributions of source code must retain the above copyright
73187Srdreslin@umich.edu# notice, this list of conditions and the following disclaimer;
83187Srdreslin@umich.edu# redistributions in binary form must reproduce the above copyright
93187Srdreslin@umich.edu# notice, this list of conditions and the following disclaimer in the
103187Srdreslin@umich.edu# documentation and/or other materials provided with the distribution;
113187Srdreslin@umich.edu# neither the name of the copyright holders nor the names of its
123187Srdreslin@umich.edu# contributors may be used to endorse or promote products derived from
133187Srdreslin@umich.edu# this software without specific prior written permission.
143187Srdreslin@umich.edu#
153187Srdreslin@umich.edu# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
163187Srdreslin@umich.edu# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
173187Srdreslin@umich.edu# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
183187Srdreslin@umich.edu# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
193187Srdreslin@umich.edu# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
203187Srdreslin@umich.edu# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
213187Srdreslin@umich.edu# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
223187Srdreslin@umich.edu# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
233187Srdreslin@umich.edu# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
243187Srdreslin@umich.edu# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
253187Srdreslin@umich.edu# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
263187Srdreslin@umich.edu#
273187Srdreslin@umich.edu# Authors: Ron Dreslinski
283187Srdreslin@umich.edu
293187Srdreslin@umich.eduimport m5
303187Srdreslin@umich.edufrom m5.objects import *
313187Srdreslin@umich.edu
323187Srdreslin@umich.edu# --------------------
333187Srdreslin@umich.edu# Base L1 Cache
343187Srdreslin@umich.edu# ====================
353187Srdreslin@umich.edu
363187Srdreslin@umich.educlass L1(BaseCache):
373187Srdreslin@umich.edu    latency = 1
383187Srdreslin@umich.edu    block_size = 64
393187Srdreslin@umich.edu    mshrs = 4
403187Srdreslin@umich.edu    tgts_per_mshr = 8
413187Srdreslin@umich.edu    protocol = CoherenceProtocol(protocol='moesi')
423187Srdreslin@umich.edu
433187Srdreslin@umich.edu# ----------------------
443187Srdreslin@umich.edu# Base L2 Cache
453187Srdreslin@umich.edu# ----------------------
463187Srdreslin@umich.edu
473187Srdreslin@umich.educlass L2(BaseCache):
483187Srdreslin@umich.edu    block_size = 64
493187Srdreslin@umich.edu    latency = 100
503187Srdreslin@umich.edu    mshrs = 92
513187Srdreslin@umich.edu    tgts_per_mshr = 16
523187Srdreslin@umich.edu    write_buffers = 8
533187Srdreslin@umich.edu
543187Srdreslin@umich.edunb_cores = 1
553187Srdreslin@umich.educpus = [ MemTest(max_loads=1e12) for i in xrange(nb_cores) ]
563187Srdreslin@umich.edu
573187Srdreslin@umich.edu# system simulated
583187Srdreslin@umich.edusystem = System(cpu = cpus, funcmem = PhysicalMemory(),
593187Srdreslin@umich.edu                physmem = PhysicalMemory(), membus = Bus())
603187Srdreslin@umich.edu
613187Srdreslin@umich.edu# l2cache & bus
623187Srdreslin@umich.edusystem.toL2Bus = Bus()
633187Srdreslin@umich.edusystem.l2c = L2(size='4MB', assoc=8)
643187Srdreslin@umich.edusystem.l2c.cpu_side = system.toL2Bus.port
653187Srdreslin@umich.edu
663187Srdreslin@umich.edu# connect l2c to membus
673187Srdreslin@umich.edusystem.l2c.mem_side = system.membus.port
683187Srdreslin@umich.edu
693187Srdreslin@umich.edu# add L1 caches
703187Srdreslin@umich.edufor cpu in cpus:
713187Srdreslin@umich.edu    cpu.l1c = L1(size = '32kB', assoc = 4)
723187Srdreslin@umich.edu    cpu.l1c.cpu_side = cpu.test
733187Srdreslin@umich.edu    cpu.l1c.mem_side = system.toL2Bus.port
743187Srdreslin@umich.edu    system.funcmem.port = cpu.functional
753187Srdreslin@umich.edu
763187Srdreslin@umich.edu
773187Srdreslin@umich.edu# connect memory to membus
783187Srdreslin@umich.edusystem.physmem.port = system.membus.port
793187Srdreslin@umich.edu
803187Srdreslin@umich.edu
813187Srdreslin@umich.edu# -----------------------
823187Srdreslin@umich.edu# run simulation
833187Srdreslin@umich.edu# -----------------------
843187Srdreslin@umich.edu
853187Srdreslin@umich.eduroot = Root( system = system )
863187Srdreslin@umich.eduroot.system.mem_mode = 'timing'
873187Srdreslin@umich.edu#root.trace.flags="InstExec"
883187Srdreslin@umich.eduroot.trace.flags="Bus"
89