1/***************************************************************************** 2 3 Licensed to Accellera Systems Initiative Inc. (Accellera) under one or 4 more contributor license agreements. See the NOTICE file distributed 5 with this work for additional information regarding copyright ownership. 6 Accellera licenses this file to you under the Apache License, Version 2.0 7 (the "License"); you may not use this file except in compliance with the 8 License. You may obtain a copy of the License at 9 10 http://www.apache.org/licenses/LICENSE-2.0 11 12 Unless required by applicable law or agreed to in writing, software 13 distributed under the License is distributed on an "AS IS" BASIS, 14 WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or 15 implied. See the License for the specific language governing 16 permissions and limitations under the License. 17 18 *****************************************************************************/ 19 20/***************************************************************************** 21 22 array_range.h -- 23 24 Original Author: Martin Janssen, Synopsys, Inc., 2002-02-15 25 26 *****************************************************************************/ 27 28/***************************************************************************** 29 30 MODIFICATION LOG - modifiers, enter your name, affiliation, date and 31 changes you are making here. 32 33 Name, Affiliation, Date: 34 Description of Modification: 35 36 *****************************************************************************/ 37 38 /**************************************/ 39 /* Interface Filename: array_range.h */ 40 /**************************************/ 41 42#include "common.h" 43 44SC_MODULE( array_range ) 45{ 46 SC_HAS_PROCESS( array_range ); 47 48 sc_in_clk clk; 49 50 // Inputs 51 const signal_bool_vector8& in1; 52 // Outputs 53 signal_bool_vector4& o1; 54 signal_bool_vector4& o2; 55 signal_bool_vector8& o3; 56 signal_bool_vector8& o4; 57 signal_bool_vector8& o5; 58 59 // Constructor 60 array_range (sc_module_name NAME, 61 sc_clock& TICK, 62 const signal_bool_vector8& IN1, 63 signal_bool_vector4& O1, 64 signal_bool_vector4& O2, 65 signal_bool_vector8& O3, 66 signal_bool_vector8& O4, 67 signal_bool_vector8& O5 ) 68 69 : 70 in1 (IN1), 71 o1 (O1), 72 o2 (O2), 73 o3 (O3), 74 o4 (O4), 75 o5 (O5) 76 77 { 78 clk (TICK); 79 SC_CTHREAD( entry, clk.pos() ); 80 } 81 82 void entry(); 83}; 84