RubyPort.cc revision 9090
16876Ssteve.reinhardt@amd.com/*
28922Swilliam.wang@arm.com * Copyright (c) 2012 ARM Limited
38922Swilliam.wang@arm.com * All rights reserved.
48922Swilliam.wang@arm.com *
58922Swilliam.wang@arm.com * The license below extends only to copyright in the software and shall
68922Swilliam.wang@arm.com * not be construed as granting a license to any other intellectual
78922Swilliam.wang@arm.com * property including but not limited to intellectual property relating
88922Swilliam.wang@arm.com * to a hardware implementation of the functionality of the software
98922Swilliam.wang@arm.com * licensed hereunder.  You may use the software subject to the license
108922Swilliam.wang@arm.com * terms below provided that you ensure that this notice is replicated
118922Swilliam.wang@arm.com * unmodified and in its entirety in all distributions of the software,
128922Swilliam.wang@arm.com * modified or unmodified, in source code or in binary form.
138922Swilliam.wang@arm.com *
146876Ssteve.reinhardt@amd.com * Copyright (c) 2009 Advanced Micro Devices, Inc.
158717Snilay@cs.wisc.edu * Copyright (c) 2011 Mark D. Hill and David A. Wood
166876Ssteve.reinhardt@amd.com * All rights reserved.
176876Ssteve.reinhardt@amd.com *
186876Ssteve.reinhardt@amd.com * Redistribution and use in source and binary forms, with or without
196876Ssteve.reinhardt@amd.com * modification, are permitted provided that the following conditions are
206876Ssteve.reinhardt@amd.com * met: redistributions of source code must retain the above copyright
216876Ssteve.reinhardt@amd.com * notice, this list of conditions and the following disclaimer;
226876Ssteve.reinhardt@amd.com * redistributions in binary form must reproduce the above copyright
236876Ssteve.reinhardt@amd.com * notice, this list of conditions and the following disclaimer in the
246876Ssteve.reinhardt@amd.com * documentation and/or other materials provided with the distribution;
256876Ssteve.reinhardt@amd.com * neither the name of the copyright holders nor the names of its
266876Ssteve.reinhardt@amd.com * contributors may be used to endorse or promote products derived from
276876Ssteve.reinhardt@amd.com * this software without specific prior written permission.
286876Ssteve.reinhardt@amd.com *
296876Ssteve.reinhardt@amd.com * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
306876Ssteve.reinhardt@amd.com * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
316876Ssteve.reinhardt@amd.com * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
326876Ssteve.reinhardt@amd.com * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
336876Ssteve.reinhardt@amd.com * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
346876Ssteve.reinhardt@amd.com * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
356876Ssteve.reinhardt@amd.com * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
366876Ssteve.reinhardt@amd.com * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
376876Ssteve.reinhardt@amd.com * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
386876Ssteve.reinhardt@amd.com * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
396876Ssteve.reinhardt@amd.com * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
406876Ssteve.reinhardt@amd.com */
416876Ssteve.reinhardt@amd.com
427632SBrad.Beckmann@amd.com#include "cpu/testers/rubytest/RubyTester.hh"
438688Snilay@cs.wisc.edu#include "debug/Config.hh"
448232Snate@binkert.org#include "debug/Ruby.hh"
458436SBrad.Beckmann@amd.com#include "mem/protocol/AccessPermission.hh"
467039Snate@binkert.org#include "mem/ruby/slicc_interface/AbstractController.hh"
476285Snate@binkert.org#include "mem/ruby/system/RubyPort.hh"
488923Sandreas.hansson@arm.com#include "sim/system.hh"
496285Snate@binkert.org
506876Ssteve.reinhardt@amd.comRubyPort::RubyPort(const Params *p)
518922Swilliam.wang@arm.com    : MemObject(p), m_version(p->version), m_controller(NULL),
528922Swilliam.wang@arm.com      m_mandatory_q_ptr(NULL),
538922Swilliam.wang@arm.com      pio_port(csprintf("%s-pio-port", name()), this),
548922Swilliam.wang@arm.com      m_usingRubyTester(p->using_ruby_tester), m_request_cnt(0),
558923Sandreas.hansson@arm.com      drainEvent(NULL), ruby_system(p->ruby_system), system(p->system),
568922Swilliam.wang@arm.com      waitingOnSequencer(false), access_phys_mem(p->access_phys_mem)
576876Ssteve.reinhardt@amd.com{
586876Ssteve.reinhardt@amd.com    assert(m_version != -1);
596876Ssteve.reinhardt@amd.com
608922Swilliam.wang@arm.com    // create the slave ports based on the number of connected ports
618922Swilliam.wang@arm.com    for (size_t i = 0; i < p->port_slave_connection_count; ++i) {
628922Swilliam.wang@arm.com        slave_ports.push_back(new M5Port(csprintf("%s-slave%d", name(), i),
638922Swilliam.wang@arm.com                                         this, ruby_system, access_phys_mem));
648922Swilliam.wang@arm.com    }
657039Snate@binkert.org
668922Swilliam.wang@arm.com    // create the master ports based on the number of connected ports
678922Swilliam.wang@arm.com    for (size_t i = 0; i < p->port_master_connection_count; ++i) {
688922Swilliam.wang@arm.com        master_ports.push_back(new PioPort(csprintf("%s-master%d", name(), i),
698922Swilliam.wang@arm.com                                           this));
708922Swilliam.wang@arm.com    }
716876Ssteve.reinhardt@amd.com}
726876Ssteve.reinhardt@amd.com
737039Snate@binkert.orgvoid
747039Snate@binkert.orgRubyPort::init()
756882SBrad.Beckmann@amd.com{
766882SBrad.Beckmann@amd.com    assert(m_controller != NULL);
776882SBrad.Beckmann@amd.com    m_mandatory_q_ptr = m_controller->getMandatoryQueue();
786882SBrad.Beckmann@amd.com}
796882SBrad.Beckmann@amd.com
808922Swilliam.wang@arm.comMasterPort &
818922Swilliam.wang@arm.comRubyPort::getMasterPort(const std::string &if_name, int idx)
826876Ssteve.reinhardt@amd.com{
838922Swilliam.wang@arm.com    if (if_name == "pio_port") {
848922Swilliam.wang@arm.com        return pio_port;
858922Swilliam.wang@arm.com    }
868922Swilliam.wang@arm.com
878839Sandreas.hansson@arm.com    // used by the x86 CPUs to connect the interrupt PIO and interrupt slave
888839Sandreas.hansson@arm.com    // port
898922Swilliam.wang@arm.com    if (if_name != "master") {
908922Swilliam.wang@arm.com        // pass it along to our super class
918922Swilliam.wang@arm.com        return MemObject::getMasterPort(if_name, idx);
928922Swilliam.wang@arm.com    } else {
938922Swilliam.wang@arm.com        if (idx >= static_cast<int>(master_ports.size())) {
948922Swilliam.wang@arm.com            panic("RubyPort::getMasterPort: unknown index %d\n", idx);
958922Swilliam.wang@arm.com        }
968839Sandreas.hansson@arm.com
978922Swilliam.wang@arm.com        return *master_ports[idx];
988839Sandreas.hansson@arm.com    }
998922Swilliam.wang@arm.com}
1008839Sandreas.hansson@arm.com
1018922Swilliam.wang@arm.comSlavePort &
1028922Swilliam.wang@arm.comRubyPort::getSlavePort(const std::string &if_name, int idx)
1038922Swilliam.wang@arm.com{
1048922Swilliam.wang@arm.com    // used by the CPUs to connect the caches to the interconnect, and
1058922Swilliam.wang@arm.com    // for the x86 case also the interrupt master
1068922Swilliam.wang@arm.com    if (if_name != "slave") {
1078922Swilliam.wang@arm.com        // pass it along to our super class
1088922Swilliam.wang@arm.com        return MemObject::getSlavePort(if_name, idx);
1098922Swilliam.wang@arm.com    } else {
1108922Swilliam.wang@arm.com        if (idx >= static_cast<int>(slave_ports.size())) {
1118922Swilliam.wang@arm.com            panic("RubyPort::getSlavePort: unknown index %d\n", idx);
1128922Swilliam.wang@arm.com        }
1138922Swilliam.wang@arm.com
1148922Swilliam.wang@arm.com        return *slave_ports[idx];
1157039Snate@binkert.org    }
1166876Ssteve.reinhardt@amd.com}
1176882SBrad.Beckmann@amd.com
1187039Snate@binkert.orgRubyPort::PioPort::PioPort(const std::string &_name,
1196882SBrad.Beckmann@amd.com                           RubyPort *_port)
1208922Swilliam.wang@arm.com    : QueuedMasterPort(_name, _port, queue), queue(*_port, *this),
1218922Swilliam.wang@arm.com      ruby_port(_port)
1226882SBrad.Beckmann@amd.com{
1238922Swilliam.wang@arm.com    DPRINTF(RubyPort, "creating master port on ruby sequencer %s\n", _name);
1246882SBrad.Beckmann@amd.com}
1256882SBrad.Beckmann@amd.com
1268436SBrad.Beckmann@amd.comRubyPort::M5Port::M5Port(const std::string &_name, RubyPort *_port,
1278436SBrad.Beckmann@amd.com                         RubySystem *_system, bool _access_phys_mem)
1288922Swilliam.wang@arm.com    : QueuedSlavePort(_name, _port, queue), queue(*_port, *this),
1298914Sandreas.hansson@arm.com      ruby_port(_port), ruby_system(_system),
1308914Sandreas.hansson@arm.com      _onRetryList(false), access_phys_mem(_access_phys_mem)
1316882SBrad.Beckmann@amd.com{
1328922Swilliam.wang@arm.com    DPRINTF(RubyPort, "creating slave port on ruby sequencer %s\n", _name);
1336882SBrad.Beckmann@amd.com}
1346882SBrad.Beckmann@amd.com
1356882SBrad.Beckmann@amd.comTick
1366882SBrad.Beckmann@amd.comRubyPort::M5Port::recvAtomic(PacketPtr pkt)
1376882SBrad.Beckmann@amd.com{
1386882SBrad.Beckmann@amd.com    panic("RubyPort::M5Port::recvAtomic() not implemented!\n");
1396882SBrad.Beckmann@amd.com    return 0;
1406882SBrad.Beckmann@amd.com}
1416882SBrad.Beckmann@amd.com
1426882SBrad.Beckmann@amd.com
1436882SBrad.Beckmann@amd.combool
1448975Sandreas.hansson@arm.comRubyPort::PioPort::recvTimingResp(PacketPtr pkt)
1456882SBrad.Beckmann@amd.com{
1467039Snate@binkert.org    // In FS mode, ruby memory will receive pio responses from devices
1477039Snate@binkert.org    // and it must forward these responses back to the particular CPU.
1488161SBrad.Beckmann@amd.com    DPRINTF(RubyPort,  "Pio response for address %#x\n", pkt->getAddr());
1496882SBrad.Beckmann@amd.com
1506882SBrad.Beckmann@amd.com    // First we must retrieve the request port from the sender State
1517039Snate@binkert.org    RubyPort::SenderState *senderState =
1526882SBrad.Beckmann@amd.com      safe_cast<RubyPort::SenderState *>(pkt->senderState);
1536882SBrad.Beckmann@amd.com    M5Port *port = senderState->port;
1546882SBrad.Beckmann@amd.com    assert(port != NULL);
1557039Snate@binkert.org
1566882SBrad.Beckmann@amd.com    // pop the sender state from the packet
1576882SBrad.Beckmann@amd.com    pkt->senderState = senderState->saved;
1586882SBrad.Beckmann@amd.com    delete senderState;
1597039Snate@binkert.org
1608975Sandreas.hansson@arm.com    port->sendTimingResp(pkt);
1617039Snate@binkert.org
1626882SBrad.Beckmann@amd.com    return true;
1636882SBrad.Beckmann@amd.com}
1646882SBrad.Beckmann@amd.com
1656882SBrad.Beckmann@amd.combool
1668975Sandreas.hansson@arm.comRubyPort::M5Port::recvTimingReq(PacketPtr pkt)
1676882SBrad.Beckmann@amd.com{
1688161SBrad.Beckmann@amd.com    DPRINTF(RubyPort,
1697039Snate@binkert.org            "Timing access caught for address %#x\n", pkt->getAddr());
1706882SBrad.Beckmann@amd.com
1718975Sandreas.hansson@arm.com    //dsm: based on SimpleTimingPort::recvTimingReq(pkt);
1726882SBrad.Beckmann@amd.com
1737039Snate@binkert.org    // The received packets should only be M5 requests, which should never
1747039Snate@binkert.org    // get nacked.  There used to be code to hanldle nacks here, but
1757039Snate@binkert.org    // I'm pretty sure it didn't work correctly with the drain code,
1766882SBrad.Beckmann@amd.com    // so that would need to be fixed if we ever added it back.
1776882SBrad.Beckmann@amd.com
1786882SBrad.Beckmann@amd.com    if (pkt->memInhibitAsserted()) {
1796882SBrad.Beckmann@amd.com        warn("memInhibitAsserted???");
1806882SBrad.Beckmann@amd.com        // snooper will supply based on copy of packet
1816882SBrad.Beckmann@amd.com        // still target's responsibility to delete packet
1826882SBrad.Beckmann@amd.com        delete pkt;
1836882SBrad.Beckmann@amd.com        return true;
1846882SBrad.Beckmann@amd.com    }
1856882SBrad.Beckmann@amd.com
1866922SBrad.Beckmann@amd.com    // Save the port in the sender state object to be used later to
1876922SBrad.Beckmann@amd.com    // route the response
1886922SBrad.Beckmann@amd.com    pkt->senderState = new SenderState(this, pkt->senderState);
1896922SBrad.Beckmann@amd.com
1906882SBrad.Beckmann@amd.com    // Check for pio requests and directly send them to the dedicated
1916882SBrad.Beckmann@amd.com    // pio port.
1926882SBrad.Beckmann@amd.com    if (!isPhysMemAddress(pkt->getAddr())) {
1938851Sandreas.hansson@arm.com        assert(ruby_port->pio_port.isConnected());
1948161SBrad.Beckmann@amd.com        DPRINTF(RubyPort,
1956922SBrad.Beckmann@amd.com                "Request for address 0x%#x is assumed to be a pio request\n",
1966922SBrad.Beckmann@amd.com                pkt->getAddr());
1976882SBrad.Beckmann@amd.com
1988874Sandreas.hansson@arm.com        return ruby_port->pio_port.sendNextCycle(pkt);
1996882SBrad.Beckmann@amd.com    }
2006882SBrad.Beckmann@amd.com
2018615Snilay@cs.wisc.edu    assert(Address(pkt->getAddr()).getOffset() + pkt->getSize() <=
2028615Snilay@cs.wisc.edu           RubySystem::getBlockSizeBytes());
2037906SBrad.Beckmann@amd.com
2046882SBrad.Beckmann@amd.com    // Submit the ruby request
2058615Snilay@cs.wisc.edu    RequestStatus requestStatus = ruby_port->makeRequest(pkt);
2067023SBrad.Beckmann@amd.com
2077550SBrad.Beckmann@amd.com    // If the request successfully issued then we should return true.
2087023SBrad.Beckmann@amd.com    // Otherwise, we need to delete the senderStatus we just created and return
2097023SBrad.Beckmann@amd.com    // false.
2107550SBrad.Beckmann@amd.com    if (requestStatus == RequestStatus_Issued) {
2118161SBrad.Beckmann@amd.com        DPRINTF(RubyPort, "Request %#x issued\n", pkt->getAddr());
2126922SBrad.Beckmann@amd.com        return true;
2136882SBrad.Beckmann@amd.com    }
2147023SBrad.Beckmann@amd.com
2157910SBrad.Beckmann@amd.com    //
2167910SBrad.Beckmann@amd.com    // Unless one is using the ruby tester, record the stalled M5 port for
2177910SBrad.Beckmann@amd.com    // later retry when the sequencer becomes free.
2187910SBrad.Beckmann@amd.com    //
2197910SBrad.Beckmann@amd.com    if (!ruby_port->m_usingRubyTester) {
2207910SBrad.Beckmann@amd.com        ruby_port->addToRetryList(this);
2217910SBrad.Beckmann@amd.com    }
2227910SBrad.Beckmann@amd.com
2238161SBrad.Beckmann@amd.com    DPRINTF(RubyPort,
2247906SBrad.Beckmann@amd.com            "Request for address %#x did not issue because %s\n",
2257039Snate@binkert.org            pkt->getAddr(), RequestStatus_to_string(requestStatus));
2267039Snate@binkert.org
2276922SBrad.Beckmann@amd.com    SenderState* senderState = safe_cast<SenderState*>(pkt->senderState);
2286922SBrad.Beckmann@amd.com    pkt->senderState = senderState->saved;
2296922SBrad.Beckmann@amd.com    delete senderState;
2306922SBrad.Beckmann@amd.com    return false;
2316882SBrad.Beckmann@amd.com}
2326882SBrad.Beckmann@amd.com
2338436SBrad.Beckmann@amd.combool
2348436SBrad.Beckmann@amd.comRubyPort::M5Port::doFunctionalRead(PacketPtr pkt)
2358436SBrad.Beckmann@amd.com{
2368436SBrad.Beckmann@amd.com    Address address(pkt->getAddr());
2378436SBrad.Beckmann@amd.com    Address line_address(address);
2388436SBrad.Beckmann@amd.com    line_address.makeLineAddress();
2398436SBrad.Beckmann@amd.com
2408532SLisa.Hsu@amd.com    AccessPermission access_perm = AccessPermission_NotPresent;
2418436SBrad.Beckmann@amd.com    int num_controllers = ruby_system->m_abs_cntrl_vec.size();
2428436SBrad.Beckmann@amd.com
2438532SLisa.Hsu@amd.com    DPRINTF(RubyPort, "Functional Read request for %s\n",address);
2448436SBrad.Beckmann@amd.com
2458532SLisa.Hsu@amd.com    unsigned int num_ro = 0;
2468532SLisa.Hsu@amd.com    unsigned int num_rw = 0;
2478532SLisa.Hsu@amd.com    unsigned int num_busy = 0;
2488532SLisa.Hsu@amd.com    unsigned int num_backing_store = 0;
2498532SLisa.Hsu@amd.com    unsigned int num_invalid = 0;
2508532SLisa.Hsu@amd.com
2518532SLisa.Hsu@amd.com    // In this loop we count the number of controllers that have the given
2528532SLisa.Hsu@amd.com    // address in read only, read write and busy states.
2538532SLisa.Hsu@amd.com    for (int i = 0; i < num_controllers; ++i) {
2548532SLisa.Hsu@amd.com        access_perm = ruby_system->m_abs_cntrl_vec[i]->
2558532SLisa.Hsu@amd.com                                            getAccessPermission(line_address);
2568532SLisa.Hsu@amd.com        if (access_perm == AccessPermission_Read_Only)
2578532SLisa.Hsu@amd.com            num_ro++;
2588532SLisa.Hsu@amd.com        else if (access_perm == AccessPermission_Read_Write)
2598532SLisa.Hsu@amd.com            num_rw++;
2608532SLisa.Hsu@amd.com        else if (access_perm == AccessPermission_Busy)
2618532SLisa.Hsu@amd.com            num_busy++;
2628532SLisa.Hsu@amd.com        else if (access_perm == AccessPermission_Backing_Store)
2638532SLisa.Hsu@amd.com            // See RubySlicc_Exports.sm for details, but Backing_Store is meant
2648532SLisa.Hsu@amd.com            // to represent blocks in memory *for Broadcast/Snooping protocols*,
2658532SLisa.Hsu@amd.com            // where memory has no idea whether it has an exclusive copy of data
2668532SLisa.Hsu@amd.com            // or not.
2678532SLisa.Hsu@amd.com            num_backing_store++;
2688532SLisa.Hsu@amd.com        else if (access_perm == AccessPermission_Invalid ||
2698532SLisa.Hsu@amd.com                 access_perm == AccessPermission_NotPresent)
2708532SLisa.Hsu@amd.com            num_invalid++;
2718532SLisa.Hsu@amd.com    }
2728532SLisa.Hsu@amd.com    assert(num_rw <= 1);
2738532SLisa.Hsu@amd.com
2748532SLisa.Hsu@amd.com    uint8* data = pkt->getPtr<uint8_t>(true);
2758532SLisa.Hsu@amd.com    unsigned int size_in_bytes = pkt->getSize();
2768532SLisa.Hsu@amd.com    unsigned startByte = address.getAddress() - line_address.getAddress();
2778532SLisa.Hsu@amd.com
2788532SLisa.Hsu@amd.com    // This if case is meant to capture what happens in a Broadcast/Snoop
2798532SLisa.Hsu@amd.com    // protocol where the block does not exist in the cache hierarchy. You
2808532SLisa.Hsu@amd.com    // only want to read from the Backing_Store memory if there is no copy in
2818532SLisa.Hsu@amd.com    // the cache hierarchy, otherwise you want to try to read the RO or RW
2828532SLisa.Hsu@amd.com    // copies existing in the cache hierarchy (covered by the else statement).
2838532SLisa.Hsu@amd.com    // The reason is because the Backing_Store memory could easily be stale, if
2848532SLisa.Hsu@amd.com    // there are copies floating around the cache hierarchy, so you want to read
2858532SLisa.Hsu@amd.com    // it only if it's not in the cache hierarchy at all.
2868532SLisa.Hsu@amd.com    if (num_invalid == (num_controllers - 1) &&
2878532SLisa.Hsu@amd.com            num_backing_store == 1)
2888436SBrad.Beckmann@amd.com    {
2898532SLisa.Hsu@amd.com        DPRINTF(RubyPort, "only copy in Backing_Store memory, read from it\n");
2908532SLisa.Hsu@amd.com        for (int i = 0; i < num_controllers; ++i) {
2918532SLisa.Hsu@amd.com            access_perm = ruby_system->m_abs_cntrl_vec[i]
2928532SLisa.Hsu@amd.com                                              ->getAccessPermission(line_address);
2938532SLisa.Hsu@amd.com            if (access_perm == AccessPermission_Backing_Store) {
2948532SLisa.Hsu@amd.com                DataBlock& block = ruby_system->m_abs_cntrl_vec[i]
2958436SBrad.Beckmann@amd.com                                                 ->getDataBlock(line_address);
2968436SBrad.Beckmann@amd.com
2978532SLisa.Hsu@amd.com                DPRINTF(RubyPort, "reading from %s block %s\n",
2988532SLisa.Hsu@amd.com                        ruby_system->m_abs_cntrl_vec[i]->name(), block);
2998532SLisa.Hsu@amd.com                for (unsigned i = 0; i < size_in_bytes; ++i) {
3008532SLisa.Hsu@amd.com                    data[i] = block.getByte(i + startByte);
3018532SLisa.Hsu@amd.com                }
3028532SLisa.Hsu@amd.com                return true;
3038532SLisa.Hsu@amd.com            }
3048532SLisa.Hsu@amd.com        }
3058532SLisa.Hsu@amd.com    } else {
3068532SLisa.Hsu@amd.com        // In Broadcast/Snoop protocols, this covers if you know the block
3078532SLisa.Hsu@amd.com        // exists somewhere in the caching hierarchy, then you want to read any
3088532SLisa.Hsu@amd.com        // valid RO or RW block.  In directory protocols, same thing, you want
3098532SLisa.Hsu@amd.com        // to read any valid readable copy of the block.
3108532SLisa.Hsu@amd.com        DPRINTF(RubyPort, "num_busy = %d, num_ro = %d, num_rw = %d\n",
3118532SLisa.Hsu@amd.com                num_busy, num_ro, num_rw);
3128532SLisa.Hsu@amd.com        // In this loop, we try to figure which controller has a read only or
3138532SLisa.Hsu@amd.com        // a read write copy of the given address. Any valid copy would suffice
3148532SLisa.Hsu@amd.com        // for a functional read.
3158532SLisa.Hsu@amd.com        for(int i = 0;i < num_controllers;++i) {
3168532SLisa.Hsu@amd.com            access_perm = ruby_system->m_abs_cntrl_vec[i]
3178532SLisa.Hsu@amd.com                                              ->getAccessPermission(line_address);
3188532SLisa.Hsu@amd.com            if(access_perm == AccessPermission_Read_Only ||
3198532SLisa.Hsu@amd.com               access_perm == AccessPermission_Read_Write)
3208436SBrad.Beckmann@amd.com            {
3218532SLisa.Hsu@amd.com                DataBlock& block = ruby_system->m_abs_cntrl_vec[i]
3228532SLisa.Hsu@amd.com                                                     ->getDataBlock(line_address);
3238532SLisa.Hsu@amd.com
3248532SLisa.Hsu@amd.com                DPRINTF(RubyPort, "reading from %s block %s\n",
3258532SLisa.Hsu@amd.com                        ruby_system->m_abs_cntrl_vec[i]->name(), block);
3268532SLisa.Hsu@amd.com                for (unsigned i = 0; i < size_in_bytes; ++i) {
3278532SLisa.Hsu@amd.com                    data[i] = block.getByte(i + startByte);
3288532SLisa.Hsu@amd.com                }
3298532SLisa.Hsu@amd.com                return true;
3308436SBrad.Beckmann@amd.com            }
3318436SBrad.Beckmann@amd.com        }
3328436SBrad.Beckmann@amd.com    }
3338436SBrad.Beckmann@amd.com    return false;
3348436SBrad.Beckmann@amd.com}
3358436SBrad.Beckmann@amd.com
3368436SBrad.Beckmann@amd.combool
3378436SBrad.Beckmann@amd.comRubyPort::M5Port::doFunctionalWrite(PacketPtr pkt)
3388436SBrad.Beckmann@amd.com{
3398436SBrad.Beckmann@amd.com    Address addr(pkt->getAddr());
3408436SBrad.Beckmann@amd.com    Address line_addr = line_address(addr);
3418532SLisa.Hsu@amd.com    AccessPermission access_perm = AccessPermission_NotPresent;
3428436SBrad.Beckmann@amd.com    int num_controllers = ruby_system->m_abs_cntrl_vec.size();
3438436SBrad.Beckmann@amd.com
3448436SBrad.Beckmann@amd.com    DPRINTF(RubyPort, "Functional Write request for %s\n",addr);
3458436SBrad.Beckmann@amd.com
3468436SBrad.Beckmann@amd.com    unsigned int num_ro = 0;
3478436SBrad.Beckmann@amd.com    unsigned int num_rw = 0;
3488436SBrad.Beckmann@amd.com    unsigned int num_busy = 0;
3498532SLisa.Hsu@amd.com    unsigned int num_backing_store = 0;
3508532SLisa.Hsu@amd.com    unsigned int num_invalid = 0;
3518436SBrad.Beckmann@amd.com
3528436SBrad.Beckmann@amd.com    // In this loop we count the number of controllers that have the given
3538436SBrad.Beckmann@amd.com    // address in read only, read write and busy states.
3548532SLisa.Hsu@amd.com    for(int i = 0;i < num_controllers;++i) {
3558532SLisa.Hsu@amd.com        access_perm = ruby_system->m_abs_cntrl_vec[i]->
3568436SBrad.Beckmann@amd.com                                            getAccessPermission(line_addr);
3578532SLisa.Hsu@amd.com        if (access_perm == AccessPermission_Read_Only)
3588532SLisa.Hsu@amd.com            num_ro++;
3598532SLisa.Hsu@amd.com        else if (access_perm == AccessPermission_Read_Write)
3608532SLisa.Hsu@amd.com            num_rw++;
3618532SLisa.Hsu@amd.com        else if (access_perm == AccessPermission_Busy)
3628532SLisa.Hsu@amd.com            num_busy++;
3638532SLisa.Hsu@amd.com        else if (access_perm == AccessPermission_Backing_Store)
3648532SLisa.Hsu@amd.com            // See RubySlicc_Exports.sm for details, but Backing_Store is meant
3658532SLisa.Hsu@amd.com            // to represent blocks in memory *for Broadcast/Snooping protocols*,
3668532SLisa.Hsu@amd.com            // where memory has no idea whether it has an exclusive copy of data
3678532SLisa.Hsu@amd.com            // or not.
3688532SLisa.Hsu@amd.com            num_backing_store++;
3698532SLisa.Hsu@amd.com        else if (access_perm == AccessPermission_Invalid ||
3708532SLisa.Hsu@amd.com                 access_perm == AccessPermission_NotPresent)
3718532SLisa.Hsu@amd.com            num_invalid++;
3728436SBrad.Beckmann@amd.com    }
3738436SBrad.Beckmann@amd.com
3748436SBrad.Beckmann@amd.com    // If the number of read write copies is more than 1, then there is bug in
3758436SBrad.Beckmann@amd.com    // coherence protocol. Otherwise, if all copies are in stable states, i.e.
3768436SBrad.Beckmann@amd.com    // num_busy == 0, we update all the copies. If there is at least one copy
3778436SBrad.Beckmann@amd.com    // in busy state, then we check if there is read write copy. If yes, then
3788532SLisa.Hsu@amd.com    // also we let the access go through. Or, if there is no copy in the cache
3798532SLisa.Hsu@amd.com    // hierarchy at all, we still want to do the write to the memory
3808532SLisa.Hsu@amd.com    // (Backing_Store) instead of failing.
3818436SBrad.Beckmann@amd.com
3828436SBrad.Beckmann@amd.com    DPRINTF(RubyPort, "num_busy = %d, num_ro = %d, num_rw = %d\n",
3838436SBrad.Beckmann@amd.com            num_busy, num_ro, num_rw);
3848436SBrad.Beckmann@amd.com    assert(num_rw <= 1);
3858532SLisa.Hsu@amd.com
3868532SLisa.Hsu@amd.com    uint8* data = pkt->getPtr<uint8_t>(true);
3878532SLisa.Hsu@amd.com    unsigned int size_in_bytes = pkt->getSize();
3888532SLisa.Hsu@amd.com    unsigned startByte = addr.getAddress() - line_addr.getAddress();
3898532SLisa.Hsu@amd.com
3908532SLisa.Hsu@amd.com    if ((num_busy == 0 && num_ro > 0) || num_rw == 1 ||
3918532SLisa.Hsu@amd.com            (num_invalid == (num_controllers - 1) && num_backing_store == 1))
3928436SBrad.Beckmann@amd.com    {
3938532SLisa.Hsu@amd.com        for(int i = 0; i < num_controllers;++i) {
3948532SLisa.Hsu@amd.com            access_perm = ruby_system->m_abs_cntrl_vec[i]->
3958436SBrad.Beckmann@amd.com                                                getAccessPermission(line_addr);
3968532SLisa.Hsu@amd.com            if(access_perm == AccessPermission_Read_Only ||
3978532SLisa.Hsu@amd.com               access_perm == AccessPermission_Read_Write||
3988532SLisa.Hsu@amd.com               access_perm == AccessPermission_Maybe_Stale ||
3998532SLisa.Hsu@amd.com               access_perm == AccessPermission_Backing_Store)
4008436SBrad.Beckmann@amd.com            {
4018436SBrad.Beckmann@amd.com                DataBlock& block = ruby_system->m_abs_cntrl_vec[i]
4028436SBrad.Beckmann@amd.com                                                      ->getDataBlock(line_addr);
4038436SBrad.Beckmann@amd.com
4048436SBrad.Beckmann@amd.com                DPRINTF(RubyPort, "%s\n",block);
4058532SLisa.Hsu@amd.com                for (unsigned i = 0; i < size_in_bytes; ++i) {
4068436SBrad.Beckmann@amd.com                  block.setByte(i + startByte, data[i]);
4078436SBrad.Beckmann@amd.com                }
4088436SBrad.Beckmann@amd.com                DPRINTF(RubyPort, "%s\n",block);
4098436SBrad.Beckmann@amd.com            }
4108436SBrad.Beckmann@amd.com        }
4118436SBrad.Beckmann@amd.com        return true;
4128436SBrad.Beckmann@amd.com    }
4138436SBrad.Beckmann@amd.com    return false;
4148436SBrad.Beckmann@amd.com}
4158436SBrad.Beckmann@amd.com
4168436SBrad.Beckmann@amd.comvoid
4178436SBrad.Beckmann@amd.comRubyPort::M5Port::recvFunctional(PacketPtr pkt)
4188436SBrad.Beckmann@amd.com{
4198436SBrad.Beckmann@amd.com    DPRINTF(RubyPort, "Functional access caught for address %#x\n",
4208436SBrad.Beckmann@amd.com                                                           pkt->getAddr());
4218436SBrad.Beckmann@amd.com
4228436SBrad.Beckmann@amd.com    // Check for pio requests and directly send them to the dedicated
4238436SBrad.Beckmann@amd.com    // pio port.
4248436SBrad.Beckmann@amd.com    if (!isPhysMemAddress(pkt->getAddr())) {
4258851Sandreas.hansson@arm.com        assert(ruby_port->pio_port.isConnected());
4268436SBrad.Beckmann@amd.com        DPRINTF(RubyPort, "Request for address 0x%#x is a pio request\n",
4278436SBrad.Beckmann@amd.com                                                           pkt->getAddr());
4288436SBrad.Beckmann@amd.com        panic("RubyPort::PioPort::recvFunctional() not implemented!\n");
4298436SBrad.Beckmann@amd.com    }
4308436SBrad.Beckmann@amd.com
4318436SBrad.Beckmann@amd.com    assert(pkt->getAddr() + pkt->getSize() <=
4328436SBrad.Beckmann@amd.com                line_address(Address(pkt->getAddr())).getAddress() +
4338436SBrad.Beckmann@amd.com                RubySystem::getBlockSizeBytes());
4348436SBrad.Beckmann@amd.com
4358436SBrad.Beckmann@amd.com    bool accessSucceeded = false;
4368436SBrad.Beckmann@amd.com    bool needsResponse = pkt->needsResponse();
4378436SBrad.Beckmann@amd.com
4388436SBrad.Beckmann@amd.com    // Do the functional access on ruby memory
4398436SBrad.Beckmann@amd.com    if (pkt->isRead()) {
4408436SBrad.Beckmann@amd.com        accessSucceeded = doFunctionalRead(pkt);
4418436SBrad.Beckmann@amd.com    } else if (pkt->isWrite()) {
4428436SBrad.Beckmann@amd.com        accessSucceeded = doFunctionalWrite(pkt);
4438436SBrad.Beckmann@amd.com    } else {
4448436SBrad.Beckmann@amd.com        panic("RubyPort: unsupported functional command %s\n",
4458436SBrad.Beckmann@amd.com              pkt->cmdString());
4468436SBrad.Beckmann@amd.com    }
4478436SBrad.Beckmann@amd.com
4488436SBrad.Beckmann@amd.com    // Unless the requester explicitly said otherwise, generate an error if
4498436SBrad.Beckmann@amd.com    // the functional request failed
4508436SBrad.Beckmann@amd.com    if (!accessSucceeded && !pkt->suppressFuncError()) {
4518436SBrad.Beckmann@amd.com        fatal("Ruby functional %s failed for address %#x\n",
4528436SBrad.Beckmann@amd.com              pkt->isWrite() ? "write" : "read", pkt->getAddr());
4538436SBrad.Beckmann@amd.com    }
4548436SBrad.Beckmann@amd.com
4558436SBrad.Beckmann@amd.com    if (access_phys_mem) {
4568436SBrad.Beckmann@amd.com        // The attached physmem contains the official version of data.
4578436SBrad.Beckmann@amd.com        // The following command performs the real functional access.
4588436SBrad.Beckmann@amd.com        // This line should be removed once Ruby supplies the official version
4598436SBrad.Beckmann@amd.com        // of data.
4608931Sandreas.hansson@arm.com        ruby_port->system->getPhysMem().functionalAccess(pkt);
4618436SBrad.Beckmann@amd.com    }
4628436SBrad.Beckmann@amd.com
4638436SBrad.Beckmann@amd.com    // turn packet around to go back to requester if response expected
4648436SBrad.Beckmann@amd.com    if (needsResponse) {
4658436SBrad.Beckmann@amd.com        pkt->setFunctionalResponseStatus(accessSucceeded);
4668706Sandreas.hansson@arm.com
4678706Sandreas.hansson@arm.com        // @todo There should not be a reverse call since the response is
4688706Sandreas.hansson@arm.com        // communicated through the packet pointer
4698706Sandreas.hansson@arm.com        // DPRINTF(RubyPort, "Sending packet back over port\n");
4708706Sandreas.hansson@arm.com        // sendFunctional(pkt);
4718436SBrad.Beckmann@amd.com    }
4728436SBrad.Beckmann@amd.com    DPRINTF(RubyPort, "Functional access %s!\n",
4738436SBrad.Beckmann@amd.com            accessSucceeded ? "successful":"failed");
4748436SBrad.Beckmann@amd.com}
4758436SBrad.Beckmann@amd.com
4766882SBrad.Beckmann@amd.comvoid
4776922SBrad.Beckmann@amd.comRubyPort::ruby_hit_callback(PacketPtr pkt)
4786882SBrad.Beckmann@amd.com{
4796922SBrad.Beckmann@amd.com    // Retrieve the request port from the sender State
4807039Snate@binkert.org    RubyPort::SenderState *senderState =
4816922SBrad.Beckmann@amd.com        safe_cast<RubyPort::SenderState *>(pkt->senderState);
4826922SBrad.Beckmann@amd.com    M5Port *port = senderState->port;
4836922SBrad.Beckmann@amd.com    assert(port != NULL);
4847039Snate@binkert.org
4856922SBrad.Beckmann@amd.com    // pop the sender state from the packet
4866922SBrad.Beckmann@amd.com    pkt->senderState = senderState->saved;
4876922SBrad.Beckmann@amd.com    delete senderState;
4886882SBrad.Beckmann@amd.com
4896882SBrad.Beckmann@amd.com    port->hitCallback(pkt);
4907910SBrad.Beckmann@amd.com
4917910SBrad.Beckmann@amd.com    //
4927910SBrad.Beckmann@amd.com    // If we had to stall the M5Ports, wake them up because the sequencer
4937910SBrad.Beckmann@amd.com    // likely has free resources now.
4947910SBrad.Beckmann@amd.com    //
4957910SBrad.Beckmann@amd.com    if (waitingOnSequencer) {
4968162SBrad.Beckmann@amd.com        //
4978162SBrad.Beckmann@amd.com        // Record the current list of ports to retry on a temporary list before
4988162SBrad.Beckmann@amd.com        // calling sendRetry on those ports.  sendRetry will cause an
4998162SBrad.Beckmann@amd.com        // immediate retry, which may result in the ports being put back on the
5008162SBrad.Beckmann@amd.com        // list. Therefore we want to clear the retryList before calling
5018162SBrad.Beckmann@amd.com        // sendRetry.
5028162SBrad.Beckmann@amd.com        //
5038162SBrad.Beckmann@amd.com        std::list<M5Port*> curRetryList(retryList);
5048162SBrad.Beckmann@amd.com
5058162SBrad.Beckmann@amd.com        retryList.clear();
5068162SBrad.Beckmann@amd.com        waitingOnSequencer = false;
5078162SBrad.Beckmann@amd.com
5088162SBrad.Beckmann@amd.com        for (std::list<M5Port*>::iterator i = curRetryList.begin();
5098162SBrad.Beckmann@amd.com             i != curRetryList.end(); ++i) {
5108162SBrad.Beckmann@amd.com            DPRINTF(RubyPort,
5117910SBrad.Beckmann@amd.com                    "Sequencer may now be free.  SendRetry to port %s\n",
5127910SBrad.Beckmann@amd.com                    (*i)->name());
5138162SBrad.Beckmann@amd.com            (*i)->onRetryList(false);
5148162SBrad.Beckmann@amd.com            (*i)->sendRetry();
5157910SBrad.Beckmann@amd.com        }
5167910SBrad.Beckmann@amd.com    }
5178688Snilay@cs.wisc.edu
5188688Snilay@cs.wisc.edu    testDrainComplete();
5198688Snilay@cs.wisc.edu}
5208688Snilay@cs.wisc.edu
5218688Snilay@cs.wisc.eduvoid
5228688Snilay@cs.wisc.eduRubyPort::testDrainComplete()
5238688Snilay@cs.wisc.edu{
5248688Snilay@cs.wisc.edu    //If we weren't able to drain before, we might be able to now.
5258688Snilay@cs.wisc.edu    if (drainEvent != NULL) {
5268688Snilay@cs.wisc.edu        unsigned int drainCount = getDrainCount(drainEvent);
5278688Snilay@cs.wisc.edu        DPRINTF(Config, "Drain count: %u\n", drainCount);
5288688Snilay@cs.wisc.edu        if (drainCount == 0) {
5298688Snilay@cs.wisc.edu            drainEvent->process();
5308688Snilay@cs.wisc.edu            // Clear the drain event once we're done with it.
5318688Snilay@cs.wisc.edu            drainEvent = NULL;
5328688Snilay@cs.wisc.edu        }
5338688Snilay@cs.wisc.edu    }
5348688Snilay@cs.wisc.edu}
5358688Snilay@cs.wisc.edu
5368688Snilay@cs.wisc.eduunsigned int
5378688Snilay@cs.wisc.eduRubyPort::getDrainCount(Event *de)
5388688Snilay@cs.wisc.edu{
5398688Snilay@cs.wisc.edu    int count = 0;
5408688Snilay@cs.wisc.edu    //
5418688Snilay@cs.wisc.edu    // If the sequencer is not empty, then requests need to drain.
5428688Snilay@cs.wisc.edu    // The outstandingCount is the number of requests outstanding and thus the
5438688Snilay@cs.wisc.edu    // number of times M5's timing port will process the drain event.
5448688Snilay@cs.wisc.edu    //
5458688Snilay@cs.wisc.edu    count += outstandingCount();
5468688Snilay@cs.wisc.edu
5478688Snilay@cs.wisc.edu    DPRINTF(Config, "outstanding count %d\n", outstandingCount());
5488688Snilay@cs.wisc.edu
5498688Snilay@cs.wisc.edu    // To simplify the draining process, the sequencer's deadlock detection
5508688Snilay@cs.wisc.edu    // event should have been descheduled.
5518688Snilay@cs.wisc.edu    assert(isDeadlockEventScheduled() == false);
5528688Snilay@cs.wisc.edu
5538851Sandreas.hansson@arm.com    if (pio_port.isConnected()) {
5548851Sandreas.hansson@arm.com        count += pio_port.drain(de);
5558688Snilay@cs.wisc.edu        DPRINTF(Config, "count after pio check %d\n", count);
5568688Snilay@cs.wisc.edu    }
5578688Snilay@cs.wisc.edu
5588922Swilliam.wang@arm.com    for (CpuPortIter p = slave_ports.begin(); p != slave_ports.end(); ++p) {
5598922Swilliam.wang@arm.com        count += (*p)->drain(de);
5608922Swilliam.wang@arm.com        DPRINTF(Config, "count after slave port check %d\n", count);
5618922Swilliam.wang@arm.com    }
5628922Swilliam.wang@arm.com
5638922Swilliam.wang@arm.com    for (std::vector<PioPort*>::iterator p = master_ports.begin();
5648922Swilliam.wang@arm.com         p != master_ports.end(); ++p) {
5658922Swilliam.wang@arm.com        count += (*p)->drain(de);
5668922Swilliam.wang@arm.com        DPRINTF(Config, "count after master port check %d\n", count);
5678688Snilay@cs.wisc.edu    }
5688688Snilay@cs.wisc.edu
5698688Snilay@cs.wisc.edu    DPRINTF(Config, "final count %d\n", count);
5708688Snilay@cs.wisc.edu
5718688Snilay@cs.wisc.edu    return count;
5728688Snilay@cs.wisc.edu}
5738688Snilay@cs.wisc.edu
5748688Snilay@cs.wisc.eduunsigned int
5758688Snilay@cs.wisc.eduRubyPort::drain(Event *de)
5768688Snilay@cs.wisc.edu{
5778688Snilay@cs.wisc.edu    if (isDeadlockEventScheduled()) {
5788688Snilay@cs.wisc.edu        descheduleDeadlockEvent();
5798688Snilay@cs.wisc.edu    }
5808688Snilay@cs.wisc.edu
5818688Snilay@cs.wisc.edu    int count = getDrainCount(de);
5828688Snilay@cs.wisc.edu
5838688Snilay@cs.wisc.edu    // Set status
5848688Snilay@cs.wisc.edu    if (count != 0) {
5858688Snilay@cs.wisc.edu        drainEvent = de;
5868688Snilay@cs.wisc.edu
5878688Snilay@cs.wisc.edu        changeState(SimObject::Draining);
5888688Snilay@cs.wisc.edu        return count;
5898688Snilay@cs.wisc.edu    }
5908688Snilay@cs.wisc.edu
5918688Snilay@cs.wisc.edu    changeState(SimObject::Drained);
5928688Snilay@cs.wisc.edu    return 0;
5936882SBrad.Beckmann@amd.com}
5946882SBrad.Beckmann@amd.com
5956882SBrad.Beckmann@amd.comvoid
5966882SBrad.Beckmann@amd.comRubyPort::M5Port::hitCallback(PacketPtr pkt)
5976882SBrad.Beckmann@amd.com{
5986882SBrad.Beckmann@amd.com    bool needsResponse = pkt->needsResponse();
5996882SBrad.Beckmann@amd.com
6007550SBrad.Beckmann@amd.com    //
6017915SBrad.Beckmann@amd.com    // Unless specified at configuraiton, all responses except failed SC
6028184Ssomayeh@cs.wisc.edu    // and Flush operations access M5 physical memory.
6037550SBrad.Beckmann@amd.com    //
6047915SBrad.Beckmann@amd.com    bool accessPhysMem = access_phys_mem;
6057550SBrad.Beckmann@amd.com
6067550SBrad.Beckmann@amd.com    if (pkt->isLLSC()) {
6077550SBrad.Beckmann@amd.com        if (pkt->isWrite()) {
6087550SBrad.Beckmann@amd.com            if (pkt->req->getExtraData() != 0) {
6097550SBrad.Beckmann@amd.com                //
6107550SBrad.Beckmann@amd.com                // Successful SC packets convert to normal writes
6117550SBrad.Beckmann@amd.com                //
6127550SBrad.Beckmann@amd.com                pkt->convertScToWrite();
6137550SBrad.Beckmann@amd.com            } else {
6147550SBrad.Beckmann@amd.com                //
6157550SBrad.Beckmann@amd.com                // Failed SC packets don't access physical memory and thus
6167550SBrad.Beckmann@amd.com                // the RubyPort itself must convert it to a response.
6177550SBrad.Beckmann@amd.com                //
6187550SBrad.Beckmann@amd.com                accessPhysMem = false;
6197550SBrad.Beckmann@amd.com            }
6207550SBrad.Beckmann@amd.com        } else {
6217550SBrad.Beckmann@amd.com            //
6227550SBrad.Beckmann@amd.com            // All LL packets convert to normal loads so that M5 PhysMem does
6237550SBrad.Beckmann@amd.com            // not lock the blocks.
6247550SBrad.Beckmann@amd.com            //
6257550SBrad.Beckmann@amd.com            pkt->convertLlToRead();
6267550SBrad.Beckmann@amd.com        }
6277550SBrad.Beckmann@amd.com    }
6288184Ssomayeh@cs.wisc.edu
6298184Ssomayeh@cs.wisc.edu    //
6308184Ssomayeh@cs.wisc.edu    // Flush requests don't access physical memory
6318184Ssomayeh@cs.wisc.edu    //
6328184Ssomayeh@cs.wisc.edu    if (pkt->isFlush()) {
6338184Ssomayeh@cs.wisc.edu        accessPhysMem = false;
6348184Ssomayeh@cs.wisc.edu    }
6358184Ssomayeh@cs.wisc.edu
6368161SBrad.Beckmann@amd.com    DPRINTF(RubyPort, "Hit callback needs response %d\n", needsResponse);
6376882SBrad.Beckmann@amd.com
6387550SBrad.Beckmann@amd.com    if (accessPhysMem) {
6398931Sandreas.hansson@arm.com        ruby_port->system->getPhysMem().access(pkt);
6408184Ssomayeh@cs.wisc.edu    } else if (needsResponse) {
6417915SBrad.Beckmann@amd.com        pkt->makeResponse();
6427550SBrad.Beckmann@amd.com    }
6436882SBrad.Beckmann@amd.com
6446882SBrad.Beckmann@amd.com    // turn packet around to go back to requester if response expected
6456882SBrad.Beckmann@amd.com    if (needsResponse) {
6468161SBrad.Beckmann@amd.com        DPRINTF(RubyPort, "Sending packet back over port\n");
6478874Sandreas.hansson@arm.com        sendNextCycle(pkt);
6486882SBrad.Beckmann@amd.com    } else {
6496882SBrad.Beckmann@amd.com        delete pkt;
6506882SBrad.Beckmann@amd.com    }
6518161SBrad.Beckmann@amd.com    DPRINTF(RubyPort, "Hit callback done!\n");
6526882SBrad.Beckmann@amd.com}
6536882SBrad.Beckmann@amd.com
6546882SBrad.Beckmann@amd.combool
6558948Sandreas.hansson@arm.comRubyPort::M5Port::sendNextCycle(PacketPtr pkt, bool send_as_snoop)
6566882SBrad.Beckmann@amd.com{
6577558SBrad.Beckmann@amd.com    //minimum latency, must be > 0
6588948Sandreas.hansson@arm.com    queue.schedSendTiming(pkt, curTick() + (1 * g_eventQueue_ptr->getClock()),
6598948Sandreas.hansson@arm.com                          send_as_snoop);
6606882SBrad.Beckmann@amd.com    return true;
6616882SBrad.Beckmann@amd.com}
6626882SBrad.Beckmann@amd.com
6636882SBrad.Beckmann@amd.combool
6648874Sandreas.hansson@arm.comRubyPort::PioPort::sendNextCycle(PacketPtr pkt)
6656882SBrad.Beckmann@amd.com{
6667558SBrad.Beckmann@amd.com    //minimum latency, must be > 0
6678914Sandreas.hansson@arm.com    queue.schedSendTiming(pkt, curTick() + (1 * g_eventQueue_ptr->getClock()));
6686882SBrad.Beckmann@amd.com    return true;
6696882SBrad.Beckmann@amd.com}
6706882SBrad.Beckmann@amd.com
6718922Swilliam.wang@arm.comAddrRangeList
6729090Sandreas.hansson@arm.comRubyPort::M5Port::getAddrRanges() const
6738922Swilliam.wang@arm.com{
6748922Swilliam.wang@arm.com    // at the moment the assumption is that the master does not care
6758922Swilliam.wang@arm.com    AddrRangeList ranges;
6768922Swilliam.wang@arm.com    return ranges;
6778922Swilliam.wang@arm.com}
6788922Swilliam.wang@arm.com
6796882SBrad.Beckmann@amd.combool
6806882SBrad.Beckmann@amd.comRubyPort::M5Port::isPhysMemAddress(Addr addr)
6816882SBrad.Beckmann@amd.com{
6828931Sandreas.hansson@arm.com    return ruby_port->system->isMemAddr(addr);
6836882SBrad.Beckmann@amd.com}
6847909Shestness@cs.utexas.edu
6857909Shestness@cs.utexas.eduunsigned
6867909Shestness@cs.utexas.eduRubyPort::M5Port::deviceBlockSize() const
6877909Shestness@cs.utexas.edu{
6887909Shestness@cs.utexas.edu    return (unsigned) RubySystem::getBlockSizeBytes();
6897909Shestness@cs.utexas.edu}
6908717Snilay@cs.wisc.edu
6918717Snilay@cs.wisc.eduvoid
6928717Snilay@cs.wisc.eduRubyPort::ruby_eviction_callback(const Address& address)
6938717Snilay@cs.wisc.edu{
6948717Snilay@cs.wisc.edu    DPRINTF(RubyPort, "Sending invalidations.\n");
6958922Swilliam.wang@arm.com    // should this really be using funcMasterId?
6968832SAli.Saidi@ARM.com    Request req(address.getAddress(), 0, 0, Request::funcMasterId);
6978922Swilliam.wang@arm.com    for (CpuPortIter p = slave_ports.begin(); p != slave_ports.end(); ++p) {
6989088Sandreas.hansson@arm.com        // check if the connected master port is snooping
6999088Sandreas.hansson@arm.com        if ((*p)->isSnooping()) {
7008949Sandreas.hansson@arm.com            Packet *pkt = new Packet(&req, MemCmd::InvalidationReq);
7018948Sandreas.hansson@arm.com            // send as a snoop request
7028978Sandreas.hansson@arm.com            (*p)->sendTimingSnoopReq(pkt);
7038922Swilliam.wang@arm.com        }
7048717Snilay@cs.wisc.edu    }
7058717Snilay@cs.wisc.edu}
706