1# Copyright (c) 2017,2019 ARM Limited 2# All rights reserved. 3# 4# The license below extends only to copyright in the software and shall 5# not be construed as granting a license to any other intellectual 6# property including but not limited to intellectual property relating 7# to a hardware implementation of the functionality of the software 8# licensed hereunder. You may use the software subject to the license 9# terms below provided that you ensure that this notice is replicated 10# unmodified and in its entirety in all distributions of the software, 11# modified or unmodified, in source code or in binary form. 12# 13# Copyright (c) 2009 Advanced Micro Devices, Inc. 14# All rights reserved. 15# 16# Redistribution and use in source and binary forms, with or without 17# modification, are permitted provided that the following conditions are 18# met: redistributions of source code must retain the above copyright 19# notice, this list of conditions and the following disclaimer; 20# redistributions in binary form must reproduce the above copyright 21# notice, this list of conditions and the following disclaimer in the 22# documentation and/or other materials provided with the distribution; 23# neither the name of the copyright holders nor the names of its 24# contributors may be used to endorse or promote products derived from 25# this software without specific prior written permission. 26# 27# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 28# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 29# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 30# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 31# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 32# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 33# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 34# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 35# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 36# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 37# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 38# 39# Authors: Steve Reinhardt 40# Brad Beckmann 41 42from m5.params import * 43from m5.proxy import * 44from m5.objects.ClockedObject import ClockedObject 45 46class RubyController(ClockedObject): 47 type = 'RubyController' 48 cxx_class = 'AbstractController' 49 cxx_header = "mem/ruby/slicc_interface/AbstractController.hh" 50 abstract = True 51 version = Param.Int("") 52 addr_ranges = VectorParam.AddrRange([AllMemory], "Address range this " 53 "controller responds to") 54 cluster_id = Param.UInt32(0, "Id of this controller's cluster") 55 56 transitions_per_cycle = \ 57 Param.Int(32, "no. of SLICC state machine transitions per cycle") 58 buffer_size = Param.UInt32(0, "max buffer size 0 means infinite") 59 60 recycle_latency = Param.Cycles(10, "") 61 number_of_TBEs = Param.Int(256, "") 62 ruby_system = Param.RubySystem("") 63 64 # This is typically a proxy to the icache/dcache hit latency. 65 # If the latency depends on the request type or protocol-specific states, 66 # the protocol may ignore this parameter by overriding the 67 # mandatoryQueueLatency function 68 mandatory_queue_latency = \ 69 Param.Cycles(1, "Default latency for requests added to the " \ 70 "mandatory queue on top-level controllers") 71 72 memory = MasterPort("Port for attaching a memory controller") 73 system = Param.System(Parent.any, "system object parameter") 74