dram_ctrl.cc revision 10890
19243SN/A/*
210889Sandreas.hansson@arm.com * Copyright (c) 2010-2015 ARM Limited
39243SN/A * All rights reserved
49243SN/A *
59243SN/A * The license below extends only to copyright in the software and shall
69243SN/A * not be construed as granting a license to any other intellectual
79243SN/A * property including but not limited to intellectual property relating
89243SN/A * to a hardware implementation of the functionality of the software
99243SN/A * licensed hereunder.  You may use the software subject to the license
109243SN/A * terms below provided that you ensure that this notice is replicated
119243SN/A * unmodified and in its entirety in all distributions of the software,
129243SN/A * modified or unmodified, in source code or in binary form.
139243SN/A *
149831SN/A * Copyright (c) 2013 Amin Farmahini-Farahani
159831SN/A * All rights reserved.
169831SN/A *
179243SN/A * Redistribution and use in source and binary forms, with or without
189243SN/A * modification, are permitted provided that the following conditions are
199243SN/A * met: redistributions of source code must retain the above copyright
209243SN/A * notice, this list of conditions and the following disclaimer;
219243SN/A * redistributions in binary form must reproduce the above copyright
229243SN/A * notice, this list of conditions and the following disclaimer in the
239243SN/A * documentation and/or other materials provided with the distribution;
249243SN/A * neither the name of the copyright holders nor the names of its
259243SN/A * contributors may be used to endorse or promote products derived from
269243SN/A * this software without specific prior written permission.
279243SN/A *
289243SN/A * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
299243SN/A * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
309243SN/A * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
319243SN/A * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
329243SN/A * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
339243SN/A * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
349243SN/A * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
359243SN/A * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
369243SN/A * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
379243SN/A * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
389243SN/A * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
399243SN/A *
409243SN/A * Authors: Andreas Hansson
419243SN/A *          Ani Udipi
429967SN/A *          Neha Agarwal
4310618SOmar.Naji@arm.com *          Omar Naji
449243SN/A */
459243SN/A
4610146Sandreas.hansson@arm.com#include "base/bitfield.hh"
479356SN/A#include "base/trace.hh"
4810146Sandreas.hansson@arm.com#include "debug/DRAM.hh"
4910247Sandreas.hansson@arm.com#include "debug/DRAMPower.hh"
5010208Sandreas.hansson@arm.com#include "debug/DRAMState.hh"
519352SN/A#include "debug/Drain.hh"
5210146Sandreas.hansson@arm.com#include "mem/dram_ctrl.hh"
539814SN/A#include "sim/system.hh"
549243SN/A
559243SN/Ausing namespace std;
5610432SOmar.Naji@arm.comusing namespace Data;
579243SN/A
5810146Sandreas.hansson@arm.comDRAMCtrl::DRAMCtrl(const DRAMCtrlParams* p) :
599243SN/A    AbstractMemory(p),
6010619Sandreas.hansson@arm.com    port(name() + ".port", *this), isTimingMode(false),
619243SN/A    retryRdReq(false), retryWrReq(false),
6210211Sandreas.hansson@arm.com    busState(READ),
6310618SOmar.Naji@arm.com    nextReqEvent(this), respondEvent(this),
6410208Sandreas.hansson@arm.com    drainManager(NULL),
6510489SOmar.Naji@arm.com    deviceSize(p->device_size),
669831SN/A    deviceBusWidth(p->device_bus_width), burstLength(p->burst_length),
679831SN/A    deviceRowBufferSize(p->device_rowbuffer_size),
689831SN/A    devicesPerRank(p->devices_per_rank),
699831SN/A    burstSize((devicesPerRank * burstLength * deviceBusWidth) / 8),
709831SN/A    rowBufferSize(devicesPerRank * deviceRowBufferSize),
7110140SN/A    columnsPerRowBuffer(rowBufferSize / burstSize),
7210646Sandreas.hansson@arm.com    columnsPerStripe(range.interleaved() ? range.granularity() / burstSize : 1),
739243SN/A    ranksPerChannel(p->ranks_per_channel),
7410394Swendy.elsasser@arm.com    bankGroupsPerRank(p->bank_groups_per_rank),
7510394Swendy.elsasser@arm.com    bankGroupArch(p->bank_groups_per_rank > 0),
769566SN/A    banksPerRank(p->banks_per_rank), channels(p->channels), rowsPerBank(0),
779243SN/A    readBufferSize(p->read_buffer_size),
789243SN/A    writeBufferSize(p->write_buffer_size),
7910140SN/A    writeHighThreshold(writeBufferSize * p->write_high_thresh_perc / 100.0),
8010140SN/A    writeLowThreshold(writeBufferSize * p->write_low_thresh_perc / 100.0),
8110147Sandreas.hansson@arm.com    minWritesPerSwitch(p->min_writes_per_switch),
8210147Sandreas.hansson@arm.com    writesThisTime(0), readsThisTime(0),
8310393Swendy.elsasser@arm.com    tCK(p->tCK), tWTR(p->tWTR), tRTW(p->tRTW), tCS(p->tCS), tBURST(p->tBURST),
8410394Swendy.elsasser@arm.com    tCCD_L(p->tCCD_L), tRCD(p->tRCD), tCL(p->tCL), tRP(p->tRP), tRAS(p->tRAS),
8510394Swendy.elsasser@arm.com    tWR(p->tWR), tRTP(p->tRTP), tRFC(p->tRFC), tREFI(p->tREFI), tRRD(p->tRRD),
8610394Swendy.elsasser@arm.com    tRRD_L(p->tRRD_L), tXAW(p->tXAW), activationLimit(p->activation_limit),
879243SN/A    memSchedPolicy(p->mem_sched_policy), addrMapping(p->addr_mapping),
889243SN/A    pageMgmt(p->page_policy),
8910141SN/A    maxAccessesPerRow(p->max_accesses_per_row),
909726SN/A    frontendLatency(p->static_frontend_latency),
919726SN/A    backendLatency(p->static_backend_latency),
9210618SOmar.Naji@arm.com    busBusyUntil(0), prevArrival(0),
9310618SOmar.Naji@arm.com    nextReqTime(0), activeRank(0), timeStampOffset(0)
949243SN/A{
9510620Sandreas.hansson@arm.com    // sanity check the ranks since we rely on bit slicing for the
9610620Sandreas.hansson@arm.com    // address decoding
9710620Sandreas.hansson@arm.com    fatal_if(!isPowerOf2(ranksPerChannel), "DRAM rank count of %d is not "
9810620Sandreas.hansson@arm.com             "allowed, must be a power of two\n", ranksPerChannel);
9910620Sandreas.hansson@arm.com
10010889Sandreas.hansson@arm.com    fatal_if(!isPowerOf2(burstSize), "DRAM burst size %d is not allowed, "
10110889Sandreas.hansson@arm.com             "must be a power of two\n", burstSize);
10210889Sandreas.hansson@arm.com
10310618SOmar.Naji@arm.com    for (int i = 0; i < ranksPerChannel; i++) {
10410618SOmar.Naji@arm.com        Rank* rank = new Rank(*this, p);
10510618SOmar.Naji@arm.com        ranks.push_back(rank);
10610432SOmar.Naji@arm.com
10710618SOmar.Naji@arm.com        rank->actTicks.resize(activationLimit, 0);
10810618SOmar.Naji@arm.com        rank->banks.resize(banksPerRank);
10910618SOmar.Naji@arm.com        rank->rank = i;
11010432SOmar.Naji@arm.com
11110246Sandreas.hansson@arm.com        for (int b = 0; b < banksPerRank; b++) {
11210618SOmar.Naji@arm.com            rank->banks[b].bank = b;
11310561SOmar.Naji@arm.com            // GDDR addressing of banks to BG is linear.
11410561SOmar.Naji@arm.com            // Here we assume that all DRAM generations address bank groups as
11510561SOmar.Naji@arm.com            // follows:
11610394Swendy.elsasser@arm.com            if (bankGroupArch) {
11710394Swendy.elsasser@arm.com                // Simply assign lower bits to bank group in order to
11810394Swendy.elsasser@arm.com                // rotate across bank groups as banks are incremented
11910394Swendy.elsasser@arm.com                // e.g. with 4 banks per bank group and 16 banks total:
12010394Swendy.elsasser@arm.com                //    banks 0,4,8,12  are in bank group 0
12110394Swendy.elsasser@arm.com                //    banks 1,5,9,13  are in bank group 1
12210394Swendy.elsasser@arm.com                //    banks 2,6,10,14 are in bank group 2
12310394Swendy.elsasser@arm.com                //    banks 3,7,11,15 are in bank group 3
12410618SOmar.Naji@arm.com                rank->banks[b].bankgr = b % bankGroupsPerRank;
12510394Swendy.elsasser@arm.com            } else {
12610394Swendy.elsasser@arm.com                // No bank groups; simply assign to bank number
12710618SOmar.Naji@arm.com                rank->banks[b].bankgr = b;
12810394Swendy.elsasser@arm.com            }
12910246Sandreas.hansson@arm.com        }
13010246Sandreas.hansson@arm.com    }
13110246Sandreas.hansson@arm.com
13210140SN/A    // perform a basic check of the write thresholds
13310140SN/A    if (p->write_low_thresh_perc >= p->write_high_thresh_perc)
13410140SN/A        fatal("Write buffer low threshold %d must be smaller than the "
13510140SN/A              "high threshold %d\n", p->write_low_thresh_perc,
13610140SN/A              p->write_high_thresh_perc);
1379243SN/A
1389243SN/A    // determine the rows per bank by looking at the total capacity
1399567SN/A    uint64_t capacity = ULL(1) << ceilLog2(AbstractMemory::size());
1409243SN/A
14110489SOmar.Naji@arm.com    // determine the dram actual capacity from the DRAM config in Mbytes
14210489SOmar.Naji@arm.com    uint64_t deviceCapacity = deviceSize / (1024 * 1024) * devicesPerRank *
14310489SOmar.Naji@arm.com        ranksPerChannel;
14410489SOmar.Naji@arm.com
14510489SOmar.Naji@arm.com    // if actual DRAM size does not match memory capacity in system warn!
14610489SOmar.Naji@arm.com    if (deviceCapacity != capacity / (1024 * 1024))
14710489SOmar.Naji@arm.com        warn("DRAM device capacity (%d Mbytes) does not match the "
14810489SOmar.Naji@arm.com             "address range assigned (%d Mbytes)\n", deviceCapacity,
14910489SOmar.Naji@arm.com             capacity / (1024 * 1024));
15010489SOmar.Naji@arm.com
1519243SN/A    DPRINTF(DRAM, "Memory capacity %lld (%lld) bytes\n", capacity,
1529243SN/A            AbstractMemory::size());
1539831SN/A
1549831SN/A    DPRINTF(DRAM, "Row buffer size %d bytes with %d columns per row buffer\n",
1559831SN/A            rowBufferSize, columnsPerRowBuffer);
1569831SN/A
1579831SN/A    rowsPerBank = capacity / (rowBufferSize * banksPerRank * ranksPerChannel);
1589243SN/A
15910207Sandreas.hansson@arm.com    // some basic sanity checks
16010207Sandreas.hansson@arm.com    if (tREFI <= tRP || tREFI <= tRFC) {
16110207Sandreas.hansson@arm.com        fatal("tREFI (%d) must be larger than tRP (%d) and tRFC (%d)\n",
16210207Sandreas.hansson@arm.com              tREFI, tRP, tRFC);
16310207Sandreas.hansson@arm.com    }
16410394Swendy.elsasser@arm.com
16510394Swendy.elsasser@arm.com    // basic bank group architecture checks ->
16610394Swendy.elsasser@arm.com    if (bankGroupArch) {
16710394Swendy.elsasser@arm.com        // must have at least one bank per bank group
16810394Swendy.elsasser@arm.com        if (bankGroupsPerRank > banksPerRank) {
16910394Swendy.elsasser@arm.com            fatal("banks per rank (%d) must be equal to or larger than "
17010394Swendy.elsasser@arm.com                  "banks groups per rank (%d)\n",
17110394Swendy.elsasser@arm.com                  banksPerRank, bankGroupsPerRank);
17210394Swendy.elsasser@arm.com        }
17310394Swendy.elsasser@arm.com        // must have same number of banks in each bank group
17410394Swendy.elsasser@arm.com        if ((banksPerRank % bankGroupsPerRank) != 0) {
17510394Swendy.elsasser@arm.com            fatal("Banks per rank (%d) must be evenly divisible by bank groups "
17610394Swendy.elsasser@arm.com                  "per rank (%d) for equal banks per bank group\n",
17710394Swendy.elsasser@arm.com                  banksPerRank, bankGroupsPerRank);
17810394Swendy.elsasser@arm.com        }
17910394Swendy.elsasser@arm.com        // tCCD_L should be greater than minimal, back-to-back burst delay
18010394Swendy.elsasser@arm.com        if (tCCD_L <= tBURST) {
18110394Swendy.elsasser@arm.com            fatal("tCCD_L (%d) should be larger than tBURST (%d) when "
18210394Swendy.elsasser@arm.com                  "bank groups per rank (%d) is greater than 1\n",
18310394Swendy.elsasser@arm.com                  tCCD_L, tBURST, bankGroupsPerRank);
18410394Swendy.elsasser@arm.com        }
18510394Swendy.elsasser@arm.com        // tRRD_L is greater than minimal, same bank group ACT-to-ACT delay
18610561SOmar.Naji@arm.com        // some datasheets might specify it equal to tRRD
18710561SOmar.Naji@arm.com        if (tRRD_L < tRRD) {
18810394Swendy.elsasser@arm.com            fatal("tRRD_L (%d) should be larger than tRRD (%d) when "
18910394Swendy.elsasser@arm.com                  "bank groups per rank (%d) is greater than 1\n",
19010394Swendy.elsasser@arm.com                  tRRD_L, tRRD, bankGroupsPerRank);
19110394Swendy.elsasser@arm.com        }
19210394Swendy.elsasser@arm.com    }
19310394Swendy.elsasser@arm.com
1949243SN/A}
1959243SN/A
1969243SN/Avoid
19710146Sandreas.hansson@arm.comDRAMCtrl::init()
19810140SN/A{
19910466Sandreas.hansson@arm.com    AbstractMemory::init();
20010466Sandreas.hansson@arm.com
20110466Sandreas.hansson@arm.com   if (!port.isConnected()) {
20210146Sandreas.hansson@arm.com        fatal("DRAMCtrl %s is unconnected!\n", name());
20310140SN/A    } else {
20410140SN/A        port.sendRangeChange();
20510140SN/A    }
20610646Sandreas.hansson@arm.com
20710646Sandreas.hansson@arm.com    // a bit of sanity checks on the interleaving, save it for here to
20810646Sandreas.hansson@arm.com    // ensure that the system pointer is initialised
20910646Sandreas.hansson@arm.com    if (range.interleaved()) {
21010646Sandreas.hansson@arm.com        if (channels != range.stripes())
21110646Sandreas.hansson@arm.com            fatal("%s has %d interleaved address stripes but %d channel(s)\n",
21210646Sandreas.hansson@arm.com                  name(), range.stripes(), channels);
21310646Sandreas.hansson@arm.com
21410646Sandreas.hansson@arm.com        if (addrMapping == Enums::RoRaBaChCo) {
21510646Sandreas.hansson@arm.com            if (rowBufferSize != range.granularity()) {
21610646Sandreas.hansson@arm.com                fatal("Channel interleaving of %s doesn't match RoRaBaChCo "
21710646Sandreas.hansson@arm.com                      "address map\n", name());
21810646Sandreas.hansson@arm.com            }
21910646Sandreas.hansson@arm.com        } else if (addrMapping == Enums::RoRaBaCoCh ||
22010646Sandreas.hansson@arm.com                   addrMapping == Enums::RoCoRaBaCh) {
22110646Sandreas.hansson@arm.com            // for the interleavings with channel bits in the bottom,
22210646Sandreas.hansson@arm.com            // if the system uses a channel striping granularity that
22310646Sandreas.hansson@arm.com            // is larger than the DRAM burst size, then map the
22410646Sandreas.hansson@arm.com            // sequential accesses within a stripe to a number of
22510646Sandreas.hansson@arm.com            // columns in the DRAM, effectively placing some of the
22610646Sandreas.hansson@arm.com            // lower-order column bits as the least-significant bits
22710646Sandreas.hansson@arm.com            // of the address (above the ones denoting the burst size)
22810646Sandreas.hansson@arm.com            assert(columnsPerStripe >= 1);
22910646Sandreas.hansson@arm.com
23010646Sandreas.hansson@arm.com            // channel striping has to be done at a granularity that
23110646Sandreas.hansson@arm.com            // is equal or larger to a cache line
23210646Sandreas.hansson@arm.com            if (system()->cacheLineSize() > range.granularity()) {
23310646Sandreas.hansson@arm.com                fatal("Channel interleaving of %s must be at least as large "
23410646Sandreas.hansson@arm.com                      "as the cache line size\n", name());
23510646Sandreas.hansson@arm.com            }
23610646Sandreas.hansson@arm.com
23710646Sandreas.hansson@arm.com            // ...and equal or smaller than the row-buffer size
23810646Sandreas.hansson@arm.com            if (rowBufferSize < range.granularity()) {
23910646Sandreas.hansson@arm.com                fatal("Channel interleaving of %s must be at most as large "
24010646Sandreas.hansson@arm.com                      "as the row-buffer size\n", name());
24110646Sandreas.hansson@arm.com            }
24210646Sandreas.hansson@arm.com            // this is essentially the check above, so just to be sure
24310646Sandreas.hansson@arm.com            assert(columnsPerStripe <= columnsPerRowBuffer);
24410646Sandreas.hansson@arm.com        }
24510646Sandreas.hansson@arm.com    }
24610140SN/A}
24710140SN/A
24810140SN/Avoid
24910146Sandreas.hansson@arm.comDRAMCtrl::startup()
2509243SN/A{
25110619Sandreas.hansson@arm.com    // remember the memory system mode of operation
25210619Sandreas.hansson@arm.com    isTimingMode = system()->isTimingMode();
25310618SOmar.Naji@arm.com
25410619Sandreas.hansson@arm.com    if (isTimingMode) {
25510619Sandreas.hansson@arm.com        // timestamp offset should be in clock cycles for DRAMPower
25610619Sandreas.hansson@arm.com        timeStampOffset = divCeil(curTick(), tCK);
25710619Sandreas.hansson@arm.com
25810619Sandreas.hansson@arm.com        // update the start tick for the precharge accounting to the
25910619Sandreas.hansson@arm.com        // current tick
26010619Sandreas.hansson@arm.com        for (auto r : ranks) {
26110619Sandreas.hansson@arm.com            r->startup(curTick() + tREFI - tRP);
26210619Sandreas.hansson@arm.com        }
26310619Sandreas.hansson@arm.com
26410619Sandreas.hansson@arm.com        // shift the bus busy time sufficiently far ahead that we never
26510619Sandreas.hansson@arm.com        // have to worry about negative values when computing the time for
26610619Sandreas.hansson@arm.com        // the next request, this will add an insignificant bubble at the
26710619Sandreas.hansson@arm.com        // start of simulation
26810619Sandreas.hansson@arm.com        busBusyUntil = curTick() + tRP + tRCD + tCL;
26910618SOmar.Naji@arm.com    }
2709243SN/A}
2719243SN/A
2729243SN/ATick
27310146Sandreas.hansson@arm.comDRAMCtrl::recvAtomic(PacketPtr pkt)
2749243SN/A{
2759243SN/A    DPRINTF(DRAM, "recvAtomic: %s 0x%x\n", pkt->cmdString(), pkt->getAddr());
2769243SN/A
2779243SN/A    // do the actual memory access and turn the packet into a response
2789243SN/A    access(pkt);
2799243SN/A
2809243SN/A    Tick latency = 0;
2819243SN/A    if (!pkt->memInhibitAsserted() && pkt->hasData()) {
2829243SN/A        // this value is not supposed to be accurate, just enough to
2839243SN/A        // keep things going, mimic a closed page
2849243SN/A        latency = tRP + tRCD + tCL;
2859243SN/A    }
2869243SN/A    return latency;
2879243SN/A}
2889243SN/A
2899243SN/Abool
29010146Sandreas.hansson@arm.comDRAMCtrl::readQueueFull(unsigned int neededEntries) const
2919243SN/A{
2929831SN/A    DPRINTF(DRAM, "Read queue limit %d, current size %d, entries needed %d\n",
2939831SN/A            readBufferSize, readQueue.size() + respQueue.size(),
2949831SN/A            neededEntries);
2959243SN/A
2969831SN/A    return
2979831SN/A        (readQueue.size() + respQueue.size() + neededEntries) > readBufferSize;
2989243SN/A}
2999243SN/A
3009243SN/Abool
30110146Sandreas.hansson@arm.comDRAMCtrl::writeQueueFull(unsigned int neededEntries) const
3029243SN/A{
3039831SN/A    DPRINTF(DRAM, "Write queue limit %d, current size %d, entries needed %d\n",
3049831SN/A            writeBufferSize, writeQueue.size(), neededEntries);
3059831SN/A    return (writeQueue.size() + neededEntries) > writeBufferSize;
3069243SN/A}
3079243SN/A
30810146Sandreas.hansson@arm.comDRAMCtrl::DRAMPacket*
30910146Sandreas.hansson@arm.comDRAMCtrl::decodeAddr(PacketPtr pkt, Addr dramPktAddr, unsigned size,
31010143SN/A                       bool isRead)
3119243SN/A{
3129669SN/A    // decode the address based on the address mapping scheme, with
31310136SN/A    // Ro, Ra, Co, Ba and Ch denoting row, rank, column, bank and
31410136SN/A    // channel, respectively
3159243SN/A    uint8_t rank;
3169967SN/A    uint8_t bank;
31710245Sandreas.hansson@arm.com    // use a 64-bit unsigned during the computations as the row is
31810245Sandreas.hansson@arm.com    // always the top bits, and check before creating the DRAMPacket
31910245Sandreas.hansson@arm.com    uint64_t row;
3209243SN/A
32110286Sandreas.hansson@arm.com    // truncate the address to a DRAM burst, which makes it unique to
32210286Sandreas.hansson@arm.com    // a specific column, row, bank, rank and channel
3239831SN/A    Addr addr = dramPktAddr / burstSize;
3249243SN/A
3259491SN/A    // we have removed the lowest order address bits that denote the
3269831SN/A    // position within the column
32710136SN/A    if (addrMapping == Enums::RoRaBaChCo) {
3289491SN/A        // the lowest order bits denote the column to ensure that
3299491SN/A        // sequential cache lines occupy the same row
3309831SN/A        addr = addr / columnsPerRowBuffer;
3319243SN/A
3329669SN/A        // take out the channel part of the address
3339566SN/A        addr = addr / channels;
3349566SN/A
3359669SN/A        // after the channel bits, get the bank bits to interleave
3369669SN/A        // over the banks
3379669SN/A        bank = addr % banksPerRank;
3389669SN/A        addr = addr / banksPerRank;
3399669SN/A
3409669SN/A        // after the bank, we get the rank bits which thus interleaves
3419669SN/A        // over the ranks
3429669SN/A        rank = addr % ranksPerChannel;
3439669SN/A        addr = addr / ranksPerChannel;
3449669SN/A
3459669SN/A        // lastly, get the row bits
3469669SN/A        row = addr % rowsPerBank;
3479669SN/A        addr = addr / rowsPerBank;
34810136SN/A    } else if (addrMapping == Enums::RoRaBaCoCh) {
34910286Sandreas.hansson@arm.com        // take out the lower-order column bits
35010286Sandreas.hansson@arm.com        addr = addr / columnsPerStripe;
35110286Sandreas.hansson@arm.com
3529669SN/A        // take out the channel part of the address
3539669SN/A        addr = addr / channels;
3549669SN/A
35510286Sandreas.hansson@arm.com        // next, the higher-order column bites
35610286Sandreas.hansson@arm.com        addr = addr / (columnsPerRowBuffer / columnsPerStripe);
3579669SN/A
3589669SN/A        // after the column bits, we get the bank bits to interleave
3599491SN/A        // over the banks
3609243SN/A        bank = addr % banksPerRank;
3619243SN/A        addr = addr / banksPerRank;
3629243SN/A
3639491SN/A        // after the bank, we get the rank bits which thus interleaves
3649491SN/A        // over the ranks
3659243SN/A        rank = addr % ranksPerChannel;
3669243SN/A        addr = addr / ranksPerChannel;
3679243SN/A
3689491SN/A        // lastly, get the row bits
3699243SN/A        row = addr % rowsPerBank;
3709243SN/A        addr = addr / rowsPerBank;
37110136SN/A    } else if (addrMapping == Enums::RoCoRaBaCh) {
3729491SN/A        // optimise for closed page mode and utilise maximum
3739491SN/A        // parallelism of the DRAM (at the cost of power)
3749491SN/A
37510286Sandreas.hansson@arm.com        // take out the lower-order column bits
37610286Sandreas.hansson@arm.com        addr = addr / columnsPerStripe;
37710286Sandreas.hansson@arm.com
3789566SN/A        // take out the channel part of the address, not that this has
3799566SN/A        // to match with how accesses are interleaved between the
3809566SN/A        // controllers in the address mapping
3819566SN/A        addr = addr / channels;
3829566SN/A
3839491SN/A        // start with the bank bits, as this provides the maximum
3849491SN/A        // opportunity for parallelism between requests
3859243SN/A        bank = addr % banksPerRank;
3869243SN/A        addr = addr / banksPerRank;
3879243SN/A
3889491SN/A        // next get the rank bits
3899243SN/A        rank = addr % ranksPerChannel;
3909243SN/A        addr = addr / ranksPerChannel;
3919243SN/A
39210286Sandreas.hansson@arm.com        // next, the higher-order column bites
39310286Sandreas.hansson@arm.com        addr = addr / (columnsPerRowBuffer / columnsPerStripe);
3949243SN/A
3959491SN/A        // lastly, get the row bits
3969243SN/A        row = addr % rowsPerBank;
3979243SN/A        addr = addr / rowsPerBank;
3989243SN/A    } else
3999243SN/A        panic("Unknown address mapping policy chosen!");
4009243SN/A
4019243SN/A    assert(rank < ranksPerChannel);
4029243SN/A    assert(bank < banksPerRank);
4039243SN/A    assert(row < rowsPerBank);
40410245Sandreas.hansson@arm.com    assert(row < Bank::NO_ROW);
4059243SN/A
4069243SN/A    DPRINTF(DRAM, "Address: %lld Rank %d Bank %d Row %d\n",
4079831SN/A            dramPktAddr, rank, bank, row);
4089243SN/A
4099243SN/A    // create the corresponding DRAM packet with the entry time and
4109567SN/A    // ready time set to the current tick, the latter will be updated
4119567SN/A    // later
4129967SN/A    uint16_t bank_id = banksPerRank * rank + bank;
4139967SN/A    return new DRAMPacket(pkt, isRead, rank, bank, row, bank_id, dramPktAddr,
41410618SOmar.Naji@arm.com                          size, ranks[rank]->banks[bank], *ranks[rank]);
4159243SN/A}
4169243SN/A
4179243SN/Avoid
41810146Sandreas.hansson@arm.comDRAMCtrl::addToReadQueue(PacketPtr pkt, unsigned int pktCount)
4199243SN/A{
4209243SN/A    // only add to the read queue here. whenever the request is
4219243SN/A    // eventually done, set the readyTime, and call schedule()
4229243SN/A    assert(!pkt->isWrite());
4239243SN/A
4249831SN/A    assert(pktCount != 0);
4259831SN/A
4269831SN/A    // if the request size is larger than burst size, the pkt is split into
4279831SN/A    // multiple DRAM packets
4289831SN/A    // Note if the pkt starting address is not aligened to burst size, the
4299831SN/A    // address of first DRAM packet is kept unaliged. Subsequent DRAM packets
4309831SN/A    // are aligned to burst size boundaries. This is to ensure we accurately
4319831SN/A    // check read packets against packets in write queue.
4329243SN/A    Addr addr = pkt->getAddr();
4339831SN/A    unsigned pktsServicedByWrQ = 0;
4349831SN/A    BurstHelper* burst_helper = NULL;
4359831SN/A    for (int cnt = 0; cnt < pktCount; ++cnt) {
4369831SN/A        unsigned size = std::min((addr | (burstSize - 1)) + 1,
4379831SN/A                        pkt->getAddr() + pkt->getSize()) - addr;
4389831SN/A        readPktSize[ceilLog2(size)]++;
4399831SN/A        readBursts++;
4409243SN/A
4419831SN/A        // First check write buffer to see if the data is already at
4429831SN/A        // the controller
4439831SN/A        bool foundInWrQ = false;
44410889Sandreas.hansson@arm.com        Addr burst_addr = burstAlign(addr);
44510889Sandreas.hansson@arm.com        // if the burst address is not present then there is no need
44610889Sandreas.hansson@arm.com        // looking any further
44710889Sandreas.hansson@arm.com        if (isInWriteQueue.find(burst_addr) != isInWriteQueue.end()) {
44810889Sandreas.hansson@arm.com            for (const auto& p : writeQueue) {
44910889Sandreas.hansson@arm.com                // check if the read is subsumed in the write queue
45010889Sandreas.hansson@arm.com                // packet we are looking at
45110889Sandreas.hansson@arm.com                if (p->addr <= addr && (addr + size) <= (p->addr + p->size)) {
45210889Sandreas.hansson@arm.com                    foundInWrQ = true;
45310889Sandreas.hansson@arm.com                    servicedByWrQ++;
45410889Sandreas.hansson@arm.com                    pktsServicedByWrQ++;
45510889Sandreas.hansson@arm.com                    DPRINTF(DRAM, "Read to addr %lld with size %d serviced by "
45610889Sandreas.hansson@arm.com                            "write queue\n", addr, size);
45710889Sandreas.hansson@arm.com                    bytesReadWrQ += burstSize;
45810889Sandreas.hansson@arm.com                    break;
45910889Sandreas.hansson@arm.com                }
4609831SN/A            }
4619243SN/A        }
4629831SN/A
4639831SN/A        // If not found in the write q, make a DRAM packet and
4649831SN/A        // push it onto the read queue
4659831SN/A        if (!foundInWrQ) {
4669831SN/A
4679831SN/A            // Make the burst helper for split packets
4689831SN/A            if (pktCount > 1 && burst_helper == NULL) {
4699831SN/A                DPRINTF(DRAM, "Read to addr %lld translates to %d "
4709831SN/A                        "dram requests\n", pkt->getAddr(), pktCount);
4719831SN/A                burst_helper = new BurstHelper(pktCount);
4729831SN/A            }
4739831SN/A
4749966SN/A            DRAMPacket* dram_pkt = decodeAddr(pkt, addr, size, true);
4759831SN/A            dram_pkt->burstHelper = burst_helper;
4769831SN/A
4779831SN/A            assert(!readQueueFull(1));
4789831SN/A            rdQLenPdf[readQueue.size() + respQueue.size()]++;
4799831SN/A
4809831SN/A            DPRINTF(DRAM, "Adding to read queue\n");
4819831SN/A
4829831SN/A            readQueue.push_back(dram_pkt);
4839831SN/A
4849831SN/A            // Update stats
4859831SN/A            avgRdQLen = readQueue.size() + respQueue.size();
4869831SN/A        }
4879831SN/A
4889831SN/A        // Starting address of next dram pkt (aligend to burstSize boundary)
4899831SN/A        addr = (addr | (burstSize - 1)) + 1;
4909243SN/A    }
4919243SN/A
4929831SN/A    // If all packets are serviced by write queue, we send the repsonse back
4939831SN/A    if (pktsServicedByWrQ == pktCount) {
4949831SN/A        accessAndRespond(pkt, frontendLatency);
4959831SN/A        return;
4969831SN/A    }
4979243SN/A
4989831SN/A    // Update how many split packets are serviced by write queue
4999831SN/A    if (burst_helper != NULL)
5009831SN/A        burst_helper->burstsServiced = pktsServicedByWrQ;
5019243SN/A
50210206Sandreas.hansson@arm.com    // If we are not already scheduled to get a request out of the
50310206Sandreas.hansson@arm.com    // queue, do so now
50410206Sandreas.hansson@arm.com    if (!nextReqEvent.scheduled()) {
5059567SN/A        DPRINTF(DRAM, "Request scheduled immediately\n");
5069567SN/A        schedule(nextReqEvent, curTick());
5079243SN/A    }
5089243SN/A}
5099243SN/A
5109243SN/Avoid
51110146Sandreas.hansson@arm.comDRAMCtrl::addToWriteQueue(PacketPtr pkt, unsigned int pktCount)
5129243SN/A{
5139243SN/A    // only add to the write queue here. whenever the request is
5149243SN/A    // eventually done, set the readyTime, and call schedule()
5159243SN/A    assert(pkt->isWrite());
5169243SN/A
5179831SN/A    // if the request size is larger than burst size, the pkt is split into
5189831SN/A    // multiple DRAM packets
5199831SN/A    Addr addr = pkt->getAddr();
5209831SN/A    for (int cnt = 0; cnt < pktCount; ++cnt) {
5219831SN/A        unsigned size = std::min((addr | (burstSize - 1)) + 1,
5229831SN/A                        pkt->getAddr() + pkt->getSize()) - addr;
5239831SN/A        writePktSize[ceilLog2(size)]++;
5249831SN/A        writeBursts++;
5259243SN/A
5269832SN/A        // see if we can merge with an existing item in the write
52710889Sandreas.hansson@arm.com        // queue and keep track of whether we have merged or not
52810889Sandreas.hansson@arm.com        bool merged = isInWriteQueue.find(burstAlign(addr)) !=
52910889Sandreas.hansson@arm.com            isInWriteQueue.end();
5309243SN/A
5319832SN/A        // if the item was not merged we need to create a new write
5329832SN/A        // and enqueue it
5339832SN/A        if (!merged) {
5349966SN/A            DRAMPacket* dram_pkt = decodeAddr(pkt, addr, size, false);
5359243SN/A
5369832SN/A            assert(writeQueue.size() < writeBufferSize);
5379832SN/A            wrQLenPdf[writeQueue.size()]++;
5389243SN/A
5399832SN/A            DPRINTF(DRAM, "Adding to write queue\n");
5409831SN/A
5419832SN/A            writeQueue.push_back(dram_pkt);
54210889Sandreas.hansson@arm.com            isInWriteQueue.insert(burstAlign(addr));
54310889Sandreas.hansson@arm.com            assert(writeQueue.size() == isInWriteQueue.size());
5449831SN/A
5459832SN/A            // Update stats
5469832SN/A            avgWrQLen = writeQueue.size();
5479977SN/A        } else {
54810889Sandreas.hansson@arm.com            DPRINTF(DRAM, "Merging write burst with existing queue entry\n");
54910889Sandreas.hansson@arm.com
5509977SN/A            // keep track of the fact that this burst effectively
5519977SN/A            // disappeared as it was merged with an existing one
5529977SN/A            mergedWrBursts++;
5539832SN/A        }
5549832SN/A
5559831SN/A        // Starting address of next dram pkt (aligend to burstSize boundary)
5569831SN/A        addr = (addr | (burstSize - 1)) + 1;
5579831SN/A    }
5589243SN/A
5599243SN/A    // we do not wait for the writes to be send to the actual memory,
5609243SN/A    // but instead take responsibility for the consistency here and
5619243SN/A    // snoop the write queue for any upcoming reads
5629831SN/A    // @todo, if a pkt size is larger than burst size, we might need a
5639831SN/A    // different front end latency
5649726SN/A    accessAndRespond(pkt, frontendLatency);
5659243SN/A
56610206Sandreas.hansson@arm.com    // If we are not already scheduled to get a request out of the
56710206Sandreas.hansson@arm.com    // queue, do so now
56810206Sandreas.hansson@arm.com    if (!nextReqEvent.scheduled()) {
56910206Sandreas.hansson@arm.com        DPRINTF(DRAM, "Request scheduled immediately\n");
57010206Sandreas.hansson@arm.com        schedule(nextReqEvent, curTick());
5719243SN/A    }
5729243SN/A}
5739243SN/A
5749243SN/Avoid
57510146Sandreas.hansson@arm.comDRAMCtrl::printQs() const {
5769243SN/A    DPRINTF(DRAM, "===READ QUEUE===\n\n");
5779833SN/A    for (auto i = readQueue.begin() ;  i != readQueue.end() ; ++i) {
5789243SN/A        DPRINTF(DRAM, "Read %lu\n", (*i)->addr);
5799243SN/A    }
5809243SN/A    DPRINTF(DRAM, "\n===RESP QUEUE===\n\n");
5819833SN/A    for (auto i = respQueue.begin() ;  i != respQueue.end() ; ++i) {
5829243SN/A        DPRINTF(DRAM, "Response %lu\n", (*i)->addr);
5839243SN/A    }
5849243SN/A    DPRINTF(DRAM, "\n===WRITE QUEUE===\n\n");
5859833SN/A    for (auto i = writeQueue.begin() ;  i != writeQueue.end() ; ++i) {
5869243SN/A        DPRINTF(DRAM, "Write %lu\n", (*i)->addr);
5879243SN/A    }
5889243SN/A}
5899243SN/A
5909243SN/Abool
59110146Sandreas.hansson@arm.comDRAMCtrl::recvTimingReq(PacketPtr pkt)
5929243SN/A{
5939349SN/A    /// @todo temporary hack to deal with memory corruption issues until
5949349SN/A    /// 4-phase transactions are complete
5959349SN/A    for (int x = 0; x < pendingDelete.size(); x++)
5969349SN/A        delete pendingDelete[x];
5979349SN/A    pendingDelete.clear();
5989349SN/A
5999243SN/A    // This is where we enter from the outside world
6009567SN/A    DPRINTF(DRAM, "recvTimingReq: request %s addr %lld size %d\n",
6019831SN/A            pkt->cmdString(), pkt->getAddr(), pkt->getSize());
6029243SN/A
60310883Sali.jafri@arm.com    // simply drop inhibited packets and clean evictions
60410883Sali.jafri@arm.com    if (pkt->memInhibitAsserted() ||
60510883Sali.jafri@arm.com        pkt->cmd == MemCmd::CleanEvict) {
60610883Sali.jafri@arm.com        DPRINTF(DRAM, "Inhibited packet or clean evict -- Dropping it now\n");
6079567SN/A        pendingDelete.push_back(pkt);
6089567SN/A        return true;
6099567SN/A    }
6109243SN/A
6119243SN/A    // Calc avg gap between requests
6129243SN/A    if (prevArrival != 0) {
6139243SN/A        totGap += curTick() - prevArrival;
6149243SN/A    }
6159243SN/A    prevArrival = curTick();
6169243SN/A
6179831SN/A
6189831SN/A    // Find out how many dram packets a pkt translates to
6199831SN/A    // If the burst size is equal or larger than the pkt size, then a pkt
6209831SN/A    // translates to only one dram packet. Otherwise, a pkt translates to
6219831SN/A    // multiple dram packets
6229243SN/A    unsigned size = pkt->getSize();
6239831SN/A    unsigned offset = pkt->getAddr() & (burstSize - 1);
6249831SN/A    unsigned int dram_pkt_count = divCeil(offset + size, burstSize);
6259243SN/A
6269243SN/A    // check local buffers and do not accept if full
6279243SN/A    if (pkt->isRead()) {
6289567SN/A        assert(size != 0);
6299831SN/A        if (readQueueFull(dram_pkt_count)) {
6309567SN/A            DPRINTF(DRAM, "Read queue full, not accepting\n");
6319243SN/A            // remember that we have to retry this port
6329243SN/A            retryRdReq = true;
6339243SN/A            numRdRetry++;
6349243SN/A            return false;
6359243SN/A        } else {
6369831SN/A            addToReadQueue(pkt, dram_pkt_count);
6379243SN/A            readReqs++;
6389977SN/A            bytesReadSys += size;
6399243SN/A        }
6409243SN/A    } else if (pkt->isWrite()) {
6419567SN/A        assert(size != 0);
6429831SN/A        if (writeQueueFull(dram_pkt_count)) {
6439567SN/A            DPRINTF(DRAM, "Write queue full, not accepting\n");
6449243SN/A            // remember that we have to retry this port
6459243SN/A            retryWrReq = true;
6469243SN/A            numWrRetry++;
6479243SN/A            return false;
6489243SN/A        } else {
6499831SN/A            addToWriteQueue(pkt, dram_pkt_count);
6509243SN/A            writeReqs++;
6519977SN/A            bytesWrittenSys += size;
6529243SN/A        }
6539243SN/A    } else {
6549243SN/A        DPRINTF(DRAM,"Neither read nor write, ignore timing\n");
6559243SN/A        neitherReadNorWrite++;
6569726SN/A        accessAndRespond(pkt, 1);
6579243SN/A    }
6589243SN/A
6599243SN/A    return true;
6609243SN/A}
6619243SN/A
6629243SN/Avoid
66310146Sandreas.hansson@arm.comDRAMCtrl::processRespondEvent()
6649243SN/A{
6659243SN/A    DPRINTF(DRAM,
6669243SN/A            "processRespondEvent(): Some req has reached its readyTime\n");
6679243SN/A
6689831SN/A    DRAMPacket* dram_pkt = respQueue.front();
6699243SN/A
6709831SN/A    if (dram_pkt->burstHelper) {
6719831SN/A        // it is a split packet
6729831SN/A        dram_pkt->burstHelper->burstsServiced++;
6739831SN/A        if (dram_pkt->burstHelper->burstsServiced ==
67410143SN/A            dram_pkt->burstHelper->burstCount) {
6759831SN/A            // we have now serviced all children packets of a system packet
6769831SN/A            // so we can now respond to the requester
6779831SN/A            // @todo we probably want to have a different front end and back
6789831SN/A            // end latency for split packets
6799831SN/A            accessAndRespond(dram_pkt->pkt, frontendLatency + backendLatency);
6809831SN/A            delete dram_pkt->burstHelper;
6819831SN/A            dram_pkt->burstHelper = NULL;
6829831SN/A        }
6839831SN/A    } else {
6849831SN/A        // it is not a split packet
6859831SN/A        accessAndRespond(dram_pkt->pkt, frontendLatency + backendLatency);
6869831SN/A    }
6879243SN/A
6889831SN/A    delete respQueue.front();
6899831SN/A    respQueue.pop_front();
6909243SN/A
6919831SN/A    if (!respQueue.empty()) {
6929831SN/A        assert(respQueue.front()->readyTime >= curTick());
6939831SN/A        assert(!respondEvent.scheduled());
6949831SN/A        schedule(respondEvent, respQueue.front()->readyTime);
6959831SN/A    } else {
6969831SN/A        // if there is nothing left in any queue, signal a drain
6979831SN/A        if (writeQueue.empty() && readQueue.empty() &&
6989831SN/A            drainManager) {
69910509SAli.Saidi@ARM.com            DPRINTF(Drain, "DRAM controller done draining\n");
7009831SN/A            drainManager->signalDrainDone();
7019831SN/A            drainManager = NULL;
7029831SN/A        }
7039831SN/A    }
7049567SN/A
7059831SN/A    // We have made a location in the queue available at this point,
7069831SN/A    // so if there is a read that was forced to wait, retry now
7079831SN/A    if (retryRdReq) {
7089831SN/A        retryRdReq = false;
70910713Sandreas.hansson@arm.com        port.sendRetryReq();
7109831SN/A    }
7119243SN/A}
7129243SN/A
71310618SOmar.Naji@arm.combool
71410890Swendy.elsasser@arm.comDRAMCtrl::chooseNext(std::deque<DRAMPacket*>& queue, Tick extra_col_delay)
7159243SN/A{
71610206Sandreas.hansson@arm.com    // This method does the arbitration between requests. The chosen
71710206Sandreas.hansson@arm.com    // packet is simply moved to the head of the queue. The other
71810206Sandreas.hansson@arm.com    // methods know that this is the place to look. For example, with
71910206Sandreas.hansson@arm.com    // FCFS, this method does nothing
72010206Sandreas.hansson@arm.com    assert(!queue.empty());
7219243SN/A
72210618SOmar.Naji@arm.com    // bool to indicate if a packet to an available rank is found
72310618SOmar.Naji@arm.com    bool found_packet = false;
72410206Sandreas.hansson@arm.com    if (queue.size() == 1) {
72510618SOmar.Naji@arm.com        DRAMPacket* dram_pkt = queue.front();
72610618SOmar.Naji@arm.com        // available rank corresponds to state refresh idle
72710618SOmar.Naji@arm.com        if (ranks[dram_pkt->rank]->isAvailable()) {
72810618SOmar.Naji@arm.com            found_packet = true;
72910618SOmar.Naji@arm.com            DPRINTF(DRAM, "Single request, going to a free rank\n");
73010618SOmar.Naji@arm.com        } else {
73110618SOmar.Naji@arm.com            DPRINTF(DRAM, "Single request, going to a busy rank\n");
73210618SOmar.Naji@arm.com        }
73310618SOmar.Naji@arm.com        return found_packet;
7349243SN/A    }
7359243SN/A
7369243SN/A    if (memSchedPolicy == Enums::fcfs) {
73710618SOmar.Naji@arm.com        // check if there is a packet going to a free rank
73810618SOmar.Naji@arm.com        for(auto i = queue.begin(); i != queue.end() ; ++i) {
73910618SOmar.Naji@arm.com            DRAMPacket* dram_pkt = *i;
74010618SOmar.Naji@arm.com            if (ranks[dram_pkt->rank]->isAvailable()) {
74110618SOmar.Naji@arm.com                queue.erase(i);
74210618SOmar.Naji@arm.com                queue.push_front(dram_pkt);
74310618SOmar.Naji@arm.com                found_packet = true;
74410618SOmar.Naji@arm.com                break;
74510618SOmar.Naji@arm.com            }
74610618SOmar.Naji@arm.com        }
7479243SN/A    } else if (memSchedPolicy == Enums::frfcfs) {
74810890Swendy.elsasser@arm.com        found_packet = reorderQueue(queue, extra_col_delay);
7499243SN/A    } else
7509243SN/A        panic("No scheduling policy chosen\n");
75110618SOmar.Naji@arm.com    return found_packet;
7529243SN/A}
7539243SN/A
75410618SOmar.Naji@arm.combool
75510890Swendy.elsasser@arm.comDRAMCtrl::reorderQueue(std::deque<DRAMPacket*>& queue, Tick extra_col_delay)
7569974SN/A{
75710890Swendy.elsasser@arm.com    // Only determine this if needed
7589974SN/A    uint64_t earliest_banks = 0;
75910890Swendy.elsasser@arm.com    bool hidden_bank_prep = false;
7609974SN/A
76110890Swendy.elsasser@arm.com    // search for seamless row hits first, if no seamless row hit is
76210890Swendy.elsasser@arm.com    // found then determine if there are other packets that can be issued
76310890Swendy.elsasser@arm.com    // without incurring additional bus delay due to bank timing
76410890Swendy.elsasser@arm.com    // Will select closed rows first to enable more open row possibilies
76510890Swendy.elsasser@arm.com    // in future selections
76610890Swendy.elsasser@arm.com    bool found_hidden_bank = false;
76710890Swendy.elsasser@arm.com
76810890Swendy.elsasser@arm.com    // remember if we found a row hit, not seamless, but bank prepped
76910890Swendy.elsasser@arm.com    // and ready
77010890Swendy.elsasser@arm.com    bool found_prepped_pkt = false;
77110890Swendy.elsasser@arm.com
77210890Swendy.elsasser@arm.com    // if we have no row hit, prepped or not, and no seamless packet,
77310890Swendy.elsasser@arm.com    // just go for the earliest possible
7749974SN/A    bool found_earliest_pkt = false;
77510890Swendy.elsasser@arm.com
77610618SOmar.Naji@arm.com    auto selected_pkt_it = queue.end();
7779974SN/A
77810890Swendy.elsasser@arm.com    // time we need to issue a column command to be seamless
77910890Swendy.elsasser@arm.com    const Tick min_col_at = std::max(busBusyUntil - tCL + extra_col_delay,
78010890Swendy.elsasser@arm.com                                     curTick());
78110890Swendy.elsasser@arm.com
7829974SN/A    for (auto i = queue.begin(); i != queue.end() ; ++i) {
7839974SN/A        DRAMPacket* dram_pkt = *i;
7849974SN/A        const Bank& bank = dram_pkt->bankRef;
78510890Swendy.elsasser@arm.com
78610890Swendy.elsasser@arm.com        // check if rank is available, if not, jump to the next packet
78710618SOmar.Naji@arm.com        if (dram_pkt->rankRef.isAvailable()) {
78810890Swendy.elsasser@arm.com            // check if it is a row hit
78910618SOmar.Naji@arm.com            if (bank.openRow == dram_pkt->row) {
79010890Swendy.elsasser@arm.com                // no additional rank-to-rank or same bank-group
79110890Swendy.elsasser@arm.com                // delays, or we switched read/write and might as well
79210890Swendy.elsasser@arm.com                // go for the row hit
79310890Swendy.elsasser@arm.com                if (bank.colAllowedAt <= min_col_at) {
79410890Swendy.elsasser@arm.com                    // FCFS within the hits, giving priority to
79510890Swendy.elsasser@arm.com                    // commands that can issue seamlessly, without
79610890Swendy.elsasser@arm.com                    // additional delay, such as same rank accesses
79710890Swendy.elsasser@arm.com                    // and/or different bank-group accesses
79810890Swendy.elsasser@arm.com                    DPRINTF(DRAM, "Seamless row buffer hit\n");
79910618SOmar.Naji@arm.com                    selected_pkt_it = i;
80010890Swendy.elsasser@arm.com                    // no need to look through the remaining queue entries
80110618SOmar.Naji@arm.com                    break;
80210890Swendy.elsasser@arm.com                } else if (!found_hidden_bank && !found_prepped_pkt) {
80310890Swendy.elsasser@arm.com                    // if we did not find a packet to a closed row that can
80410890Swendy.elsasser@arm.com                    // issue the bank commands without incurring delay, and
80510890Swendy.elsasser@arm.com                    // did not yet find a packet to a prepped row, remember
80610890Swendy.elsasser@arm.com                    // the current one
80710618SOmar.Naji@arm.com                    selected_pkt_it = i;
80810890Swendy.elsasser@arm.com                    found_prepped_pkt = true;
80910890Swendy.elsasser@arm.com                    DPRINTF(DRAM, "Prepped row buffer hit\n");
81010618SOmar.Naji@arm.com                }
81110890Swendy.elsasser@arm.com            } else if (!found_earliest_pkt) {
81210890Swendy.elsasser@arm.com                // if we have not initialised the bank status, do it
81310890Swendy.elsasser@arm.com                // now, and only once per scheduling decisions
81410890Swendy.elsasser@arm.com                if (earliest_banks == 0) {
81510890Swendy.elsasser@arm.com                    // determine entries with earliest bank delay
81610890Swendy.elsasser@arm.com                    pair<uint64_t, bool> bankStatus =
81710890Swendy.elsasser@arm.com                        minBankPrep(queue, min_col_at);
81810890Swendy.elsasser@arm.com                    earliest_banks = bankStatus.first;
81910890Swendy.elsasser@arm.com                    hidden_bank_prep = bankStatus.second;
82010890Swendy.elsasser@arm.com                }
82110211Sandreas.hansson@arm.com
82210890Swendy.elsasser@arm.com                // bank is amongst first available banks
82310890Swendy.elsasser@arm.com                // minBankPrep will give priority to packets that can
82410890Swendy.elsasser@arm.com                // issue seamlessly
82510890Swendy.elsasser@arm.com                if (bits(earliest_banks, dram_pkt->bankId, dram_pkt->bankId)) {
82610618SOmar.Naji@arm.com                    found_earliest_pkt = true;
82710890Swendy.elsasser@arm.com                    found_hidden_bank = hidden_bank_prep;
82810890Swendy.elsasser@arm.com
82910890Swendy.elsasser@arm.com                    // give priority to packets that can issue
83010890Swendy.elsasser@arm.com                    // bank commands 'behind the scenes'
83110890Swendy.elsasser@arm.com                    // any additional delay if any will be due to
83210890Swendy.elsasser@arm.com                    // col-to-col command requirements
83310890Swendy.elsasser@arm.com                    if (hidden_bank_prep || !found_prepped_pkt)
83410890Swendy.elsasser@arm.com                        selected_pkt_it = i;
83510618SOmar.Naji@arm.com                }
8369974SN/A            }
8379974SN/A        }
8389974SN/A    }
8399974SN/A
84010618SOmar.Naji@arm.com    if (selected_pkt_it != queue.end()) {
84110618SOmar.Naji@arm.com        DRAMPacket* selected_pkt = *selected_pkt_it;
84210618SOmar.Naji@arm.com        queue.erase(selected_pkt_it);
84310618SOmar.Naji@arm.com        queue.push_front(selected_pkt);
84410890Swendy.elsasser@arm.com        return true;
84510618SOmar.Naji@arm.com    }
84610890Swendy.elsasser@arm.com
84710890Swendy.elsasser@arm.com    return false;
8489974SN/A}
8499974SN/A
8509974SN/Avoid
85110146Sandreas.hansson@arm.comDRAMCtrl::accessAndRespond(PacketPtr pkt, Tick static_latency)
8529243SN/A{
8539243SN/A    DPRINTF(DRAM, "Responding to Address %lld.. ",pkt->getAddr());
8549243SN/A
8559243SN/A    bool needsResponse = pkt->needsResponse();
8569243SN/A    // do the actual memory access which also turns the packet into a
8579243SN/A    // response
8589243SN/A    access(pkt);
8599243SN/A
8609243SN/A    // turn packet around to go back to requester if response expected
8619243SN/A    if (needsResponse) {
8629243SN/A        // access already turned the packet into a response
8639243SN/A        assert(pkt->isResponse());
86410721SMarco.Balboni@ARM.com        // response_time consumes the static latency and is charged also
86510721SMarco.Balboni@ARM.com        // with headerDelay that takes into account the delay provided by
86610721SMarco.Balboni@ARM.com        // the xbar and also the payloadDelay that takes into account the
86710721SMarco.Balboni@ARM.com        // number of data beats.
86810721SMarco.Balboni@ARM.com        Tick response_time = curTick() + static_latency + pkt->headerDelay +
86910721SMarco.Balboni@ARM.com                             pkt->payloadDelay;
87010721SMarco.Balboni@ARM.com        // Here we reset the timing of the packet before sending it out.
87110694SMarco.Balboni@ARM.com        pkt->headerDelay = pkt->payloadDelay = 0;
8729549SN/A
8739726SN/A        // queue the packet in the response queue to be sent out after
8749726SN/A        // the static latency has passed
87510721SMarco.Balboni@ARM.com        port.schedTimingResp(pkt, response_time);
8769243SN/A    } else {
8779587SN/A        // @todo the packet is going to be deleted, and the DRAMPacket
8789587SN/A        // is still having a pointer to it
8799587SN/A        pendingDelete.push_back(pkt);
8809243SN/A    }
8819243SN/A
8829243SN/A    DPRINTF(DRAM, "Done\n");
8839243SN/A
8849243SN/A    return;
8859243SN/A}
8869243SN/A
8879243SN/Avoid
88810618SOmar.Naji@arm.comDRAMCtrl::activateBank(Rank& rank_ref, Bank& bank_ref,
88910618SOmar.Naji@arm.com                       Tick act_tick, uint32_t row)
8909488SN/A{
89110618SOmar.Naji@arm.com    assert(rank_ref.actTicks.size() == activationLimit);
8929488SN/A
8939488SN/A    DPRINTF(DRAM, "Activate at tick %d\n", act_tick);
8949488SN/A
89510207Sandreas.hansson@arm.com    // update the open row
89610618SOmar.Naji@arm.com    assert(bank_ref.openRow == Bank::NO_ROW);
89710618SOmar.Naji@arm.com    bank_ref.openRow = row;
89810207Sandreas.hansson@arm.com
89910207Sandreas.hansson@arm.com    // start counting anew, this covers both the case when we
90010207Sandreas.hansson@arm.com    // auto-precharged, and when this access is forced to
90110207Sandreas.hansson@arm.com    // precharge
90210618SOmar.Naji@arm.com    bank_ref.bytesAccessed = 0;
90310618SOmar.Naji@arm.com    bank_ref.rowAccesses = 0;
90410207Sandreas.hansson@arm.com
90510618SOmar.Naji@arm.com    ++rank_ref.numBanksActive;
90610618SOmar.Naji@arm.com    assert(rank_ref.numBanksActive <= banksPerRank);
90710207Sandreas.hansson@arm.com
90810247Sandreas.hansson@arm.com    DPRINTF(DRAM, "Activate bank %d, rank %d at tick %lld, now got %d active\n",
90910618SOmar.Naji@arm.com            bank_ref.bank, rank_ref.rank, act_tick,
91010618SOmar.Naji@arm.com            ranks[rank_ref.rank]->numBanksActive);
91110247Sandreas.hansson@arm.com
91210618SOmar.Naji@arm.com    rank_ref.power.powerlib.doCommand(MemCommand::ACT, bank_ref.bank,
91310618SOmar.Naji@arm.com                                      divCeil(act_tick, tCK) -
91410618SOmar.Naji@arm.com                                      timeStampOffset);
91510432SOmar.Naji@arm.com
91610432SOmar.Naji@arm.com    DPRINTF(DRAMPower, "%llu,ACT,%d,%d\n", divCeil(act_tick, tCK) -
91710618SOmar.Naji@arm.com            timeStampOffset, bank_ref.bank, rank_ref.rank);
9189975SN/A
91910211Sandreas.hansson@arm.com    // The next access has to respect tRAS for this bank
92010618SOmar.Naji@arm.com    bank_ref.preAllowedAt = act_tick + tRAS;
92110211Sandreas.hansson@arm.com
92210211Sandreas.hansson@arm.com    // Respect the row-to-column command delay
92310618SOmar.Naji@arm.com    bank_ref.colAllowedAt = std::max(act_tick + tRCD, bank_ref.colAllowedAt);
92410211Sandreas.hansson@arm.com
9259971SN/A    // start by enforcing tRRD
9269971SN/A    for(int i = 0; i < banksPerRank; i++) {
92710210Sandreas.hansson@arm.com        // next activate to any bank in this rank must not happen
92810210Sandreas.hansson@arm.com        // before tRRD
92910618SOmar.Naji@arm.com        if (bankGroupArch && (bank_ref.bankgr == rank_ref.banks[i].bankgr)) {
93010394Swendy.elsasser@arm.com            // bank group architecture requires longer delays between
93110394Swendy.elsasser@arm.com            // ACT commands within the same bank group.  Use tRRD_L
93210394Swendy.elsasser@arm.com            // in this case
93310618SOmar.Naji@arm.com            rank_ref.banks[i].actAllowedAt = std::max(act_tick + tRRD_L,
93410618SOmar.Naji@arm.com                                             rank_ref.banks[i].actAllowedAt);
93510394Swendy.elsasser@arm.com        } else {
93610394Swendy.elsasser@arm.com            // use shorter tRRD value when either
93710394Swendy.elsasser@arm.com            // 1) bank group architecture is not supportted
93810394Swendy.elsasser@arm.com            // 2) bank is in a different bank group
93910618SOmar.Naji@arm.com            rank_ref.banks[i].actAllowedAt = std::max(act_tick + tRRD,
94010618SOmar.Naji@arm.com                                             rank_ref.banks[i].actAllowedAt);
94110394Swendy.elsasser@arm.com        }
9429971SN/A    }
94310208Sandreas.hansson@arm.com
9449971SN/A    // next, we deal with tXAW, if the activation limit is disabled
94510492SOmar.Naji@arm.com    // then we directly schedule an activate power event
94610618SOmar.Naji@arm.com    if (!rank_ref.actTicks.empty()) {
94710492SOmar.Naji@arm.com        // sanity check
94810618SOmar.Naji@arm.com        if (rank_ref.actTicks.back() &&
94910618SOmar.Naji@arm.com           (act_tick - rank_ref.actTicks.back()) < tXAW) {
95010492SOmar.Naji@arm.com            panic("Got %d activates in window %d (%llu - %llu) which "
95110492SOmar.Naji@arm.com                  "is smaller than %llu\n", activationLimit, act_tick -
95210618SOmar.Naji@arm.com                  rank_ref.actTicks.back(), act_tick,
95310618SOmar.Naji@arm.com                  rank_ref.actTicks.back(), tXAW);
95410492SOmar.Naji@arm.com        }
9559824SN/A
95610492SOmar.Naji@arm.com        // shift the times used for the book keeping, the last element
95710492SOmar.Naji@arm.com        // (highest index) is the oldest one and hence the lowest value
95810618SOmar.Naji@arm.com        rank_ref.actTicks.pop_back();
9599488SN/A
96010492SOmar.Naji@arm.com        // record an new activation (in the future)
96110618SOmar.Naji@arm.com        rank_ref.actTicks.push_front(act_tick);
9629488SN/A
96310492SOmar.Naji@arm.com        // cannot activate more than X times in time window tXAW, push the
96410492SOmar.Naji@arm.com        // next one (the X + 1'st activate) to be tXAW away from the
96510492SOmar.Naji@arm.com        // oldest in our window of X
96610618SOmar.Naji@arm.com        if (rank_ref.actTicks.back() &&
96710618SOmar.Naji@arm.com           (act_tick - rank_ref.actTicks.back()) < tXAW) {
96810492SOmar.Naji@arm.com            DPRINTF(DRAM, "Enforcing tXAW with X = %d, next activate "
96910492SOmar.Naji@arm.com                    "no earlier than %llu\n", activationLimit,
97010618SOmar.Naji@arm.com                    rank_ref.actTicks.back() + tXAW);
9719488SN/A            for(int j = 0; j < banksPerRank; j++)
9729488SN/A                // next activate must not happen before end of window
97310618SOmar.Naji@arm.com                rank_ref.banks[j].actAllowedAt =
97410618SOmar.Naji@arm.com                    std::max(rank_ref.actTicks.back() + tXAW,
97510618SOmar.Naji@arm.com                             rank_ref.banks[j].actAllowedAt);
97610492SOmar.Naji@arm.com        }
9779488SN/A    }
97810208Sandreas.hansson@arm.com
97910208Sandreas.hansson@arm.com    // at the point when this activate takes place, make sure we
98010208Sandreas.hansson@arm.com    // transition to the active power state
98110618SOmar.Naji@arm.com    if (!rank_ref.activateEvent.scheduled())
98210618SOmar.Naji@arm.com        schedule(rank_ref.activateEvent, act_tick);
98310618SOmar.Naji@arm.com    else if (rank_ref.activateEvent.when() > act_tick)
98410208Sandreas.hansson@arm.com        // move it sooner in time
98510618SOmar.Naji@arm.com        reschedule(rank_ref.activateEvent, act_tick);
98610208Sandreas.hansson@arm.com}
98710208Sandreas.hansson@arm.com
98810208Sandreas.hansson@arm.comvoid
98910618SOmar.Naji@arm.comDRAMCtrl::prechargeBank(Rank& rank_ref, Bank& bank, Tick pre_at, bool trace)
99010207Sandreas.hansson@arm.com{
99110207Sandreas.hansson@arm.com    // make sure the bank has an open row
99210207Sandreas.hansson@arm.com    assert(bank.openRow != Bank::NO_ROW);
99310207Sandreas.hansson@arm.com
99410207Sandreas.hansson@arm.com    // sample the bytes per activate here since we are closing
99510207Sandreas.hansson@arm.com    // the page
99610207Sandreas.hansson@arm.com    bytesPerActivate.sample(bank.bytesAccessed);
99710207Sandreas.hansson@arm.com
99810207Sandreas.hansson@arm.com    bank.openRow = Bank::NO_ROW;
99910207Sandreas.hansson@arm.com
100010214Sandreas.hansson@arm.com    // no precharge allowed before this one
100110214Sandreas.hansson@arm.com    bank.preAllowedAt = pre_at;
100210214Sandreas.hansson@arm.com
100310211Sandreas.hansson@arm.com    Tick pre_done_at = pre_at + tRP;
100410211Sandreas.hansson@arm.com
100510211Sandreas.hansson@arm.com    bank.actAllowedAt = std::max(bank.actAllowedAt, pre_done_at);
100610207Sandreas.hansson@arm.com
100710618SOmar.Naji@arm.com    assert(rank_ref.numBanksActive != 0);
100810618SOmar.Naji@arm.com    --rank_ref.numBanksActive;
100910207Sandreas.hansson@arm.com
101010247Sandreas.hansson@arm.com    DPRINTF(DRAM, "Precharging bank %d, rank %d at tick %lld, now got "
101110618SOmar.Naji@arm.com            "%d active\n", bank.bank, rank_ref.rank, pre_at,
101210618SOmar.Naji@arm.com            rank_ref.numBanksActive);
101310247Sandreas.hansson@arm.com
101410432SOmar.Naji@arm.com    if (trace) {
101510207Sandreas.hansson@arm.com
101610618SOmar.Naji@arm.com        rank_ref.power.powerlib.doCommand(MemCommand::PRE, bank.bank,
101710432SOmar.Naji@arm.com                                                divCeil(pre_at, tCK) -
101810432SOmar.Naji@arm.com                                                timeStampOffset);
101910432SOmar.Naji@arm.com        DPRINTF(DRAMPower, "%llu,PRE,%d,%d\n", divCeil(pre_at, tCK) -
102010618SOmar.Naji@arm.com                timeStampOffset, bank.bank, rank_ref.rank);
102110432SOmar.Naji@arm.com    }
102210208Sandreas.hansson@arm.com    // if we look at the current number of active banks we might be
102310208Sandreas.hansson@arm.com    // tempted to think the DRAM is now idle, however this can be
102410208Sandreas.hansson@arm.com    // undone by an activate that is scheduled to happen before we
102510208Sandreas.hansson@arm.com    // would have reached the idle state, so schedule an event and
102610208Sandreas.hansson@arm.com    // rather check once we actually make it to the point in time when
102710208Sandreas.hansson@arm.com    // the (last) precharge takes place
102810618SOmar.Naji@arm.com    if (!rank_ref.prechargeEvent.scheduled())
102910618SOmar.Naji@arm.com        schedule(rank_ref.prechargeEvent, pre_done_at);
103010618SOmar.Naji@arm.com    else if (rank_ref.prechargeEvent.when() < pre_done_at)
103110618SOmar.Naji@arm.com        reschedule(rank_ref.prechargeEvent, pre_done_at);
103210207Sandreas.hansson@arm.com}
103310207Sandreas.hansson@arm.com
103410207Sandreas.hansson@arm.comvoid
103510146Sandreas.hansson@arm.comDRAMCtrl::doDRAMAccess(DRAMPacket* dram_pkt)
10369243SN/A{
10379243SN/A    DPRINTF(DRAM, "Timing access to addr %lld, rank/bank/row %d %d %d\n",
10389243SN/A            dram_pkt->addr, dram_pkt->rank, dram_pkt->bank, dram_pkt->row);
10399243SN/A
104010618SOmar.Naji@arm.com    // get the rank
104110618SOmar.Naji@arm.com    Rank& rank = dram_pkt->rankRef;
104210618SOmar.Naji@arm.com
104310211Sandreas.hansson@arm.com    // get the bank
10449967SN/A    Bank& bank = dram_pkt->bankRef;
10459243SN/A
104610211Sandreas.hansson@arm.com    // for the state we need to track if it is a row hit or not
104710211Sandreas.hansson@arm.com    bool row_hit = true;
104810211Sandreas.hansson@arm.com
104910211Sandreas.hansson@arm.com    // respect any constraints on the command (e.g. tRCD or tCCD)
105010211Sandreas.hansson@arm.com    Tick cmd_at = std::max(bank.colAllowedAt, curTick());
105110211Sandreas.hansson@arm.com
105210211Sandreas.hansson@arm.com    // Determine the access latency and update the bank state
105310211Sandreas.hansson@arm.com    if (bank.openRow == dram_pkt->row) {
105410211Sandreas.hansson@arm.com        // nothing to do
105510209Sandreas.hansson@arm.com    } else {
105610211Sandreas.hansson@arm.com        row_hit = false;
105710211Sandreas.hansson@arm.com
105810209Sandreas.hansson@arm.com        // If there is a page open, precharge it.
105910209Sandreas.hansson@arm.com        if (bank.openRow != Bank::NO_ROW) {
106010618SOmar.Naji@arm.com            prechargeBank(rank, bank, std::max(bank.preAllowedAt, curTick()));
10619488SN/A        }
10629973SN/A
106310211Sandreas.hansson@arm.com        // next we need to account for the delay in activating the
106410211Sandreas.hansson@arm.com        // page
106510211Sandreas.hansson@arm.com        Tick act_tick = std::max(bank.actAllowedAt, curTick());
10669973SN/A
106710210Sandreas.hansson@arm.com        // Record the activation and deal with all the global timing
106810210Sandreas.hansson@arm.com        // constraints caused be a new activation (tRRD and tXAW)
106910618SOmar.Naji@arm.com        activateBank(rank, bank, act_tick, dram_pkt->row);
107010210Sandreas.hansson@arm.com
107110211Sandreas.hansson@arm.com        // issue the command as early as possible
107210211Sandreas.hansson@arm.com        cmd_at = bank.colAllowedAt;
107310209Sandreas.hansson@arm.com    }
107410209Sandreas.hansson@arm.com
107510211Sandreas.hansson@arm.com    // we need to wait until the bus is available before we can issue
107610211Sandreas.hansson@arm.com    // the command
107710211Sandreas.hansson@arm.com    cmd_at = std::max(cmd_at, busBusyUntil - tCL);
107810211Sandreas.hansson@arm.com
107910211Sandreas.hansson@arm.com    // update the packet ready time
108010211Sandreas.hansson@arm.com    dram_pkt->readyTime = cmd_at + tCL + tBURST;
108110211Sandreas.hansson@arm.com
108210211Sandreas.hansson@arm.com    // only one burst can use the bus at any one point in time
108310211Sandreas.hansson@arm.com    assert(dram_pkt->readyTime - busBusyUntil >= tBURST);
108410211Sandreas.hansson@arm.com
108510394Swendy.elsasser@arm.com    // update the time for the next read/write burst for each
108610394Swendy.elsasser@arm.com    // bank (add a max with tCCD/tCCD_L here)
108710394Swendy.elsasser@arm.com    Tick cmd_dly;
108810394Swendy.elsasser@arm.com    for(int j = 0; j < ranksPerChannel; j++) {
108910394Swendy.elsasser@arm.com        for(int i = 0; i < banksPerRank; i++) {
109010394Swendy.elsasser@arm.com            // next burst to same bank group in this rank must not happen
109110394Swendy.elsasser@arm.com            // before tCCD_L.  Different bank group timing requirement is
109210394Swendy.elsasser@arm.com            // tBURST; Add tCS for different ranks
109310394Swendy.elsasser@arm.com            if (dram_pkt->rank == j) {
109410618SOmar.Naji@arm.com                if (bankGroupArch &&
109510618SOmar.Naji@arm.com                   (bank.bankgr == ranks[j]->banks[i].bankgr)) {
109610394Swendy.elsasser@arm.com                    // bank group architecture requires longer delays between
109710394Swendy.elsasser@arm.com                    // RD/WR burst commands to the same bank group.
109810394Swendy.elsasser@arm.com                    // Use tCCD_L in this case
109910394Swendy.elsasser@arm.com                    cmd_dly = tCCD_L;
110010394Swendy.elsasser@arm.com                } else {
110110394Swendy.elsasser@arm.com                    // use tBURST (equivalent to tCCD_S), the shorter
110210394Swendy.elsasser@arm.com                    // cas-to-cas delay value, when either:
110310394Swendy.elsasser@arm.com                    // 1) bank group architecture is not supportted
110410394Swendy.elsasser@arm.com                    // 2) bank is in a different bank group
110510394Swendy.elsasser@arm.com                    cmd_dly = tBURST;
110610394Swendy.elsasser@arm.com                }
110710394Swendy.elsasser@arm.com            } else {
110810394Swendy.elsasser@arm.com                // different rank is by default in a different bank group
110910394Swendy.elsasser@arm.com                // use tBURST (equivalent to tCCD_S), which is the shorter
111010394Swendy.elsasser@arm.com                // cas-to-cas delay in this case
111110394Swendy.elsasser@arm.com                // Add tCS to account for rank-to-rank bus delay requirements
111210394Swendy.elsasser@arm.com                cmd_dly = tBURST + tCS;
111310394Swendy.elsasser@arm.com            }
111410618SOmar.Naji@arm.com            ranks[j]->banks[i].colAllowedAt = std::max(cmd_at + cmd_dly,
111510618SOmar.Naji@arm.com                                             ranks[j]->banks[i].colAllowedAt);
111610394Swendy.elsasser@arm.com        }
111710394Swendy.elsasser@arm.com    }
111810211Sandreas.hansson@arm.com
111910393Swendy.elsasser@arm.com    // Save rank of current access
112010393Swendy.elsasser@arm.com    activeRank = dram_pkt->rank;
112110393Swendy.elsasser@arm.com
112210212Sandreas.hansson@arm.com    // If this is a write, we also need to respect the write recovery
112310212Sandreas.hansson@arm.com    // time before a precharge, in the case of a read, respect the
112410212Sandreas.hansson@arm.com    // read to precharge constraint
112510212Sandreas.hansson@arm.com    bank.preAllowedAt = std::max(bank.preAllowedAt,
112610212Sandreas.hansson@arm.com                                 dram_pkt->isRead ? cmd_at + tRTP :
112710212Sandreas.hansson@arm.com                                 dram_pkt->readyTime + tWR);
112810210Sandreas.hansson@arm.com
112910209Sandreas.hansson@arm.com    // increment the bytes accessed and the accesses per row
113010209Sandreas.hansson@arm.com    bank.bytesAccessed += burstSize;
113110209Sandreas.hansson@arm.com    ++bank.rowAccesses;
113210209Sandreas.hansson@arm.com
113310209Sandreas.hansson@arm.com    // if we reached the max, then issue with an auto-precharge
113410209Sandreas.hansson@arm.com    bool auto_precharge = pageMgmt == Enums::close ||
113510209Sandreas.hansson@arm.com        bank.rowAccesses == maxAccessesPerRow;
113610209Sandreas.hansson@arm.com
113710209Sandreas.hansson@arm.com    // if we did not hit the limit, we might still want to
113810209Sandreas.hansson@arm.com    // auto-precharge
113910209Sandreas.hansson@arm.com    if (!auto_precharge &&
114010209Sandreas.hansson@arm.com        (pageMgmt == Enums::open_adaptive ||
114110209Sandreas.hansson@arm.com         pageMgmt == Enums::close_adaptive)) {
114210209Sandreas.hansson@arm.com        // a twist on the open and close page policies:
114310209Sandreas.hansson@arm.com        // 1) open_adaptive page policy does not blindly keep the
114410209Sandreas.hansson@arm.com        // page open, but close it if there are no row hits, and there
114510209Sandreas.hansson@arm.com        // are bank conflicts in the queue
114610209Sandreas.hansson@arm.com        // 2) close_adaptive page policy does not blindly close the
114710209Sandreas.hansson@arm.com        // page, but closes it only if there are no row hits in the queue.
114810209Sandreas.hansson@arm.com        // In this case, only force an auto precharge when there
114910209Sandreas.hansson@arm.com        // are no same page hits in the queue
115010209Sandreas.hansson@arm.com        bool got_more_hits = false;
115110209Sandreas.hansson@arm.com        bool got_bank_conflict = false;
115210209Sandreas.hansson@arm.com
115310209Sandreas.hansson@arm.com        // either look at the read queue or write queue
115410209Sandreas.hansson@arm.com        const deque<DRAMPacket*>& queue = dram_pkt->isRead ? readQueue :
115510209Sandreas.hansson@arm.com            writeQueue;
115610209Sandreas.hansson@arm.com        auto p = queue.begin();
115710209Sandreas.hansson@arm.com        // make sure we are not considering the packet that we are
115810209Sandreas.hansson@arm.com        // currently dealing with (which is the head of the queue)
115910209Sandreas.hansson@arm.com        ++p;
116010209Sandreas.hansson@arm.com
116110809Srb639@drexel.edu        // keep on looking until we find a hit or reach the end of the queue
116210809Srb639@drexel.edu        // 1) if a hit is found, then both open and close adaptive policies keep
116310809Srb639@drexel.edu        // the page open
116410809Srb639@drexel.edu        // 2) if no hit is found, got_bank_conflict is set to true if a bank
116510809Srb639@drexel.edu        // conflict request is waiting in the queue
116610809Srb639@drexel.edu        while (!got_more_hits && p != queue.end()) {
116710209Sandreas.hansson@arm.com            bool same_rank_bank = (dram_pkt->rank == (*p)->rank) &&
116810209Sandreas.hansson@arm.com                (dram_pkt->bank == (*p)->bank);
116910209Sandreas.hansson@arm.com            bool same_row = dram_pkt->row == (*p)->row;
117010209Sandreas.hansson@arm.com            got_more_hits |= same_rank_bank && same_row;
117110209Sandreas.hansson@arm.com            got_bank_conflict |= same_rank_bank && !same_row;
11729973SN/A            ++p;
117310141SN/A        }
117410141SN/A
117510209Sandreas.hansson@arm.com        // auto pre-charge when either
117610209Sandreas.hansson@arm.com        // 1) open_adaptive policy, we have not got any more hits, and
117710209Sandreas.hansson@arm.com        //    have a bank conflict
117810209Sandreas.hansson@arm.com        // 2) close_adaptive policy and we have not got any more hits
117910209Sandreas.hansson@arm.com        auto_precharge = !got_more_hits &&
118010209Sandreas.hansson@arm.com            (got_bank_conflict || pageMgmt == Enums::close_adaptive);
118110209Sandreas.hansson@arm.com    }
118210142SN/A
118310247Sandreas.hansson@arm.com    // DRAMPower trace command to be written
118410247Sandreas.hansson@arm.com    std::string mem_cmd = dram_pkt->isRead ? "RD" : "WR";
118510247Sandreas.hansson@arm.com
118610432SOmar.Naji@arm.com    // MemCommand required for DRAMPower library
118710432SOmar.Naji@arm.com    MemCommand::cmds command = (mem_cmd == "RD") ? MemCommand::RD :
118810432SOmar.Naji@arm.com                                                   MemCommand::WR;
118910432SOmar.Naji@arm.com
119010209Sandreas.hansson@arm.com    // if this access should use auto-precharge, then we are
119110209Sandreas.hansson@arm.com    // closing the row
119210209Sandreas.hansson@arm.com    if (auto_precharge) {
119310432SOmar.Naji@arm.com        // if auto-precharge push a PRE command at the correct tick to the
119410432SOmar.Naji@arm.com        // list used by DRAMPower library to calculate power
119510618SOmar.Naji@arm.com        prechargeBank(rank, bank, std::max(curTick(), bank.preAllowedAt));
11969973SN/A
119710209Sandreas.hansson@arm.com        DPRINTF(DRAM, "Auto-precharged bank: %d\n", dram_pkt->bankId);
119810209Sandreas.hansson@arm.com    }
11999963SN/A
12009243SN/A    // Update bus state
12019243SN/A    busBusyUntil = dram_pkt->readyTime;
12029243SN/A
120310211Sandreas.hansson@arm.com    DPRINTF(DRAM, "Access to %lld, ready at %lld bus busy until %lld.\n",
120410211Sandreas.hansson@arm.com            dram_pkt->addr, dram_pkt->readyTime, busBusyUntil);
12059243SN/A
120610618SOmar.Naji@arm.com    dram_pkt->rankRef.power.powerlib.doCommand(command, dram_pkt->bank,
120710432SOmar.Naji@arm.com                                                 divCeil(cmd_at, tCK) -
120810432SOmar.Naji@arm.com                                                 timeStampOffset);
120910432SOmar.Naji@arm.com
121010432SOmar.Naji@arm.com    DPRINTF(DRAMPower, "%llu,%s,%d,%d\n", divCeil(cmd_at, tCK) -
121110432SOmar.Naji@arm.com            timeStampOffset, mem_cmd, dram_pkt->bank, dram_pkt->rank);
121210247Sandreas.hansson@arm.com
121310206Sandreas.hansson@arm.com    // Update the minimum timing between the requests, this is a
121410206Sandreas.hansson@arm.com    // conservative estimate of when we have to schedule the next
121510206Sandreas.hansson@arm.com    // request to not introduce any unecessary bubbles. In most cases
121610206Sandreas.hansson@arm.com    // we will wake up sooner than we have to.
121710206Sandreas.hansson@arm.com    nextReqTime = busBusyUntil - (tRP + tRCD + tCL);
12189972SN/A
121910206Sandreas.hansson@arm.com    // Update the stats and schedule the next request
12209977SN/A    if (dram_pkt->isRead) {
122110147Sandreas.hansson@arm.com        ++readsThisTime;
122210211Sandreas.hansson@arm.com        if (row_hit)
12239977SN/A            readRowHits++;
12249977SN/A        bytesReadDRAM += burstSize;
12259977SN/A        perBankRdBursts[dram_pkt->bankId]++;
122610206Sandreas.hansson@arm.com
122710206Sandreas.hansson@arm.com        // Update latency stats
122810206Sandreas.hansson@arm.com        totMemAccLat += dram_pkt->readyTime - dram_pkt->entryTime;
122910206Sandreas.hansson@arm.com        totBusLat += tBURST;
123010211Sandreas.hansson@arm.com        totQLat += cmd_at - dram_pkt->entryTime;
12319977SN/A    } else {
123210147Sandreas.hansson@arm.com        ++writesThisTime;
123310211Sandreas.hansson@arm.com        if (row_hit)
12349977SN/A            writeRowHits++;
12359977SN/A        bytesWritten += burstSize;
12369977SN/A        perBankWrBursts[dram_pkt->bankId]++;
12379243SN/A    }
12389243SN/A}
12399243SN/A
12409243SN/Avoid
124110206Sandreas.hansson@arm.comDRAMCtrl::processNextReqEvent()
12429243SN/A{
124310618SOmar.Naji@arm.com    int busyRanks = 0;
124410618SOmar.Naji@arm.com    for (auto r : ranks) {
124510618SOmar.Naji@arm.com        if (!r->isAvailable()) {
124610618SOmar.Naji@arm.com            // rank is busy refreshing
124710618SOmar.Naji@arm.com            busyRanks++;
124810618SOmar.Naji@arm.com
124910618SOmar.Naji@arm.com            // let the rank know that if it was waiting to drain, it
125010618SOmar.Naji@arm.com            // is now done and ready to proceed
125110618SOmar.Naji@arm.com            r->checkDrainDone();
125210618SOmar.Naji@arm.com        }
125310618SOmar.Naji@arm.com    }
125410618SOmar.Naji@arm.com
125510618SOmar.Naji@arm.com    if (busyRanks == ranksPerChannel) {
125610618SOmar.Naji@arm.com        // if all ranks are refreshing wait for them to finish
125710618SOmar.Naji@arm.com        // and stall this state machine without taking any further
125810618SOmar.Naji@arm.com        // action, and do not schedule a new nextReqEvent
125910618SOmar.Naji@arm.com        return;
126010618SOmar.Naji@arm.com    }
126110618SOmar.Naji@arm.com
126210393Swendy.elsasser@arm.com    // pre-emptively set to false.  Overwrite if in READ_TO_WRITE
126310393Swendy.elsasser@arm.com    // or WRITE_TO_READ state
126410393Swendy.elsasser@arm.com    bool switched_cmd_type = false;
126510206Sandreas.hansson@arm.com    if (busState == READ_TO_WRITE) {
126610206Sandreas.hansson@arm.com        DPRINTF(DRAM, "Switching to writes after %d reads with %d reads "
126710206Sandreas.hansson@arm.com                "waiting\n", readsThisTime, readQueue.size());
12689243SN/A
126910206Sandreas.hansson@arm.com        // sample and reset the read-related stats as we are now
127010206Sandreas.hansson@arm.com        // transitioning to writes, and all reads are done
127110206Sandreas.hansson@arm.com        rdPerTurnAround.sample(readsThisTime);
127210206Sandreas.hansson@arm.com        readsThisTime = 0;
127310206Sandreas.hansson@arm.com
127410206Sandreas.hansson@arm.com        // now proceed to do the actual writes
127510206Sandreas.hansson@arm.com        busState = WRITE;
127610393Swendy.elsasser@arm.com        switched_cmd_type = true;
127710206Sandreas.hansson@arm.com    } else if (busState == WRITE_TO_READ) {
127810206Sandreas.hansson@arm.com        DPRINTF(DRAM, "Switching to reads after %d writes with %d writes "
127910206Sandreas.hansson@arm.com                "waiting\n", writesThisTime, writeQueue.size());
128010206Sandreas.hansson@arm.com
128110206Sandreas.hansson@arm.com        wrPerTurnAround.sample(writesThisTime);
128210206Sandreas.hansson@arm.com        writesThisTime = 0;
128310206Sandreas.hansson@arm.com
128410206Sandreas.hansson@arm.com        busState = READ;
128510393Swendy.elsasser@arm.com        switched_cmd_type = true;
128610206Sandreas.hansson@arm.com    }
128710206Sandreas.hansson@arm.com
128810206Sandreas.hansson@arm.com    // when we get here it is either a read or a write
128910206Sandreas.hansson@arm.com    if (busState == READ) {
129010206Sandreas.hansson@arm.com
129110206Sandreas.hansson@arm.com        // track if we should switch or not
129210206Sandreas.hansson@arm.com        bool switch_to_writes = false;
129310206Sandreas.hansson@arm.com
129410206Sandreas.hansson@arm.com        if (readQueue.empty()) {
129510206Sandreas.hansson@arm.com            // In the case there is no read request to go next,
129610206Sandreas.hansson@arm.com            // trigger writes if we have passed the low threshold (or
129710206Sandreas.hansson@arm.com            // if we are draining)
129810206Sandreas.hansson@arm.com            if (!writeQueue.empty() &&
129910206Sandreas.hansson@arm.com                (drainManager || writeQueue.size() > writeLowThreshold)) {
130010206Sandreas.hansson@arm.com
130110206Sandreas.hansson@arm.com                switch_to_writes = true;
130210206Sandreas.hansson@arm.com            } else {
130310206Sandreas.hansson@arm.com                // check if we are drained
130410206Sandreas.hansson@arm.com                if (respQueue.empty () && drainManager) {
130510509SAli.Saidi@ARM.com                    DPRINTF(Drain, "DRAM controller done draining\n");
130610206Sandreas.hansson@arm.com                    drainManager->signalDrainDone();
130710206Sandreas.hansson@arm.com                    drainManager = NULL;
130810206Sandreas.hansson@arm.com                }
130910206Sandreas.hansson@arm.com
131010206Sandreas.hansson@arm.com                // nothing to do, not even any point in scheduling an
131110206Sandreas.hansson@arm.com                // event for the next request
131210206Sandreas.hansson@arm.com                return;
131310206Sandreas.hansson@arm.com            }
131410206Sandreas.hansson@arm.com        } else {
131510618SOmar.Naji@arm.com            // bool to check if there is a read to a free rank
131610618SOmar.Naji@arm.com            bool found_read = false;
131710618SOmar.Naji@arm.com
131810206Sandreas.hansson@arm.com            // Figure out which read request goes next, and move it to the
131910206Sandreas.hansson@arm.com            // front of the read queue
132010890Swendy.elsasser@arm.com            // If we are changing command type, incorporate the minimum
132110890Swendy.elsasser@arm.com            // bus turnaround delay which will be tCS (different rank) case
132210890Swendy.elsasser@arm.com            found_read = chooseNext(readQueue,
132310890Swendy.elsasser@arm.com                             switched_cmd_type ? tCS : 0);
132410618SOmar.Naji@arm.com
132510618SOmar.Naji@arm.com            // if no read to an available rank is found then return
132610618SOmar.Naji@arm.com            // at this point. There could be writes to the available ranks
132710618SOmar.Naji@arm.com            // which are above the required threshold. However, to
132810618SOmar.Naji@arm.com            // avoid adding more complexity to the code, return and wait
132910618SOmar.Naji@arm.com            // for a refresh event to kick things into action again.
133010618SOmar.Naji@arm.com            if (!found_read)
133110618SOmar.Naji@arm.com                return;
133210206Sandreas.hansson@arm.com
133310215Sandreas.hansson@arm.com            DRAMPacket* dram_pkt = readQueue.front();
133410618SOmar.Naji@arm.com            assert(dram_pkt->rankRef.isAvailable());
133510393Swendy.elsasser@arm.com            // here we get a bit creative and shift the bus busy time not
133610393Swendy.elsasser@arm.com            // just the tWTR, but also a CAS latency to capture the fact
133710393Swendy.elsasser@arm.com            // that we are allowed to prepare a new bank, but not issue a
133810393Swendy.elsasser@arm.com            // read command until after tWTR, in essence we capture a
133910393Swendy.elsasser@arm.com            // bubble on the data bus that is tWTR + tCL
134010394Swendy.elsasser@arm.com            if (switched_cmd_type && dram_pkt->rank == activeRank) {
134110394Swendy.elsasser@arm.com                busBusyUntil += tWTR + tCL;
134210393Swendy.elsasser@arm.com            }
134310393Swendy.elsasser@arm.com
134410215Sandreas.hansson@arm.com            doDRAMAccess(dram_pkt);
134510206Sandreas.hansson@arm.com
134610206Sandreas.hansson@arm.com            // At this point we're done dealing with the request
134710215Sandreas.hansson@arm.com            readQueue.pop_front();
134810215Sandreas.hansson@arm.com
134910215Sandreas.hansson@arm.com            // sanity check
135010215Sandreas.hansson@arm.com            assert(dram_pkt->size <= burstSize);
135110215Sandreas.hansson@arm.com            assert(dram_pkt->readyTime >= curTick());
135210215Sandreas.hansson@arm.com
135310215Sandreas.hansson@arm.com            // Insert into response queue. It will be sent back to the
135410215Sandreas.hansson@arm.com            // requestor at its readyTime
135510215Sandreas.hansson@arm.com            if (respQueue.empty()) {
135610215Sandreas.hansson@arm.com                assert(!respondEvent.scheduled());
135710215Sandreas.hansson@arm.com                schedule(respondEvent, dram_pkt->readyTime);
135810215Sandreas.hansson@arm.com            } else {
135910215Sandreas.hansson@arm.com                assert(respQueue.back()->readyTime <= dram_pkt->readyTime);
136010215Sandreas.hansson@arm.com                assert(respondEvent.scheduled());
136110215Sandreas.hansson@arm.com            }
136210215Sandreas.hansson@arm.com
136310215Sandreas.hansson@arm.com            respQueue.push_back(dram_pkt);
136410206Sandreas.hansson@arm.com
136510206Sandreas.hansson@arm.com            // we have so many writes that we have to transition
136610206Sandreas.hansson@arm.com            if (writeQueue.size() > writeHighThreshold) {
136710206Sandreas.hansson@arm.com                switch_to_writes = true;
136810206Sandreas.hansson@arm.com            }
136910206Sandreas.hansson@arm.com        }
137010206Sandreas.hansson@arm.com
137110206Sandreas.hansson@arm.com        // switching to writes, either because the read queue is empty
137210206Sandreas.hansson@arm.com        // and the writes have passed the low threshold (or we are
137310206Sandreas.hansson@arm.com        // draining), or because the writes hit the hight threshold
137410206Sandreas.hansson@arm.com        if (switch_to_writes) {
137510206Sandreas.hansson@arm.com            // transition to writing
137610206Sandreas.hansson@arm.com            busState = READ_TO_WRITE;
137710206Sandreas.hansson@arm.com        }
13789352SN/A    } else {
137910618SOmar.Naji@arm.com        // bool to check if write to free rank is found
138010618SOmar.Naji@arm.com        bool found_write = false;
138110618SOmar.Naji@arm.com
138210890Swendy.elsasser@arm.com        // If we are changing command type, incorporate the minimum
138310890Swendy.elsasser@arm.com        // bus turnaround delay
138410890Swendy.elsasser@arm.com        found_write = chooseNext(writeQueue,
138510890Swendy.elsasser@arm.com                                 switched_cmd_type ? std::min(tRTW, tCS) : 0);
138610618SOmar.Naji@arm.com
138710618SOmar.Naji@arm.com        // if no writes to an available rank are found then return.
138810618SOmar.Naji@arm.com        // There could be reads to the available ranks. However, to avoid
138910618SOmar.Naji@arm.com        // adding more complexity to the code, return at this point and wait
139010618SOmar.Naji@arm.com        // for a refresh event to kick things into action again.
139110618SOmar.Naji@arm.com        if (!found_write)
139210618SOmar.Naji@arm.com            return;
139310618SOmar.Naji@arm.com
139410206Sandreas.hansson@arm.com        DRAMPacket* dram_pkt = writeQueue.front();
139510618SOmar.Naji@arm.com        assert(dram_pkt->rankRef.isAvailable());
139610206Sandreas.hansson@arm.com        // sanity check
139710206Sandreas.hansson@arm.com        assert(dram_pkt->size <= burstSize);
139810393Swendy.elsasser@arm.com
139910394Swendy.elsasser@arm.com        // add a bubble to the data bus, as defined by the
140010394Swendy.elsasser@arm.com        // tRTW when access is to the same rank as previous burst
140110394Swendy.elsasser@arm.com        // Different rank timing is handled with tCS, which is
140210394Swendy.elsasser@arm.com        // applied to colAllowedAt
140310394Swendy.elsasser@arm.com        if (switched_cmd_type && dram_pkt->rank == activeRank) {
140410394Swendy.elsasser@arm.com            busBusyUntil += tRTW;
140510393Swendy.elsasser@arm.com        }
140610393Swendy.elsasser@arm.com
140710206Sandreas.hansson@arm.com        doDRAMAccess(dram_pkt);
140810206Sandreas.hansson@arm.com
140910206Sandreas.hansson@arm.com        writeQueue.pop_front();
141010889Sandreas.hansson@arm.com        isInWriteQueue.erase(burstAlign(dram_pkt->addr));
141110206Sandreas.hansson@arm.com        delete dram_pkt;
141210206Sandreas.hansson@arm.com
141310206Sandreas.hansson@arm.com        // If we emptied the write queue, or got sufficiently below the
141410206Sandreas.hansson@arm.com        // threshold (using the minWritesPerSwitch as the hysteresis) and
141510206Sandreas.hansson@arm.com        // are not draining, or we have reads waiting and have done enough
141610206Sandreas.hansson@arm.com        // writes, then switch to reads.
141710206Sandreas.hansson@arm.com        if (writeQueue.empty() ||
141810206Sandreas.hansson@arm.com            (writeQueue.size() + minWritesPerSwitch < writeLowThreshold &&
141910206Sandreas.hansson@arm.com             !drainManager) ||
142010206Sandreas.hansson@arm.com            (!readQueue.empty() && writesThisTime >= minWritesPerSwitch)) {
142110206Sandreas.hansson@arm.com            // turn the bus back around for reads again
142210206Sandreas.hansson@arm.com            busState = WRITE_TO_READ;
142310206Sandreas.hansson@arm.com
142410206Sandreas.hansson@arm.com            // note that the we switch back to reads also in the idle
142510206Sandreas.hansson@arm.com            // case, which eventually will check for any draining and
142610206Sandreas.hansson@arm.com            // also pause any further scheduling if there is really
142710206Sandreas.hansson@arm.com            // nothing to do
142810206Sandreas.hansson@arm.com        }
142910206Sandreas.hansson@arm.com    }
143010618SOmar.Naji@arm.com    // It is possible that a refresh to another rank kicks things back into
143110618SOmar.Naji@arm.com    // action before reaching this point.
143210618SOmar.Naji@arm.com    if (!nextReqEvent.scheduled())
143310618SOmar.Naji@arm.com        schedule(nextReqEvent, std::max(nextReqTime, curTick()));
143410206Sandreas.hansson@arm.com
143510206Sandreas.hansson@arm.com    // If there is space available and we have writes waiting then let
143610206Sandreas.hansson@arm.com    // them retry. This is done here to ensure that the retry does not
143710206Sandreas.hansson@arm.com    // cause a nextReqEvent to be scheduled before we do so as part of
143810206Sandreas.hansson@arm.com    // the next request processing
143910206Sandreas.hansson@arm.com    if (retryWrReq && writeQueue.size() < writeBufferSize) {
144010206Sandreas.hansson@arm.com        retryWrReq = false;
144110713Sandreas.hansson@arm.com        port.sendRetryReq();
14429352SN/A    }
14439243SN/A}
14449243SN/A
144510890Swendy.elsasser@arm.compair<uint64_t, bool>
144610393Swendy.elsasser@arm.comDRAMCtrl::minBankPrep(const deque<DRAMPacket*>& queue,
144710890Swendy.elsasser@arm.com                      Tick min_col_at) const
14489967SN/A{
14499967SN/A    uint64_t bank_mask = 0;
145010211Sandreas.hansson@arm.com    Tick min_act_at = MaxTick;
14519967SN/A
145210890Swendy.elsasser@arm.com    // latest Tick for which ACT can occur without incurring additoinal
145310890Swendy.elsasser@arm.com    // delay on the data bus
145410890Swendy.elsasser@arm.com    const Tick hidden_act_max = std::max(min_col_at - tRCD, curTick());
145510393Swendy.elsasser@arm.com
145610890Swendy.elsasser@arm.com    // Flag condition when burst can issue back-to-back with previous burst
145710890Swendy.elsasser@arm.com    bool found_seamless_bank = false;
145810890Swendy.elsasser@arm.com
145910890Swendy.elsasser@arm.com    // Flag condition when bank can be opened without incurring additional
146010890Swendy.elsasser@arm.com    // delay on the data bus
146110890Swendy.elsasser@arm.com    bool hidden_bank_prep = false;
146210393Swendy.elsasser@arm.com
146310393Swendy.elsasser@arm.com    // determine if we have queued transactions targetting the
14649967SN/A    // bank in question
14659967SN/A    vector<bool> got_waiting(ranksPerChannel * banksPerRank, false);
146610618SOmar.Naji@arm.com    for (const auto& p : queue) {
146710618SOmar.Naji@arm.com        if(p->rankRef.isAvailable())
146810618SOmar.Naji@arm.com            got_waiting[p->bankId] = true;
14699967SN/A    }
14709967SN/A
147110890Swendy.elsasser@arm.com    // Find command with optimal bank timing
147210890Swendy.elsasser@arm.com    // Will prioritize commands that can issue seamlessly.
14739967SN/A    for (int i = 0; i < ranksPerChannel; i++) {
14749967SN/A        for (int j = 0; j < banksPerRank; j++) {
147510618SOmar.Naji@arm.com            uint16_t bank_id = i * banksPerRank + j;
147610211Sandreas.hansson@arm.com
14779967SN/A            // if we have waiting requests for the bank, and it is
14789967SN/A            // amongst the first available, update the mask
147910211Sandreas.hansson@arm.com            if (got_waiting[bank_id]) {
148010618SOmar.Naji@arm.com                // make sure this rank is not currently refreshing.
148110618SOmar.Naji@arm.com                assert(ranks[i]->isAvailable());
148210211Sandreas.hansson@arm.com                // simplistic approximation of when the bank can issue
148310211Sandreas.hansson@arm.com                // an activate, ignoring any rank-to-rank switching
148410393Swendy.elsasser@arm.com                // cost in this calculation
148510618SOmar.Naji@arm.com                Tick act_at = ranks[i]->banks[j].openRow == Bank::NO_ROW ?
148610890Swendy.elsasser@arm.com                    std::max(ranks[i]->banks[j].actAllowedAt, curTick()) :
148710618SOmar.Naji@arm.com                    std::max(ranks[i]->banks[j].preAllowedAt, curTick()) + tRP;
148810211Sandreas.hansson@arm.com
148910890Swendy.elsasser@arm.com                // When is the earliest the R/W burst can issue?
149010890Swendy.elsasser@arm.com                Tick col_at = std::max(ranks[i]->banks[j].colAllowedAt,
149110890Swendy.elsasser@arm.com                                       act_at + tRCD);
149210393Swendy.elsasser@arm.com
149310890Swendy.elsasser@arm.com                // bank can issue burst back-to-back (seamlessly) with
149410890Swendy.elsasser@arm.com                // previous burst
149510890Swendy.elsasser@arm.com                bool new_seamless_bank = col_at <= min_col_at;
149610393Swendy.elsasser@arm.com
149710890Swendy.elsasser@arm.com                // if we found a new seamless bank or we have no
149810890Swendy.elsasser@arm.com                // seamless banks, and got a bank with an earlier
149910890Swendy.elsasser@arm.com                // activate time, it should be added to the bit mask
150010890Swendy.elsasser@arm.com                if (new_seamless_bank ||
150110890Swendy.elsasser@arm.com                    (!found_seamless_bank && act_at <= min_act_at)) {
150210890Swendy.elsasser@arm.com                    // if we did not have a seamless bank before, and
150310890Swendy.elsasser@arm.com                    // we do now, reset the bank mask, also reset it
150410890Swendy.elsasser@arm.com                    // if we have not yet found a seamless bank and
150510890Swendy.elsasser@arm.com                    // the activate time is smaller than what we have
150610890Swendy.elsasser@arm.com                    // seen so far
150710890Swendy.elsasser@arm.com                    if (!found_seamless_bank &&
150810890Swendy.elsasser@arm.com                        (new_seamless_bank || act_at < min_act_at)) {
150910890Swendy.elsasser@arm.com                        bank_mask = 0;
151010393Swendy.elsasser@arm.com                    }
151110890Swendy.elsasser@arm.com
151210890Swendy.elsasser@arm.com                    found_seamless_bank |= new_seamless_bank;
151310890Swendy.elsasser@arm.com
151410890Swendy.elsasser@arm.com                    // ACT can occur 'behind the scenes'
151510890Swendy.elsasser@arm.com                    hidden_bank_prep = act_at <= hidden_act_max;
151610890Swendy.elsasser@arm.com
151710890Swendy.elsasser@arm.com                    // set the bit corresponding to the available bank
151810890Swendy.elsasser@arm.com                    replaceBits(bank_mask, bank_id, bank_id, 1);
151910890Swendy.elsasser@arm.com                    min_act_at = act_at;
152010211Sandreas.hansson@arm.com                }
15219967SN/A            }
15229967SN/A        }
15239967SN/A    }
152410211Sandreas.hansson@arm.com
152510890Swendy.elsasser@arm.com    return make_pair(bank_mask, hidden_bank_prep);
15269967SN/A}
15279967SN/A
152810618SOmar.Naji@arm.comDRAMCtrl::Rank::Rank(DRAMCtrl& _memory, const DRAMCtrlParams* _p)
152910618SOmar.Naji@arm.com    : EventManager(&_memory), memory(_memory),
153010618SOmar.Naji@arm.com      pwrStateTrans(PWR_IDLE), pwrState(PWR_IDLE), pwrStateTick(0),
153110618SOmar.Naji@arm.com      refreshState(REF_IDLE), refreshDueAt(0),
153210618SOmar.Naji@arm.com      power(_p, false), numBanksActive(0),
153310618SOmar.Naji@arm.com      activateEvent(*this), prechargeEvent(*this),
153410618SOmar.Naji@arm.com      refreshEvent(*this), powerEvent(*this)
153510618SOmar.Naji@arm.com{ }
153610618SOmar.Naji@arm.com
15379243SN/Avoid
153810618SOmar.Naji@arm.comDRAMCtrl::Rank::startup(Tick ref_tick)
153910618SOmar.Naji@arm.com{
154010618SOmar.Naji@arm.com    assert(ref_tick > curTick());
154110618SOmar.Naji@arm.com
154210618SOmar.Naji@arm.com    pwrStateTick = curTick();
154310618SOmar.Naji@arm.com
154410618SOmar.Naji@arm.com    // kick off the refresh, and give ourselves enough time to
154510618SOmar.Naji@arm.com    // precharge
154610618SOmar.Naji@arm.com    schedule(refreshEvent, ref_tick);
154710618SOmar.Naji@arm.com}
154810618SOmar.Naji@arm.com
154910618SOmar.Naji@arm.comvoid
155010619Sandreas.hansson@arm.comDRAMCtrl::Rank::suspend()
155110619Sandreas.hansson@arm.com{
155210619Sandreas.hansson@arm.com    deschedule(refreshEvent);
155310619Sandreas.hansson@arm.com}
155410619Sandreas.hansson@arm.com
155510619Sandreas.hansson@arm.comvoid
155610618SOmar.Naji@arm.comDRAMCtrl::Rank::checkDrainDone()
155710618SOmar.Naji@arm.com{
155810618SOmar.Naji@arm.com    // if this rank was waiting to drain it is now able to proceed to
155910618SOmar.Naji@arm.com    // precharge
156010618SOmar.Naji@arm.com    if (refreshState == REF_DRAIN) {
156110618SOmar.Naji@arm.com        DPRINTF(DRAM, "Refresh drain done, now precharging\n");
156210618SOmar.Naji@arm.com
156310618SOmar.Naji@arm.com        refreshState = REF_PRE;
156410618SOmar.Naji@arm.com
156510618SOmar.Naji@arm.com        // hand control back to the refresh event loop
156610618SOmar.Naji@arm.com        schedule(refreshEvent, curTick());
156710618SOmar.Naji@arm.com    }
156810618SOmar.Naji@arm.com}
156910618SOmar.Naji@arm.com
157010618SOmar.Naji@arm.comvoid
157110618SOmar.Naji@arm.comDRAMCtrl::Rank::processActivateEvent()
157210618SOmar.Naji@arm.com{
157310618SOmar.Naji@arm.com    // we should transition to the active state as soon as any bank is active
157410618SOmar.Naji@arm.com    if (pwrState != PWR_ACT)
157510618SOmar.Naji@arm.com        // note that at this point numBanksActive could be back at
157610618SOmar.Naji@arm.com        // zero again due to a precharge scheduled in the future
157710618SOmar.Naji@arm.com        schedulePowerEvent(PWR_ACT, curTick());
157810618SOmar.Naji@arm.com}
157910618SOmar.Naji@arm.com
158010618SOmar.Naji@arm.comvoid
158110618SOmar.Naji@arm.comDRAMCtrl::Rank::processPrechargeEvent()
158210618SOmar.Naji@arm.com{
158310618SOmar.Naji@arm.com    // if we reached zero, then special conditions apply as we track
158410618SOmar.Naji@arm.com    // if all banks are precharged for the power models
158510618SOmar.Naji@arm.com    if (numBanksActive == 0) {
158610618SOmar.Naji@arm.com        // we should transition to the idle state when the last bank
158710618SOmar.Naji@arm.com        // is precharged
158810618SOmar.Naji@arm.com        schedulePowerEvent(PWR_IDLE, curTick());
158910618SOmar.Naji@arm.com    }
159010618SOmar.Naji@arm.com}
159110618SOmar.Naji@arm.com
159210618SOmar.Naji@arm.comvoid
159310618SOmar.Naji@arm.comDRAMCtrl::Rank::processRefreshEvent()
15949243SN/A{
159510207Sandreas.hansson@arm.com    // when first preparing the refresh, remember when it was due
159610207Sandreas.hansson@arm.com    if (refreshState == REF_IDLE) {
159710207Sandreas.hansson@arm.com        // remember when the refresh is due
159810207Sandreas.hansson@arm.com        refreshDueAt = curTick();
15999243SN/A
160010207Sandreas.hansson@arm.com        // proceed to drain
160110207Sandreas.hansson@arm.com        refreshState = REF_DRAIN;
16029243SN/A
160310207Sandreas.hansson@arm.com        DPRINTF(DRAM, "Refresh due\n");
160410207Sandreas.hansson@arm.com    }
160510207Sandreas.hansson@arm.com
160610618SOmar.Naji@arm.com    // let any scheduled read or write to the same rank go ahead,
160710618SOmar.Naji@arm.com    // after which it will
160810207Sandreas.hansson@arm.com    // hand control back to this event loop
160910207Sandreas.hansson@arm.com    if (refreshState == REF_DRAIN) {
161010618SOmar.Naji@arm.com        // if a request is at the moment being handled and this request is
161110618SOmar.Naji@arm.com        // accessing the current rank then wait for it to finish
161210618SOmar.Naji@arm.com        if ((rank == memory.activeRank)
161310618SOmar.Naji@arm.com            && (memory.nextReqEvent.scheduled())) {
161410207Sandreas.hansson@arm.com            // hand control over to the request loop until it is
161510207Sandreas.hansson@arm.com            // evaluated next
161610207Sandreas.hansson@arm.com            DPRINTF(DRAM, "Refresh awaiting draining\n");
161710207Sandreas.hansson@arm.com
161810207Sandreas.hansson@arm.com            return;
161910207Sandreas.hansson@arm.com        } else {
162010207Sandreas.hansson@arm.com            refreshState = REF_PRE;
162110207Sandreas.hansson@arm.com        }
162210207Sandreas.hansson@arm.com    }
162310207Sandreas.hansson@arm.com
162410207Sandreas.hansson@arm.com    // at this point, ensure that all banks are precharged
162510207Sandreas.hansson@arm.com    if (refreshState == REF_PRE) {
162610208Sandreas.hansson@arm.com        // precharge any active bank if we are not already in the idle
162710208Sandreas.hansson@arm.com        // state
162810208Sandreas.hansson@arm.com        if (pwrState != PWR_IDLE) {
162910214Sandreas.hansson@arm.com            // at the moment, we use a precharge all even if there is
163010214Sandreas.hansson@arm.com            // only a single bank open
163110208Sandreas.hansson@arm.com            DPRINTF(DRAM, "Precharging all\n");
163210214Sandreas.hansson@arm.com
163310214Sandreas.hansson@arm.com            // first determine when we can precharge
163410214Sandreas.hansson@arm.com            Tick pre_at = curTick();
163510618SOmar.Naji@arm.com
163610618SOmar.Naji@arm.com            for (auto &b : banks) {
163710618SOmar.Naji@arm.com                // respect both causality and any existing bank
163810618SOmar.Naji@arm.com                // constraints, some banks could already have a
163910618SOmar.Naji@arm.com                // (auto) precharge scheduled
164010618SOmar.Naji@arm.com                pre_at = std::max(b.preAllowedAt, pre_at);
164110618SOmar.Naji@arm.com            }
164210618SOmar.Naji@arm.com
164310618SOmar.Naji@arm.com            // make sure all banks per rank are precharged, and for those that
164410618SOmar.Naji@arm.com            // already are, update their availability
164510618SOmar.Naji@arm.com            Tick act_allowed_at = pre_at + memory.tRP;
164610618SOmar.Naji@arm.com
164710618SOmar.Naji@arm.com            for (auto &b : banks) {
164810618SOmar.Naji@arm.com                if (b.openRow != Bank::NO_ROW) {
164910618SOmar.Naji@arm.com                    memory.prechargeBank(*this, b, pre_at, false);
165010618SOmar.Naji@arm.com                } else {
165110618SOmar.Naji@arm.com                    b.actAllowedAt = std::max(b.actAllowedAt, act_allowed_at);
165210618SOmar.Naji@arm.com                    b.preAllowedAt = std::max(b.preAllowedAt, pre_at);
165310214Sandreas.hansson@arm.com                }
165410214Sandreas.hansson@arm.com            }
165510214Sandreas.hansson@arm.com
165610618SOmar.Naji@arm.com            // precharge all banks in rank
165710618SOmar.Naji@arm.com            power.powerlib.doCommand(MemCommand::PREA, 0,
165810618SOmar.Naji@arm.com                                     divCeil(pre_at, memory.tCK) -
165910618SOmar.Naji@arm.com                                     memory.timeStampOffset);
166010214Sandreas.hansson@arm.com
166110618SOmar.Naji@arm.com            DPRINTF(DRAMPower, "%llu,PREA,0,%d\n",
166210618SOmar.Naji@arm.com                    divCeil(pre_at, memory.tCK) -
166310618SOmar.Naji@arm.com                            memory.timeStampOffset, rank);
166410208Sandreas.hansson@arm.com        } else {
166510208Sandreas.hansson@arm.com            DPRINTF(DRAM, "All banks already precharged, starting refresh\n");
166610208Sandreas.hansson@arm.com
166710208Sandreas.hansson@arm.com            // go ahead and kick the power state machine into gear if
166810208Sandreas.hansson@arm.com            // we are already idle
166910208Sandreas.hansson@arm.com            schedulePowerEvent(PWR_REF, curTick());
16709975SN/A        }
16719975SN/A
167210208Sandreas.hansson@arm.com        refreshState = REF_RUN;
167310208Sandreas.hansson@arm.com        assert(numBanksActive == 0);
16749243SN/A
167510208Sandreas.hansson@arm.com        // wait for all banks to be precharged, at which point the
167610208Sandreas.hansson@arm.com        // power state machine will transition to the idle state, and
167710208Sandreas.hansson@arm.com        // automatically move to a refresh, at that point it will also
167810208Sandreas.hansson@arm.com        // call this method to get the refresh event loop going again
167910207Sandreas.hansson@arm.com        return;
168010207Sandreas.hansson@arm.com    }
168110207Sandreas.hansson@arm.com
168210207Sandreas.hansson@arm.com    // last but not least we perform the actual refresh
168310207Sandreas.hansson@arm.com    if (refreshState == REF_RUN) {
168410207Sandreas.hansson@arm.com        // should never get here with any banks active
168510207Sandreas.hansson@arm.com        assert(numBanksActive == 0);
168610208Sandreas.hansson@arm.com        assert(pwrState == PWR_REF);
168710207Sandreas.hansson@arm.com
168810618SOmar.Naji@arm.com        Tick ref_done_at = curTick() + memory.tRFC;
168910207Sandreas.hansson@arm.com
169010618SOmar.Naji@arm.com        for (auto &b : banks) {
169110618SOmar.Naji@arm.com            b.actAllowedAt = ref_done_at;
169210618SOmar.Naji@arm.com        }
169310247Sandreas.hansson@arm.com
169410618SOmar.Naji@arm.com        // at the moment this affects all ranks
169510618SOmar.Naji@arm.com        power.powerlib.doCommand(MemCommand::REF, 0,
169610618SOmar.Naji@arm.com                                 divCeil(curTick(), memory.tCK) -
169710618SOmar.Naji@arm.com                                 memory.timeStampOffset);
169810432SOmar.Naji@arm.com
169910618SOmar.Naji@arm.com        // at the moment sort the list of commands and update the counters
170010618SOmar.Naji@arm.com        // for DRAMPower libray when doing a refresh
170110618SOmar.Naji@arm.com        sort(power.powerlib.cmdList.begin(),
170210618SOmar.Naji@arm.com             power.powerlib.cmdList.end(), DRAMCtrl::sortTime);
170310432SOmar.Naji@arm.com
170410618SOmar.Naji@arm.com        // update the counters for DRAMPower, passing false to
170510618SOmar.Naji@arm.com        // indicate that this is not the last command in the
170610618SOmar.Naji@arm.com        // list. DRAMPower requires this information for the
170710618SOmar.Naji@arm.com        // correct calculation of the background energy at the end
170810618SOmar.Naji@arm.com        // of the simulation. Ideally we would want to call this
170910618SOmar.Naji@arm.com        // function with true once at the end of the
171010618SOmar.Naji@arm.com        // simulation. However, the discarded energy is extremly
171110618SOmar.Naji@arm.com        // small and does not effect the final results.
171210618SOmar.Naji@arm.com        power.powerlib.updateCounters(false);
171310432SOmar.Naji@arm.com
171410618SOmar.Naji@arm.com        // call the energy function
171510618SOmar.Naji@arm.com        power.powerlib.calcEnergy();
171610432SOmar.Naji@arm.com
171710618SOmar.Naji@arm.com        // Update the stats
171810618SOmar.Naji@arm.com        updatePowerStats();
171910432SOmar.Naji@arm.com
172010618SOmar.Naji@arm.com        DPRINTF(DRAMPower, "%llu,REF,0,%d\n", divCeil(curTick(), memory.tCK) -
172110618SOmar.Naji@arm.com                memory.timeStampOffset, rank);
172210207Sandreas.hansson@arm.com
172310207Sandreas.hansson@arm.com        // make sure we did not wait so long that we cannot make up
172410207Sandreas.hansson@arm.com        // for it
172510618SOmar.Naji@arm.com        if (refreshDueAt + memory.tREFI < ref_done_at) {
172610207Sandreas.hansson@arm.com            fatal("Refresh was delayed so long we cannot catch up\n");
172710207Sandreas.hansson@arm.com        }
172810207Sandreas.hansson@arm.com
172910207Sandreas.hansson@arm.com        // compensate for the delay in actually performing the refresh
173010207Sandreas.hansson@arm.com        // when scheduling the next one
173110618SOmar.Naji@arm.com        schedule(refreshEvent, refreshDueAt + memory.tREFI - memory.tRP);
173210207Sandreas.hansson@arm.com
173310208Sandreas.hansson@arm.com        assert(!powerEvent.scheduled());
173410207Sandreas.hansson@arm.com
173510208Sandreas.hansson@arm.com        // move to the idle power state once the refresh is done, this
173610208Sandreas.hansson@arm.com        // will also move the refresh state machine to the refresh
173710208Sandreas.hansson@arm.com        // idle state
173810211Sandreas.hansson@arm.com        schedulePowerEvent(PWR_IDLE, ref_done_at);
173910207Sandreas.hansson@arm.com
174010208Sandreas.hansson@arm.com        DPRINTF(DRAMState, "Refresh done at %llu and next refresh at %llu\n",
174110618SOmar.Naji@arm.com                ref_done_at, refreshDueAt + memory.tREFI);
174210208Sandreas.hansson@arm.com    }
174310208Sandreas.hansson@arm.com}
174410208Sandreas.hansson@arm.com
174510208Sandreas.hansson@arm.comvoid
174610618SOmar.Naji@arm.comDRAMCtrl::Rank::schedulePowerEvent(PowerState pwr_state, Tick tick)
174710208Sandreas.hansson@arm.com{
174810208Sandreas.hansson@arm.com    // respect causality
174910208Sandreas.hansson@arm.com    assert(tick >= curTick());
175010208Sandreas.hansson@arm.com
175110208Sandreas.hansson@arm.com    if (!powerEvent.scheduled()) {
175210208Sandreas.hansson@arm.com        DPRINTF(DRAMState, "Scheduling power event at %llu to state %d\n",
175310208Sandreas.hansson@arm.com                tick, pwr_state);
175410208Sandreas.hansson@arm.com
175510208Sandreas.hansson@arm.com        // insert the new transition
175610208Sandreas.hansson@arm.com        pwrStateTrans = pwr_state;
175710208Sandreas.hansson@arm.com
175810208Sandreas.hansson@arm.com        schedule(powerEvent, tick);
175910208Sandreas.hansson@arm.com    } else {
176010208Sandreas.hansson@arm.com        panic("Scheduled power event at %llu to state %d, "
176110208Sandreas.hansson@arm.com              "with scheduled event at %llu to %d\n", tick, pwr_state,
176210208Sandreas.hansson@arm.com              powerEvent.when(), pwrStateTrans);
176310208Sandreas.hansson@arm.com    }
176410208Sandreas.hansson@arm.com}
176510208Sandreas.hansson@arm.com
176610208Sandreas.hansson@arm.comvoid
176710618SOmar.Naji@arm.comDRAMCtrl::Rank::processPowerEvent()
176810208Sandreas.hansson@arm.com{
176910208Sandreas.hansson@arm.com    // remember where we were, and for how long
177010208Sandreas.hansson@arm.com    Tick duration = curTick() - pwrStateTick;
177110208Sandreas.hansson@arm.com    PowerState prev_state = pwrState;
177210208Sandreas.hansson@arm.com
177310208Sandreas.hansson@arm.com    // update the accounting
177410208Sandreas.hansson@arm.com    pwrStateTime[prev_state] += duration;
177510208Sandreas.hansson@arm.com
177610208Sandreas.hansson@arm.com    pwrState = pwrStateTrans;
177710208Sandreas.hansson@arm.com    pwrStateTick = curTick();
177810208Sandreas.hansson@arm.com
177910208Sandreas.hansson@arm.com    if (pwrState == PWR_IDLE) {
178010208Sandreas.hansson@arm.com        DPRINTF(DRAMState, "All banks precharged\n");
178110208Sandreas.hansson@arm.com
178210208Sandreas.hansson@arm.com        // if we were refreshing, make sure we start scheduling requests again
178310208Sandreas.hansson@arm.com        if (prev_state == PWR_REF) {
178410208Sandreas.hansson@arm.com            DPRINTF(DRAMState, "Was refreshing for %llu ticks\n", duration);
178510208Sandreas.hansson@arm.com            assert(pwrState == PWR_IDLE);
178610208Sandreas.hansson@arm.com
178710208Sandreas.hansson@arm.com            // kick things into action again
178810208Sandreas.hansson@arm.com            refreshState = REF_IDLE;
178910618SOmar.Naji@arm.com            // a request event could be already scheduled by the state
179010618SOmar.Naji@arm.com            // machine of the other rank
179110618SOmar.Naji@arm.com            if (!memory.nextReqEvent.scheduled())
179210618SOmar.Naji@arm.com                schedule(memory.nextReqEvent, curTick());
179310208Sandreas.hansson@arm.com        } else {
179410208Sandreas.hansson@arm.com            assert(prev_state == PWR_ACT);
179510208Sandreas.hansson@arm.com
179610208Sandreas.hansson@arm.com            // if we have a pending refresh, and are now moving to
179710208Sandreas.hansson@arm.com            // the idle state, direclty transition to a refresh
179810208Sandreas.hansson@arm.com            if (refreshState == REF_RUN) {
179910208Sandreas.hansson@arm.com                // there should be nothing waiting at this point
180010208Sandreas.hansson@arm.com                assert(!powerEvent.scheduled());
180110208Sandreas.hansson@arm.com
180210208Sandreas.hansson@arm.com                // update the state in zero time and proceed below
180310208Sandreas.hansson@arm.com                pwrState = PWR_REF;
180410208Sandreas.hansson@arm.com            }
180510208Sandreas.hansson@arm.com        }
180610208Sandreas.hansson@arm.com    }
180710208Sandreas.hansson@arm.com
180810208Sandreas.hansson@arm.com    // we transition to the refresh state, let the refresh state
180910208Sandreas.hansson@arm.com    // machine know of this state update and let it deal with the
181010208Sandreas.hansson@arm.com    // scheduling of the next power state transition as well as the
181110208Sandreas.hansson@arm.com    // following refresh
181210208Sandreas.hansson@arm.com    if (pwrState == PWR_REF) {
181310208Sandreas.hansson@arm.com        DPRINTF(DRAMState, "Refreshing\n");
181410208Sandreas.hansson@arm.com        // kick the refresh event loop into action again, and that
181510208Sandreas.hansson@arm.com        // in turn will schedule a transition to the idle power
181610208Sandreas.hansson@arm.com        // state once the refresh is done
181710208Sandreas.hansson@arm.com        assert(refreshState == REF_RUN);
181810208Sandreas.hansson@arm.com        processRefreshEvent();
181910207Sandreas.hansson@arm.com    }
18209243SN/A}
18219243SN/A
18229243SN/Avoid
182310618SOmar.Naji@arm.comDRAMCtrl::Rank::updatePowerStats()
182410432SOmar.Naji@arm.com{
182510432SOmar.Naji@arm.com    // Get the energy and power from DRAMPower
182610432SOmar.Naji@arm.com    Data::MemoryPowerModel::Energy energy =
182710618SOmar.Naji@arm.com        power.powerlib.getEnergy();
182810618SOmar.Naji@arm.com    Data::MemoryPowerModel::Power rank_power =
182910618SOmar.Naji@arm.com        power.powerlib.getPower();
183010432SOmar.Naji@arm.com
183110618SOmar.Naji@arm.com    actEnergy = energy.act_energy * memory.devicesPerRank;
183210618SOmar.Naji@arm.com    preEnergy = energy.pre_energy * memory.devicesPerRank;
183310618SOmar.Naji@arm.com    readEnergy = energy.read_energy * memory.devicesPerRank;
183410618SOmar.Naji@arm.com    writeEnergy = energy.write_energy * memory.devicesPerRank;
183510618SOmar.Naji@arm.com    refreshEnergy = energy.ref_energy * memory.devicesPerRank;
183610618SOmar.Naji@arm.com    actBackEnergy = energy.act_stdby_energy * memory.devicesPerRank;
183710618SOmar.Naji@arm.com    preBackEnergy = energy.pre_stdby_energy * memory.devicesPerRank;
183810618SOmar.Naji@arm.com    totalEnergy = energy.total_energy * memory.devicesPerRank;
183910618SOmar.Naji@arm.com    averagePower = rank_power.average_power * memory.devicesPerRank;
184010432SOmar.Naji@arm.com}
184110432SOmar.Naji@arm.com
184210432SOmar.Naji@arm.comvoid
184310618SOmar.Naji@arm.comDRAMCtrl::Rank::regStats()
184410618SOmar.Naji@arm.com{
184510618SOmar.Naji@arm.com    using namespace Stats;
184610618SOmar.Naji@arm.com
184710618SOmar.Naji@arm.com    pwrStateTime
184810618SOmar.Naji@arm.com        .init(5)
184910618SOmar.Naji@arm.com        .name(name() + ".memoryStateTime")
185010618SOmar.Naji@arm.com        .desc("Time in different power states");
185110618SOmar.Naji@arm.com    pwrStateTime.subname(0, "IDLE");
185210618SOmar.Naji@arm.com    pwrStateTime.subname(1, "REF");
185310618SOmar.Naji@arm.com    pwrStateTime.subname(2, "PRE_PDN");
185410618SOmar.Naji@arm.com    pwrStateTime.subname(3, "ACT");
185510618SOmar.Naji@arm.com    pwrStateTime.subname(4, "ACT_PDN");
185610618SOmar.Naji@arm.com
185710618SOmar.Naji@arm.com    actEnergy
185810618SOmar.Naji@arm.com        .name(name() + ".actEnergy")
185910618SOmar.Naji@arm.com        .desc("Energy for activate commands per rank (pJ)");
186010618SOmar.Naji@arm.com
186110618SOmar.Naji@arm.com    preEnergy
186210618SOmar.Naji@arm.com        .name(name() + ".preEnergy")
186310618SOmar.Naji@arm.com        .desc("Energy for precharge commands per rank (pJ)");
186410618SOmar.Naji@arm.com
186510618SOmar.Naji@arm.com    readEnergy
186610618SOmar.Naji@arm.com        .name(name() + ".readEnergy")
186710618SOmar.Naji@arm.com        .desc("Energy for read commands per rank (pJ)");
186810618SOmar.Naji@arm.com
186910618SOmar.Naji@arm.com    writeEnergy
187010618SOmar.Naji@arm.com        .name(name() + ".writeEnergy")
187110618SOmar.Naji@arm.com        .desc("Energy for write commands per rank (pJ)");
187210618SOmar.Naji@arm.com
187310618SOmar.Naji@arm.com    refreshEnergy
187410618SOmar.Naji@arm.com        .name(name() + ".refreshEnergy")
187510618SOmar.Naji@arm.com        .desc("Energy for refresh commands per rank (pJ)");
187610618SOmar.Naji@arm.com
187710618SOmar.Naji@arm.com    actBackEnergy
187810618SOmar.Naji@arm.com        .name(name() + ".actBackEnergy")
187910618SOmar.Naji@arm.com        .desc("Energy for active background per rank (pJ)");
188010618SOmar.Naji@arm.com
188110618SOmar.Naji@arm.com    preBackEnergy
188210618SOmar.Naji@arm.com        .name(name() + ".preBackEnergy")
188310618SOmar.Naji@arm.com        .desc("Energy for precharge background per rank (pJ)");
188410618SOmar.Naji@arm.com
188510618SOmar.Naji@arm.com    totalEnergy
188610618SOmar.Naji@arm.com        .name(name() + ".totalEnergy")
188710618SOmar.Naji@arm.com        .desc("Total energy per rank (pJ)");
188810618SOmar.Naji@arm.com
188910618SOmar.Naji@arm.com    averagePower
189010618SOmar.Naji@arm.com        .name(name() + ".averagePower")
189110618SOmar.Naji@arm.com        .desc("Core power per rank (mW)");
189210618SOmar.Naji@arm.com}
189310618SOmar.Naji@arm.comvoid
189410146Sandreas.hansson@arm.comDRAMCtrl::regStats()
18959243SN/A{
18969243SN/A    using namespace Stats;
18979243SN/A
18989243SN/A    AbstractMemory::regStats();
18999243SN/A
190010618SOmar.Naji@arm.com    for (auto r : ranks) {
190110618SOmar.Naji@arm.com        r->regStats();
190210618SOmar.Naji@arm.com    }
190310618SOmar.Naji@arm.com
19049243SN/A    readReqs
19059243SN/A        .name(name() + ".readReqs")
19069977SN/A        .desc("Number of read requests accepted");
19079243SN/A
19089243SN/A    writeReqs
19099243SN/A        .name(name() + ".writeReqs")
19109977SN/A        .desc("Number of write requests accepted");
19119831SN/A
19129831SN/A    readBursts
19139831SN/A        .name(name() + ".readBursts")
19149977SN/A        .desc("Number of DRAM read bursts, "
19159977SN/A              "including those serviced by the write queue");
19169831SN/A
19179831SN/A    writeBursts
19189831SN/A        .name(name() + ".writeBursts")
19199977SN/A        .desc("Number of DRAM write bursts, "
19209977SN/A              "including those merged in the write queue");
19219243SN/A
19229243SN/A    servicedByWrQ
19239243SN/A        .name(name() + ".servicedByWrQ")
19249977SN/A        .desc("Number of DRAM read bursts serviced by the write queue");
19259977SN/A
19269977SN/A    mergedWrBursts
19279977SN/A        .name(name() + ".mergedWrBursts")
19289977SN/A        .desc("Number of DRAM write bursts merged with an existing one");
19299243SN/A
19309243SN/A    neitherReadNorWrite
19319977SN/A        .name(name() + ".neitherReadNorWriteReqs")
19329977SN/A        .desc("Number of requests that are neither read nor write");
19339243SN/A
19349977SN/A    perBankRdBursts
19359243SN/A        .init(banksPerRank * ranksPerChannel)
19369977SN/A        .name(name() + ".perBankRdBursts")
19379977SN/A        .desc("Per bank write bursts");
19389243SN/A
19399977SN/A    perBankWrBursts
19409243SN/A        .init(banksPerRank * ranksPerChannel)
19419977SN/A        .name(name() + ".perBankWrBursts")
19429977SN/A        .desc("Per bank write bursts");
19439243SN/A
19449243SN/A    avgRdQLen
19459243SN/A        .name(name() + ".avgRdQLen")
19469977SN/A        .desc("Average read queue length when enqueuing")
19479243SN/A        .precision(2);
19489243SN/A
19499243SN/A    avgWrQLen
19509243SN/A        .name(name() + ".avgWrQLen")
19519977SN/A        .desc("Average write queue length when enqueuing")
19529243SN/A        .precision(2);
19539243SN/A
19549243SN/A    totQLat
19559243SN/A        .name(name() + ".totQLat")
19569977SN/A        .desc("Total ticks spent queuing");
19579243SN/A
19589243SN/A    totBusLat
19599243SN/A        .name(name() + ".totBusLat")
19609977SN/A        .desc("Total ticks spent in databus transfers");
19619243SN/A
19629243SN/A    totMemAccLat
19639243SN/A        .name(name() + ".totMemAccLat")
19649977SN/A        .desc("Total ticks spent from burst creation until serviced "
19659977SN/A              "by the DRAM");
19669243SN/A
19679243SN/A    avgQLat
19689243SN/A        .name(name() + ".avgQLat")
19699977SN/A        .desc("Average queueing delay per DRAM burst")
19709243SN/A        .precision(2);
19719243SN/A
19729831SN/A    avgQLat = totQLat / (readBursts - servicedByWrQ);
19739243SN/A
19749243SN/A    avgBusLat
19759243SN/A        .name(name() + ".avgBusLat")
19769977SN/A        .desc("Average bus latency per DRAM burst")
19779243SN/A        .precision(2);
19789243SN/A
19799831SN/A    avgBusLat = totBusLat / (readBursts - servicedByWrQ);
19809243SN/A
19819243SN/A    avgMemAccLat
19829243SN/A        .name(name() + ".avgMemAccLat")
19839977SN/A        .desc("Average memory access latency per DRAM burst")
19849243SN/A        .precision(2);
19859243SN/A
19869831SN/A    avgMemAccLat = totMemAccLat / (readBursts - servicedByWrQ);
19879243SN/A
19889243SN/A    numRdRetry
19899243SN/A        .name(name() + ".numRdRetry")
19909977SN/A        .desc("Number of times read queue was full causing retry");
19919243SN/A
19929243SN/A    numWrRetry
19939243SN/A        .name(name() + ".numWrRetry")
19949977SN/A        .desc("Number of times write queue was full causing retry");
19959243SN/A
19969243SN/A    readRowHits
19979243SN/A        .name(name() + ".readRowHits")
19989243SN/A        .desc("Number of row buffer hits during reads");
19999243SN/A
20009243SN/A    writeRowHits
20019243SN/A        .name(name() + ".writeRowHits")
20029243SN/A        .desc("Number of row buffer hits during writes");
20039243SN/A
20049243SN/A    readRowHitRate
20059243SN/A        .name(name() + ".readRowHitRate")
20069243SN/A        .desc("Row buffer hit rate for reads")
20079243SN/A        .precision(2);
20089243SN/A
20099831SN/A    readRowHitRate = (readRowHits / (readBursts - servicedByWrQ)) * 100;
20109243SN/A
20119243SN/A    writeRowHitRate
20129243SN/A        .name(name() + ".writeRowHitRate")
20139243SN/A        .desc("Row buffer hit rate for writes")
20149243SN/A        .precision(2);
20159243SN/A
20169977SN/A    writeRowHitRate = (writeRowHits / (writeBursts - mergedWrBursts)) * 100;
20179243SN/A
20189243SN/A    readPktSize
20199831SN/A        .init(ceilLog2(burstSize) + 1)
20209243SN/A        .name(name() + ".readPktSize")
20219977SN/A        .desc("Read request sizes (log2)");
20229243SN/A
20239243SN/A     writePktSize
20249831SN/A        .init(ceilLog2(burstSize) + 1)
20259243SN/A        .name(name() + ".writePktSize")
20269977SN/A        .desc("Write request sizes (log2)");
20279243SN/A
20289243SN/A     rdQLenPdf
20299567SN/A        .init(readBufferSize)
20309243SN/A        .name(name() + ".rdQLenPdf")
20319243SN/A        .desc("What read queue length does an incoming req see");
20329243SN/A
20339243SN/A     wrQLenPdf
20349567SN/A        .init(writeBufferSize)
20359243SN/A        .name(name() + ".wrQLenPdf")
20369243SN/A        .desc("What write queue length does an incoming req see");
20379243SN/A
20389727SN/A     bytesPerActivate
203910141SN/A         .init(maxAccessesPerRow)
20409727SN/A         .name(name() + ".bytesPerActivate")
20419727SN/A         .desc("Bytes accessed per row activation")
20429727SN/A         .flags(nozero);
20439243SN/A
204410147Sandreas.hansson@arm.com     rdPerTurnAround
204510147Sandreas.hansson@arm.com         .init(readBufferSize)
204610147Sandreas.hansson@arm.com         .name(name() + ".rdPerTurnAround")
204710147Sandreas.hansson@arm.com         .desc("Reads before turning the bus around for writes")
204810147Sandreas.hansson@arm.com         .flags(nozero);
204910147Sandreas.hansson@arm.com
205010147Sandreas.hansson@arm.com     wrPerTurnAround
205110147Sandreas.hansson@arm.com         .init(writeBufferSize)
205210147Sandreas.hansson@arm.com         .name(name() + ".wrPerTurnAround")
205310147Sandreas.hansson@arm.com         .desc("Writes before turning the bus around for reads")
205410147Sandreas.hansson@arm.com         .flags(nozero);
205510147Sandreas.hansson@arm.com
20569975SN/A    bytesReadDRAM
20579975SN/A        .name(name() + ".bytesReadDRAM")
20589975SN/A        .desc("Total number of bytes read from DRAM");
20599975SN/A
20609975SN/A    bytesReadWrQ
20619975SN/A        .name(name() + ".bytesReadWrQ")
20629975SN/A        .desc("Total number of bytes read from write queue");
20639243SN/A
20649243SN/A    bytesWritten
20659243SN/A        .name(name() + ".bytesWritten")
20669977SN/A        .desc("Total number of bytes written to DRAM");
20679243SN/A
20689977SN/A    bytesReadSys
20699977SN/A        .name(name() + ".bytesReadSys")
20709977SN/A        .desc("Total read bytes from the system interface side");
20719243SN/A
20729977SN/A    bytesWrittenSys
20739977SN/A        .name(name() + ".bytesWrittenSys")
20749977SN/A        .desc("Total written bytes from the system interface side");
20759243SN/A
20769243SN/A    avgRdBW
20779243SN/A        .name(name() + ".avgRdBW")
20789977SN/A        .desc("Average DRAM read bandwidth in MiByte/s")
20799243SN/A        .precision(2);
20809243SN/A
20819977SN/A    avgRdBW = (bytesReadDRAM / 1000000) / simSeconds;
20829243SN/A
20839243SN/A    avgWrBW
20849243SN/A        .name(name() + ".avgWrBW")
20859977SN/A        .desc("Average achieved write bandwidth in MiByte/s")
20869243SN/A        .precision(2);
20879243SN/A
20889243SN/A    avgWrBW = (bytesWritten / 1000000) / simSeconds;
20899243SN/A
20909977SN/A    avgRdBWSys
20919977SN/A        .name(name() + ".avgRdBWSys")
20929977SN/A        .desc("Average system read bandwidth in MiByte/s")
20939243SN/A        .precision(2);
20949243SN/A
20959977SN/A    avgRdBWSys = (bytesReadSys / 1000000) / simSeconds;
20969243SN/A
20979977SN/A    avgWrBWSys
20989977SN/A        .name(name() + ".avgWrBWSys")
20999977SN/A        .desc("Average system write bandwidth in MiByte/s")
21009243SN/A        .precision(2);
21019243SN/A
21029977SN/A    avgWrBWSys = (bytesWrittenSys / 1000000) / simSeconds;
21039243SN/A
21049243SN/A    peakBW
21059243SN/A        .name(name() + ".peakBW")
21069977SN/A        .desc("Theoretical peak bandwidth in MiByte/s")
21079243SN/A        .precision(2);
21089243SN/A
21099831SN/A    peakBW = (SimClock::Frequency / tBURST) * burstSize / 1000000;
21109243SN/A
21119243SN/A    busUtil
21129243SN/A        .name(name() + ".busUtil")
21139243SN/A        .desc("Data bus utilization in percentage")
21149243SN/A        .precision(2);
21159243SN/A    busUtil = (avgRdBW + avgWrBW) / peakBW * 100;
21169243SN/A
21179243SN/A    totGap
21189243SN/A        .name(name() + ".totGap")
21199243SN/A        .desc("Total gap between requests");
21209243SN/A
21219243SN/A    avgGap
21229243SN/A        .name(name() + ".avgGap")
21239243SN/A        .desc("Average gap between requests")
21249243SN/A        .precision(2);
21259243SN/A
21269243SN/A    avgGap = totGap / (readReqs + writeReqs);
21279975SN/A
21289975SN/A    // Stats for DRAM Power calculation based on Micron datasheet
21299975SN/A    busUtilRead
21309975SN/A        .name(name() + ".busUtilRead")
21319975SN/A        .desc("Data bus utilization in percentage for reads")
21329975SN/A        .precision(2);
21339975SN/A
21349975SN/A    busUtilRead = avgRdBW / peakBW * 100;
21359975SN/A
21369975SN/A    busUtilWrite
21379975SN/A        .name(name() + ".busUtilWrite")
21389975SN/A        .desc("Data bus utilization in percentage for writes")
21399975SN/A        .precision(2);
21409975SN/A
21419975SN/A    busUtilWrite = avgWrBW / peakBW * 100;
21429975SN/A
21439975SN/A    pageHitRate
21449975SN/A        .name(name() + ".pageHitRate")
21459975SN/A        .desc("Row buffer hit rate, read and write combined")
21469975SN/A        .precision(2);
21479975SN/A
21489977SN/A    pageHitRate = (writeRowHits + readRowHits) /
21499977SN/A        (writeBursts - mergedWrBursts + readBursts - servicedByWrQ) * 100;
21509243SN/A}
21519243SN/A
21529243SN/Avoid
215310146Sandreas.hansson@arm.comDRAMCtrl::recvFunctional(PacketPtr pkt)
21549243SN/A{
21559243SN/A    // rely on the abstract memory
21569243SN/A    functionalAccess(pkt);
21579243SN/A}
21589243SN/A
21599294SN/ABaseSlavePort&
216010146Sandreas.hansson@arm.comDRAMCtrl::getSlavePort(const string &if_name, PortID idx)
21619243SN/A{
21629243SN/A    if (if_name != "port") {
21639243SN/A        return MemObject::getSlavePort(if_name, idx);
21649243SN/A    } else {
21659243SN/A        return port;
21669243SN/A    }
21679243SN/A}
21689243SN/A
21699243SN/Aunsigned int
217010146Sandreas.hansson@arm.comDRAMCtrl::drain(DrainManager *dm)
21719243SN/A{
21729342SN/A    unsigned int count = port.drain(dm);
21739243SN/A
21749243SN/A    // if there is anything in any of our internal queues, keep track
21759243SN/A    // of that as well
21769567SN/A    if (!(writeQueue.empty() && readQueue.empty() &&
21779567SN/A          respQueue.empty())) {
21789352SN/A        DPRINTF(Drain, "DRAM controller not drained, write: %d, read: %d,"
21799567SN/A                " resp: %d\n", writeQueue.size(), readQueue.size(),
21809567SN/A                respQueue.size());
21819243SN/A        ++count;
21829342SN/A        drainManager = dm;
218310206Sandreas.hansson@arm.com
21849352SN/A        // the only part that is not drained automatically over time
218510206Sandreas.hansson@arm.com        // is the write queue, thus kick things into action if needed
218610206Sandreas.hansson@arm.com        if (!writeQueue.empty() && !nextReqEvent.scheduled()) {
218710206Sandreas.hansson@arm.com            schedule(nextReqEvent, curTick());
218810206Sandreas.hansson@arm.com        }
21899243SN/A    }
21909243SN/A
21919243SN/A    if (count)
21929342SN/A        setDrainState(Drainable::Draining);
21939243SN/A    else
21949342SN/A        setDrainState(Drainable::Drained);
21959243SN/A    return count;
21969243SN/A}
21979243SN/A
219810619Sandreas.hansson@arm.comvoid
219910619Sandreas.hansson@arm.comDRAMCtrl::drainResume()
220010619Sandreas.hansson@arm.com{
220110619Sandreas.hansson@arm.com    if (!isTimingMode && system()->isTimingMode()) {
220210619Sandreas.hansson@arm.com        // if we switched to timing mode, kick things into action,
220310619Sandreas.hansson@arm.com        // and behave as if we restored from a checkpoint
220410619Sandreas.hansson@arm.com        startup();
220510619Sandreas.hansson@arm.com    } else if (isTimingMode && !system()->isTimingMode()) {
220610619Sandreas.hansson@arm.com        // if we switch from timing mode, stop the refresh events to
220710619Sandreas.hansson@arm.com        // not cause issues with KVM
220810619Sandreas.hansson@arm.com        for (auto r : ranks) {
220910619Sandreas.hansson@arm.com            r->suspend();
221010619Sandreas.hansson@arm.com        }
221110619Sandreas.hansson@arm.com    }
221210619Sandreas.hansson@arm.com
221310619Sandreas.hansson@arm.com    // update the mode
221410619Sandreas.hansson@arm.com    isTimingMode = system()->isTimingMode();
221510619Sandreas.hansson@arm.com}
221610619Sandreas.hansson@arm.com
221710146Sandreas.hansson@arm.comDRAMCtrl::MemoryPort::MemoryPort(const std::string& name, DRAMCtrl& _memory)
22189243SN/A    : QueuedSlavePort(name, &_memory, queue), queue(_memory, *this),
22199243SN/A      memory(_memory)
22209243SN/A{ }
22219243SN/A
22229243SN/AAddrRangeList
222310146Sandreas.hansson@arm.comDRAMCtrl::MemoryPort::getAddrRanges() const
22249243SN/A{
22259243SN/A    AddrRangeList ranges;
22269243SN/A    ranges.push_back(memory.getAddrRange());
22279243SN/A    return ranges;
22289243SN/A}
22299243SN/A
22309243SN/Avoid
223110146Sandreas.hansson@arm.comDRAMCtrl::MemoryPort::recvFunctional(PacketPtr pkt)
22329243SN/A{
22339243SN/A    pkt->pushLabel(memory.name());
22349243SN/A
22359243SN/A    if (!queue.checkFunctional(pkt)) {
22369243SN/A        // Default implementation of SimpleTimingPort::recvFunctional()
22379243SN/A        // calls recvAtomic() and throws away the latency; we can save a
22389243SN/A        // little here by just not calculating the latency.
22399243SN/A        memory.recvFunctional(pkt);
22409243SN/A    }
22419243SN/A
22429243SN/A    pkt->popLabel();
22439243SN/A}
22449243SN/A
22459243SN/ATick
224610146Sandreas.hansson@arm.comDRAMCtrl::MemoryPort::recvAtomic(PacketPtr pkt)
22479243SN/A{
22489243SN/A    return memory.recvAtomic(pkt);
22499243SN/A}
22509243SN/A
22519243SN/Abool
225210146Sandreas.hansson@arm.comDRAMCtrl::MemoryPort::recvTimingReq(PacketPtr pkt)
22539243SN/A{
22549243SN/A    // pass it to the memory controller
22559243SN/A    return memory.recvTimingReq(pkt);
22569243SN/A}
22579243SN/A
225810146Sandreas.hansson@arm.comDRAMCtrl*
225910146Sandreas.hansson@arm.comDRAMCtrlParams::create()
22609243SN/A{
226110146Sandreas.hansson@arm.com    return new DRAMCtrl(this);
22629243SN/A}
2263