cache.cc revision 11867
12810Srdreslin@umich.edu/*
211375Sandreas.hansson@arm.com * Copyright (c) 2010-2016 ARM Limited
311051Sandreas.hansson@arm.com * All rights reserved.
411051Sandreas.hansson@arm.com *
511051Sandreas.hansson@arm.com * The license below extends only to copyright in the software and shall
611051Sandreas.hansson@arm.com * not be construed as granting a license to any other intellectual
711051Sandreas.hansson@arm.com * property including but not limited to intellectual property relating
811051Sandreas.hansson@arm.com * to a hardware implementation of the functionality of the software
911051Sandreas.hansson@arm.com * licensed hereunder.  You may use the software subject to the license
1011051Sandreas.hansson@arm.com * terms below provided that you ensure that this notice is replicated
1111051Sandreas.hansson@arm.com * unmodified and in its entirety in all distributions of the software,
1211051Sandreas.hansson@arm.com * modified or unmodified, in source code or in binary form.
1311051Sandreas.hansson@arm.com *
1411051Sandreas.hansson@arm.com * Copyright (c) 2002-2005 The Regents of The University of Michigan
1511051Sandreas.hansson@arm.com * Copyright (c) 2010,2015 Advanced Micro Devices, Inc.
162810Srdreslin@umich.edu * All rights reserved.
172810Srdreslin@umich.edu *
182810Srdreslin@umich.edu * Redistribution and use in source and binary forms, with or without
192810Srdreslin@umich.edu * modification, are permitted provided that the following conditions are
202810Srdreslin@umich.edu * met: redistributions of source code must retain the above copyright
212810Srdreslin@umich.edu * notice, this list of conditions and the following disclaimer;
222810Srdreslin@umich.edu * redistributions in binary form must reproduce the above copyright
232810Srdreslin@umich.edu * notice, this list of conditions and the following disclaimer in the
242810Srdreslin@umich.edu * documentation and/or other materials provided with the distribution;
252810Srdreslin@umich.edu * neither the name of the copyright holders nor the names of its
262810Srdreslin@umich.edu * contributors may be used to endorse or promote products derived from
272810Srdreslin@umich.edu * this software without specific prior written permission.
282810Srdreslin@umich.edu *
292810Srdreslin@umich.edu * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
302810Srdreslin@umich.edu * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
312810Srdreslin@umich.edu * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
322810Srdreslin@umich.edu * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
332810Srdreslin@umich.edu * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
342810Srdreslin@umich.edu * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
352810Srdreslin@umich.edu * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
362810Srdreslin@umich.edu * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
372810Srdreslin@umich.edu * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
382810Srdreslin@umich.edu * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
392810Srdreslin@umich.edu * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
402810Srdreslin@umich.edu *
412810Srdreslin@umich.edu * Authors: Erik Hallnor
4211051Sandreas.hansson@arm.com *          Dave Greene
4311051Sandreas.hansson@arm.com *          Nathan Binkert
442810Srdreslin@umich.edu *          Steve Reinhardt
4511051Sandreas.hansson@arm.com *          Ron Dreslinski
4611051Sandreas.hansson@arm.com *          Andreas Sandberg
472810Srdreslin@umich.edu */
482810Srdreslin@umich.edu
492810Srdreslin@umich.edu/**
502810Srdreslin@umich.edu * @file
5111051Sandreas.hansson@arm.com * Cache definitions.
522810Srdreslin@umich.edu */
532810Srdreslin@umich.edu
5411051Sandreas.hansson@arm.com#include "mem/cache/cache.hh"
552810Srdreslin@umich.edu
5611051Sandreas.hansson@arm.com#include "base/misc.hh"
5711051Sandreas.hansson@arm.com#include "base/types.hh"
5811051Sandreas.hansson@arm.com#include "debug/Cache.hh"
5911051Sandreas.hansson@arm.com#include "debug/CachePort.hh"
6011051Sandreas.hansson@arm.com#include "debug/CacheTags.hh"
6111288Ssteve.reinhardt@amd.com#include "debug/CacheVerbose.hh"
6211051Sandreas.hansson@arm.com#include "mem/cache/blk.hh"
6311051Sandreas.hansson@arm.com#include "mem/cache/mshr.hh"
6411051Sandreas.hansson@arm.com#include "mem/cache/prefetch/base.hh"
6511051Sandreas.hansson@arm.com#include "sim/sim_exit.hh"
6611051Sandreas.hansson@arm.com
6711053Sandreas.hansson@arm.comCache::Cache(const CacheParams *p)
6811053Sandreas.hansson@arm.com    : BaseCache(p, p->system->cacheLineSize()),
6911051Sandreas.hansson@arm.com      tags(p->tags),
7011051Sandreas.hansson@arm.com      prefetcher(p->prefetcher),
7111051Sandreas.hansson@arm.com      doFastWrites(true),
7211197Sandreas.hansson@arm.com      prefetchOnAccess(p->prefetch_on_access),
7311197Sandreas.hansson@arm.com      clusivity(p->clusivity),
7411199Sandreas.hansson@arm.com      writebackClean(p->writeback_clean),
7511197Sandreas.hansson@arm.com      tempBlockWriteback(nullptr),
7611197Sandreas.hansson@arm.com      writebackTempBlockAtomicEvent(this, false,
7711197Sandreas.hansson@arm.com                                    EventBase::Delayed_Writeback_Pri)
7811051Sandreas.hansson@arm.com{
7911051Sandreas.hansson@arm.com    tempBlock = new CacheBlk();
8011051Sandreas.hansson@arm.com    tempBlock->data = new uint8_t[blkSize];
8111051Sandreas.hansson@arm.com
8211051Sandreas.hansson@arm.com    cpuSidePort = new CpuSidePort(p->name + ".cpu_side", this,
8311051Sandreas.hansson@arm.com                                  "CpuSidePort");
8411051Sandreas.hansson@arm.com    memSidePort = new MemSidePort(p->name + ".mem_side", this,
8511051Sandreas.hansson@arm.com                                  "MemSidePort");
8611051Sandreas.hansson@arm.com
8711051Sandreas.hansson@arm.com    tags->setCache(this);
8811051Sandreas.hansson@arm.com    if (prefetcher)
8911051Sandreas.hansson@arm.com        prefetcher->setCache(this);
9011051Sandreas.hansson@arm.com}
9111051Sandreas.hansson@arm.com
9211051Sandreas.hansson@arm.comCache::~Cache()
9311051Sandreas.hansson@arm.com{
9411051Sandreas.hansson@arm.com    delete [] tempBlock->data;
9511051Sandreas.hansson@arm.com    delete tempBlock;
9611051Sandreas.hansson@arm.com
9711051Sandreas.hansson@arm.com    delete cpuSidePort;
9811051Sandreas.hansson@arm.com    delete memSidePort;
9911051Sandreas.hansson@arm.com}
10011051Sandreas.hansson@arm.com
10111051Sandreas.hansson@arm.comvoid
10211051Sandreas.hansson@arm.comCache::regStats()
10311051Sandreas.hansson@arm.com{
10411051Sandreas.hansson@arm.com    BaseCache::regStats();
10511051Sandreas.hansson@arm.com}
10611051Sandreas.hansson@arm.com
10711051Sandreas.hansson@arm.comvoid
10811051Sandreas.hansson@arm.comCache::cmpAndSwap(CacheBlk *blk, PacketPtr pkt)
10911051Sandreas.hansson@arm.com{
11011051Sandreas.hansson@arm.com    assert(pkt->isRequest());
11111051Sandreas.hansson@arm.com
11211051Sandreas.hansson@arm.com    uint64_t overwrite_val;
11311051Sandreas.hansson@arm.com    bool overwrite_mem;
11411051Sandreas.hansson@arm.com    uint64_t condition_val64;
11511051Sandreas.hansson@arm.com    uint32_t condition_val32;
11611051Sandreas.hansson@arm.com
11711051Sandreas.hansson@arm.com    int offset = tags->extractBlkOffset(pkt->getAddr());
11811051Sandreas.hansson@arm.com    uint8_t *blk_data = blk->data + offset;
11911051Sandreas.hansson@arm.com
12011051Sandreas.hansson@arm.com    assert(sizeof(uint64_t) >= pkt->getSize());
12111051Sandreas.hansson@arm.com
12211051Sandreas.hansson@arm.com    overwrite_mem = true;
12311051Sandreas.hansson@arm.com    // keep a copy of our possible write value, and copy what is at the
12411051Sandreas.hansson@arm.com    // memory address into the packet
12511051Sandreas.hansson@arm.com    pkt->writeData((uint8_t *)&overwrite_val);
12611051Sandreas.hansson@arm.com    pkt->setData(blk_data);
12711051Sandreas.hansson@arm.com
12811051Sandreas.hansson@arm.com    if (pkt->req->isCondSwap()) {
12911051Sandreas.hansson@arm.com        if (pkt->getSize() == sizeof(uint64_t)) {
13011051Sandreas.hansson@arm.com            condition_val64 = pkt->req->getExtraData();
13111051Sandreas.hansson@arm.com            overwrite_mem = !std::memcmp(&condition_val64, blk_data,
13211051Sandreas.hansson@arm.com                                         sizeof(uint64_t));
13311051Sandreas.hansson@arm.com        } else if (pkt->getSize() == sizeof(uint32_t)) {
13411051Sandreas.hansson@arm.com            condition_val32 = (uint32_t)pkt->req->getExtraData();
13511051Sandreas.hansson@arm.com            overwrite_mem = !std::memcmp(&condition_val32, blk_data,
13611051Sandreas.hansson@arm.com                                         sizeof(uint32_t));
13711051Sandreas.hansson@arm.com        } else
13811051Sandreas.hansson@arm.com            panic("Invalid size for conditional read/write\n");
13911051Sandreas.hansson@arm.com    }
14011051Sandreas.hansson@arm.com
14111051Sandreas.hansson@arm.com    if (overwrite_mem) {
14211051Sandreas.hansson@arm.com        std::memcpy(blk_data, &overwrite_val, pkt->getSize());
14311051Sandreas.hansson@arm.com        blk->status |= BlkDirty;
14411051Sandreas.hansson@arm.com    }
14511051Sandreas.hansson@arm.com}
14611051Sandreas.hansson@arm.com
14711051Sandreas.hansson@arm.com
14811051Sandreas.hansson@arm.comvoid
14911601Sandreas.hansson@arm.comCache::satisfyRequest(PacketPtr pkt, CacheBlk *blk,
15011601Sandreas.hansson@arm.com                      bool deferred_response, bool pending_downgrade)
15111051Sandreas.hansson@arm.com{
15211051Sandreas.hansson@arm.com    assert(pkt->isRequest());
15311051Sandreas.hansson@arm.com
15411051Sandreas.hansson@arm.com    assert(blk && blk->isValid());
15511051Sandreas.hansson@arm.com    // Occasionally this is not true... if we are a lower-level cache
15611051Sandreas.hansson@arm.com    // satisfying a string of Read and ReadEx requests from
15711051Sandreas.hansson@arm.com    // upper-level caches, a Read will mark the block as shared but we
15811051Sandreas.hansson@arm.com    // can satisfy a following ReadEx anyway since we can rely on the
15911051Sandreas.hansson@arm.com    // Read requester(s) to have buffered the ReadEx snoop and to
16011051Sandreas.hansson@arm.com    // invalidate their blocks after receiving them.
16111284Sandreas.hansson@arm.com    // assert(!pkt->needsWritable() || blk->isWritable());
16211051Sandreas.hansson@arm.com    assert(pkt->getOffset(blkSize) + pkt->getSize() <= blkSize);
16311051Sandreas.hansson@arm.com
16411051Sandreas.hansson@arm.com    // Check RMW operations first since both isRead() and
16511051Sandreas.hansson@arm.com    // isWrite() will be true for them
16611051Sandreas.hansson@arm.com    if (pkt->cmd == MemCmd::SwapReq) {
16711051Sandreas.hansson@arm.com        cmpAndSwap(blk, pkt);
16811051Sandreas.hansson@arm.com    } else if (pkt->isWrite()) {
16911284Sandreas.hansson@arm.com        // we have the block in a writable state and can go ahead,
17011284Sandreas.hansson@arm.com        // note that the line may be also be considered writable in
17111284Sandreas.hansson@arm.com        // downstream caches along the path to memory, but always
17211284Sandreas.hansson@arm.com        // Exclusive, and never Modified
17311051Sandreas.hansson@arm.com        assert(blk->isWritable());
17411284Sandreas.hansson@arm.com        // Write or WriteLine at the first cache with block in writable state
17511051Sandreas.hansson@arm.com        if (blk->checkWrite(pkt)) {
17611051Sandreas.hansson@arm.com            pkt->writeDataToBlock(blk->data, blkSize);
17711051Sandreas.hansson@arm.com        }
17811284Sandreas.hansson@arm.com        // Always mark the line as dirty (and thus transition to the
17911284Sandreas.hansson@arm.com        // Modified state) even if we are a failed StoreCond so we
18011284Sandreas.hansson@arm.com        // supply data to any snoops that have appended themselves to
18111284Sandreas.hansson@arm.com        // this cache before knowing the store will fail.
18211051Sandreas.hansson@arm.com        blk->status |= BlkDirty;
18311744Snikos.nikoleris@arm.com        DPRINTF(CacheVerbose, "%s for %s (write)\n", __func__, pkt->print());
18411051Sandreas.hansson@arm.com    } else if (pkt->isRead()) {
18511051Sandreas.hansson@arm.com        if (pkt->isLLSC()) {
18611051Sandreas.hansson@arm.com            blk->trackLoadLocked(pkt);
18711051Sandreas.hansson@arm.com        }
18811286Sandreas.hansson@arm.com
18911286Sandreas.hansson@arm.com        // all read responses have a data payload
19011286Sandreas.hansson@arm.com        assert(pkt->hasRespData());
19111051Sandreas.hansson@arm.com        pkt->setDataFromBlock(blk->data, blkSize);
19211286Sandreas.hansson@arm.com
19311600Sandreas.hansson@arm.com        // determine if this read is from a (coherent) cache or not
19411600Sandreas.hansson@arm.com        if (pkt->fromCache()) {
19511051Sandreas.hansson@arm.com            assert(pkt->getSize() == blkSize);
19611051Sandreas.hansson@arm.com            // special handling for coherent block requests from
19711051Sandreas.hansson@arm.com            // upper-level caches
19811284Sandreas.hansson@arm.com            if (pkt->needsWritable()) {
19911051Sandreas.hansson@arm.com                // sanity check
20011051Sandreas.hansson@arm.com                assert(pkt->cmd == MemCmd::ReadExReq ||
20111051Sandreas.hansson@arm.com                       pkt->cmd == MemCmd::SCUpgradeFailReq);
20211602Sandreas.hansson@arm.com                assert(!pkt->hasSharers());
20311051Sandreas.hansson@arm.com
20411051Sandreas.hansson@arm.com                // if we have a dirty copy, make sure the recipient
20511284Sandreas.hansson@arm.com                // keeps it marked dirty (in the modified state)
20611051Sandreas.hansson@arm.com                if (blk->isDirty()) {
20711284Sandreas.hansson@arm.com                    pkt->setCacheResponding();
20811602Sandreas.hansson@arm.com                    blk->status &= ~BlkDirty;
20911051Sandreas.hansson@arm.com                }
21011051Sandreas.hansson@arm.com            } else if (blk->isWritable() && !pending_downgrade &&
21111284Sandreas.hansson@arm.com                       !pkt->hasSharers() &&
21211051Sandreas.hansson@arm.com                       pkt->cmd != MemCmd::ReadCleanReq) {
21311284Sandreas.hansson@arm.com                // we can give the requester a writable copy on a read
21411284Sandreas.hansson@arm.com                // request if:
21511284Sandreas.hansson@arm.com                // - we have a writable copy at this level (& below)
21611051Sandreas.hansson@arm.com                // - we don't have a pending snoop from below
21711051Sandreas.hansson@arm.com                //   signaling another read request
21811051Sandreas.hansson@arm.com                // - no other cache above has a copy (otherwise it
21911284Sandreas.hansson@arm.com                //   would have set hasSharers flag when
22011284Sandreas.hansson@arm.com                //   snooping the packet)
22111284Sandreas.hansson@arm.com                // - the read has explicitly asked for a clean
22211284Sandreas.hansson@arm.com                //   copy of the line
22311051Sandreas.hansson@arm.com                if (blk->isDirty()) {
22411051Sandreas.hansson@arm.com                    // special considerations if we're owner:
22511051Sandreas.hansson@arm.com                    if (!deferred_response) {
22611284Sandreas.hansson@arm.com                        // respond with the line in Modified state
22711284Sandreas.hansson@arm.com                        // (cacheResponding set, hasSharers not set)
22811284Sandreas.hansson@arm.com                        pkt->setCacheResponding();
22911197Sandreas.hansson@arm.com
23011601Sandreas.hansson@arm.com                        // if this cache is mostly inclusive, we
23111601Sandreas.hansson@arm.com                        // keep the block in the Exclusive state,
23211601Sandreas.hansson@arm.com                        // and pass it upwards as Modified
23311601Sandreas.hansson@arm.com                        // (writable and dirty), hence we have
23411601Sandreas.hansson@arm.com                        // multiple caches, all on the same path
23511601Sandreas.hansson@arm.com                        // towards memory, all considering the
23611601Sandreas.hansson@arm.com                        // same block writable, but only one
23711601Sandreas.hansson@arm.com                        // considering it Modified
23811197Sandreas.hansson@arm.com
23911601Sandreas.hansson@arm.com                        // we get away with multiple caches (on
24011601Sandreas.hansson@arm.com                        // the same path to memory) considering
24111601Sandreas.hansson@arm.com                        // the block writeable as we always enter
24211601Sandreas.hansson@arm.com                        // the cache hierarchy through a cache,
24311601Sandreas.hansson@arm.com                        // and first snoop upwards in all other
24411601Sandreas.hansson@arm.com                        // branches
24511601Sandreas.hansson@arm.com                        blk->status &= ~BlkDirty;
24611051Sandreas.hansson@arm.com                    } else {
24711051Sandreas.hansson@arm.com                        // if we're responding after our own miss,
24811051Sandreas.hansson@arm.com                        // there's a window where the recipient didn't
24911051Sandreas.hansson@arm.com                        // know it was getting ownership and may not
25011051Sandreas.hansson@arm.com                        // have responded to snoops correctly, so we
25111284Sandreas.hansson@arm.com                        // have to respond with a shared line
25211284Sandreas.hansson@arm.com                        pkt->setHasSharers();
25311051Sandreas.hansson@arm.com                    }
25411051Sandreas.hansson@arm.com                }
25511051Sandreas.hansson@arm.com            } else {
25611051Sandreas.hansson@arm.com                // otherwise only respond with a shared copy
25711284Sandreas.hansson@arm.com                pkt->setHasSharers();
25811051Sandreas.hansson@arm.com            }
25911051Sandreas.hansson@arm.com        }
26011602Sandreas.hansson@arm.com    } else if (pkt->isUpgrade()) {
26111602Sandreas.hansson@arm.com        // sanity check
26211602Sandreas.hansson@arm.com        assert(!pkt->hasSharers());
26311602Sandreas.hansson@arm.com
26411602Sandreas.hansson@arm.com        if (blk->isDirty()) {
26511602Sandreas.hansson@arm.com            // we were in the Owned state, and a cache above us that
26611602Sandreas.hansson@arm.com            // has the line in Shared state needs to be made aware
26711602Sandreas.hansson@arm.com            // that the data it already has is in fact dirty
26811602Sandreas.hansson@arm.com            pkt->setCacheResponding();
26911602Sandreas.hansson@arm.com            blk->status &= ~BlkDirty;
27011602Sandreas.hansson@arm.com        }
27111051Sandreas.hansson@arm.com    } else {
27211602Sandreas.hansson@arm.com        assert(pkt->isInvalidate());
27311197Sandreas.hansson@arm.com        invalidateBlock(blk);
27411744Snikos.nikoleris@arm.com        DPRINTF(CacheVerbose, "%s for %s (invalidation)\n", __func__,
27511744Snikos.nikoleris@arm.com                pkt->print());
27611051Sandreas.hansson@arm.com    }
27711051Sandreas.hansson@arm.com}
27811051Sandreas.hansson@arm.com
27911051Sandreas.hansson@arm.com/////////////////////////////////////////////////////
28011051Sandreas.hansson@arm.com//
28111051Sandreas.hansson@arm.com// Access path: requests coming in from the CPU side
28211051Sandreas.hansson@arm.com//
28311051Sandreas.hansson@arm.com/////////////////////////////////////////////////////
28411051Sandreas.hansson@arm.com
28511051Sandreas.hansson@arm.combool
28611051Sandreas.hansson@arm.comCache::access(PacketPtr pkt, CacheBlk *&blk, Cycles &lat,
28711051Sandreas.hansson@arm.com              PacketList &writebacks)
28811051Sandreas.hansson@arm.com{
28911051Sandreas.hansson@arm.com    // sanity check
29011051Sandreas.hansson@arm.com    assert(pkt->isRequest());
29111051Sandreas.hansson@arm.com
29211051Sandreas.hansson@arm.com    chatty_assert(!(isReadOnly && pkt->isWrite()),
29311051Sandreas.hansson@arm.com                  "Should never see a write in a read-only cache %s\n",
29411051Sandreas.hansson@arm.com                  name());
29511051Sandreas.hansson@arm.com
29611744Snikos.nikoleris@arm.com    DPRINTF(CacheVerbose, "%s for %s\n", __func__, pkt->print());
29711051Sandreas.hansson@arm.com
29811051Sandreas.hansson@arm.com    if (pkt->req->isUncacheable()) {
29911744Snikos.nikoleris@arm.com        DPRINTF(Cache, "uncacheable: %s\n", pkt->print());
30011051Sandreas.hansson@arm.com
30111051Sandreas.hansson@arm.com        // flush and invalidate any existing block
30211051Sandreas.hansson@arm.com        CacheBlk *old_blk(tags->findBlock(pkt->getAddr(), pkt->isSecure()));
30311051Sandreas.hansson@arm.com        if (old_blk && old_blk->isValid()) {
30411199Sandreas.hansson@arm.com            if (old_blk->isDirty() || writebackClean)
30511051Sandreas.hansson@arm.com                writebacks.push_back(writebackBlk(old_blk));
30611051Sandreas.hansson@arm.com            else
30711051Sandreas.hansson@arm.com                writebacks.push_back(cleanEvictBlk(old_blk));
30811867Snikos.nikoleris@arm.com            invalidateBlock(old_blk);
30911051Sandreas.hansson@arm.com        }
31011051Sandreas.hansson@arm.com
31111484Snikos.nikoleris@arm.com        blk = nullptr;
31211051Sandreas.hansson@arm.com        // lookupLatency is the latency in case the request is uncacheable.
31311051Sandreas.hansson@arm.com        lat = lookupLatency;
31411051Sandreas.hansson@arm.com        return false;
31511051Sandreas.hansson@arm.com    }
31611051Sandreas.hansson@arm.com
31711051Sandreas.hansson@arm.com    ContextID id = pkt->req->hasContextId() ?
31811051Sandreas.hansson@arm.com        pkt->req->contextId() : InvalidContextID;
31911051Sandreas.hansson@arm.com    // Here lat is the value passed as parameter to accessBlock() function
32011051Sandreas.hansson@arm.com    // that can modify its value.
32111051Sandreas.hansson@arm.com    blk = tags->accessBlock(pkt->getAddr(), pkt->isSecure(), lat, id);
32211051Sandreas.hansson@arm.com
32311744Snikos.nikoleris@arm.com    DPRINTF(Cache, "%s %s\n", pkt->print(),
32411051Sandreas.hansson@arm.com            blk ? "hit " + blk->print() : "miss");
32511051Sandreas.hansson@arm.com
32611051Sandreas.hansson@arm.com
32711199Sandreas.hansson@arm.com    if (pkt->isEviction()) {
32811051Sandreas.hansson@arm.com        // We check for presence of block in above caches before issuing
32911051Sandreas.hansson@arm.com        // Writeback or CleanEvict to write buffer. Therefore the only
33011051Sandreas.hansson@arm.com        // possible cases can be of a CleanEvict packet coming from above
33111051Sandreas.hansson@arm.com        // encountering a Writeback generated in this cache peer cache and
33211051Sandreas.hansson@arm.com        // waiting in the write buffer. Cases of upper level peer caches
33311051Sandreas.hansson@arm.com        // generating CleanEvict and Writeback or simply CleanEvict and
33411051Sandreas.hansson@arm.com        // CleanEvict almost simultaneously will be caught by snoops sent out
33511051Sandreas.hansson@arm.com        // by crossbar.
33611375Sandreas.hansson@arm.com        WriteQueueEntry *wb_entry = writeBuffer.findMatch(pkt->getAddr(),
33711375Sandreas.hansson@arm.com                                                          pkt->isSecure());
33811375Sandreas.hansson@arm.com        if (wb_entry) {
33911199Sandreas.hansson@arm.com            assert(wb_entry->getNumTargets() == 1);
34011199Sandreas.hansson@arm.com            PacketPtr wbPkt = wb_entry->getTarget()->pkt;
34111199Sandreas.hansson@arm.com            assert(wbPkt->isWriteback());
34211199Sandreas.hansson@arm.com
34311199Sandreas.hansson@arm.com            if (pkt->isCleanEviction()) {
34411199Sandreas.hansson@arm.com                // The CleanEvict and WritebackClean snoops into other
34511199Sandreas.hansson@arm.com                // peer caches of the same level while traversing the
34611199Sandreas.hansson@arm.com                // crossbar. If a copy of the block is found, the
34711199Sandreas.hansson@arm.com                // packet is deleted in the crossbar. Hence, none of
34811199Sandreas.hansson@arm.com                // the other upper level caches connected to this
34911199Sandreas.hansson@arm.com                // cache have the block, so we can clear the
35011199Sandreas.hansson@arm.com                // BLOCK_CACHED flag in the Writeback if set and
35111199Sandreas.hansson@arm.com                // discard the CleanEvict by returning true.
35211199Sandreas.hansson@arm.com                wbPkt->clearBlockCached();
35311199Sandreas.hansson@arm.com                return true;
35411199Sandreas.hansson@arm.com            } else {
35511199Sandreas.hansson@arm.com                assert(pkt->cmd == MemCmd::WritebackDirty);
35611199Sandreas.hansson@arm.com                // Dirty writeback from above trumps our clean
35711199Sandreas.hansson@arm.com                // writeback... discard here
35811199Sandreas.hansson@arm.com                // Note: markInService will remove entry from writeback buffer.
35911375Sandreas.hansson@arm.com                markInService(wb_entry);
36011199Sandreas.hansson@arm.com                delete wbPkt;
36111199Sandreas.hansson@arm.com            }
36211051Sandreas.hansson@arm.com        }
36311051Sandreas.hansson@arm.com    }
36411051Sandreas.hansson@arm.com
36511051Sandreas.hansson@arm.com    // Writeback handling is special case.  We can write the block into
36611051Sandreas.hansson@arm.com    // the cache without having a writeable copy (or any copy at all).
36711199Sandreas.hansson@arm.com    if (pkt->isWriteback()) {
36811051Sandreas.hansson@arm.com        assert(blkSize == pkt->getSize());
36911199Sandreas.hansson@arm.com
37011199Sandreas.hansson@arm.com        // we could get a clean writeback while we are having
37111199Sandreas.hansson@arm.com        // outstanding accesses to a block, do the simple thing for
37211199Sandreas.hansson@arm.com        // now and drop the clean writeback so that we do not upset
37311199Sandreas.hansson@arm.com        // any ordering/decisions about ownership already taken
37411199Sandreas.hansson@arm.com        if (pkt->cmd == MemCmd::WritebackClean &&
37511199Sandreas.hansson@arm.com            mshrQueue.findMatch(pkt->getAddr(), pkt->isSecure())) {
37611199Sandreas.hansson@arm.com            DPRINTF(Cache, "Clean writeback %#llx to block with MSHR, "
37711199Sandreas.hansson@arm.com                    "dropping\n", pkt->getAddr());
37811199Sandreas.hansson@arm.com            return true;
37911199Sandreas.hansson@arm.com        }
38011199Sandreas.hansson@arm.com
38111484Snikos.nikoleris@arm.com        if (blk == nullptr) {
38211051Sandreas.hansson@arm.com            // need to do a replacement
38311051Sandreas.hansson@arm.com            blk = allocateBlock(pkt->getAddr(), pkt->isSecure(), writebacks);
38411484Snikos.nikoleris@arm.com            if (blk == nullptr) {
38511051Sandreas.hansson@arm.com                // no replaceable block available: give up, fwd to next level.
38611051Sandreas.hansson@arm.com                incMissCount(pkt);
38711051Sandreas.hansson@arm.com                return false;
38811051Sandreas.hansson@arm.com            }
38911051Sandreas.hansson@arm.com            tags->insertBlock(pkt, blk);
39011051Sandreas.hansson@arm.com
39111051Sandreas.hansson@arm.com            blk->status = (BlkValid | BlkReadable);
39211051Sandreas.hansson@arm.com            if (pkt->isSecure()) {
39311051Sandreas.hansson@arm.com                blk->status |= BlkSecure;
39411051Sandreas.hansson@arm.com            }
39511051Sandreas.hansson@arm.com        }
39611199Sandreas.hansson@arm.com        // only mark the block dirty if we got a writeback command,
39711199Sandreas.hansson@arm.com        // and leave it as is for a clean writeback
39811199Sandreas.hansson@arm.com        if (pkt->cmd == MemCmd::WritebackDirty) {
39911199Sandreas.hansson@arm.com            blk->status |= BlkDirty;
40011199Sandreas.hansson@arm.com        }
40111284Sandreas.hansson@arm.com        // if the packet does not have sharers, it is passing
40211284Sandreas.hansson@arm.com        // writable, and we got the writeback in Modified or Exclusive
40311284Sandreas.hansson@arm.com        // state, if not we are in the Owned or Shared state
40411284Sandreas.hansson@arm.com        if (!pkt->hasSharers()) {
40511051Sandreas.hansson@arm.com            blk->status |= BlkWritable;
40611051Sandreas.hansson@arm.com        }
40711051Sandreas.hansson@arm.com        // nothing else to do; writeback doesn't expect response
40811051Sandreas.hansson@arm.com        assert(!pkt->needsResponse());
40911051Sandreas.hansson@arm.com        std::memcpy(blk->data, pkt->getConstPtr<uint8_t>(), blkSize);
41011051Sandreas.hansson@arm.com        DPRINTF(Cache, "%s new state is %s\n", __func__, blk->print());
41111051Sandreas.hansson@arm.com        incHitCount(pkt);
41211051Sandreas.hansson@arm.com        return true;
41311051Sandreas.hansson@arm.com    } else if (pkt->cmd == MemCmd::CleanEvict) {
41411484Snikos.nikoleris@arm.com        if (blk != nullptr) {
41511051Sandreas.hansson@arm.com            // Found the block in the tags, need to stop CleanEvict from
41611051Sandreas.hansson@arm.com            // propagating further down the hierarchy. Returning true will
41711051Sandreas.hansson@arm.com            // treat the CleanEvict like a satisfied write request and delete
41811051Sandreas.hansson@arm.com            // it.
41911051Sandreas.hansson@arm.com            return true;
42011051Sandreas.hansson@arm.com        }
42111051Sandreas.hansson@arm.com        // We didn't find the block here, propagate the CleanEvict further
42211051Sandreas.hansson@arm.com        // down the memory hierarchy. Returning false will treat the CleanEvict
42311051Sandreas.hansson@arm.com        // like a Writeback which could not find a replaceable block so has to
42411051Sandreas.hansson@arm.com        // go to next level.
42511051Sandreas.hansson@arm.com        return false;
42611601Sandreas.hansson@arm.com    } else if (blk && (pkt->needsWritable() ? blk->isWritable() :
42711601Sandreas.hansson@arm.com                       blk->isReadable())) {
42811051Sandreas.hansson@arm.com        // OK to satisfy access
42911051Sandreas.hansson@arm.com        incHitCount(pkt);
43011601Sandreas.hansson@arm.com        satisfyRequest(pkt, blk);
43111601Sandreas.hansson@arm.com        maintainClusivity(pkt->fromCache(), blk);
43211601Sandreas.hansson@arm.com
43311051Sandreas.hansson@arm.com        return true;
43411051Sandreas.hansson@arm.com    }
43511051Sandreas.hansson@arm.com
43611484Snikos.nikoleris@arm.com    // Can't satisfy access normally... either no block (blk == nullptr)
43711284Sandreas.hansson@arm.com    // or have block but need writable
43811051Sandreas.hansson@arm.com
43911051Sandreas.hansson@arm.com    incMissCount(pkt);
44011051Sandreas.hansson@arm.com
44111484Snikos.nikoleris@arm.com    if (blk == nullptr && pkt->isLLSC() && pkt->isWrite()) {
44211051Sandreas.hansson@arm.com        // complete miss on store conditional... just give up now
44311051Sandreas.hansson@arm.com        pkt->req->setExtraData(0);
44411051Sandreas.hansson@arm.com        return true;
44511051Sandreas.hansson@arm.com    }
44611051Sandreas.hansson@arm.com
44711051Sandreas.hansson@arm.com    return false;
44811051Sandreas.hansson@arm.com}
44911051Sandreas.hansson@arm.com
45011051Sandreas.hansson@arm.comvoid
45111601Sandreas.hansson@arm.comCache::maintainClusivity(bool from_cache, CacheBlk *blk)
45211601Sandreas.hansson@arm.com{
45311601Sandreas.hansson@arm.com    if (from_cache && blk && blk->isValid() && !blk->isDirty() &&
45411601Sandreas.hansson@arm.com        clusivity == Enums::mostly_excl) {
45511601Sandreas.hansson@arm.com        // if we have responded to a cache, and our block is still
45611601Sandreas.hansson@arm.com        // valid, but not dirty, and this cache is mostly exclusive
45711601Sandreas.hansson@arm.com        // with respect to the cache above, drop the block
45811601Sandreas.hansson@arm.com        invalidateBlock(blk);
45911601Sandreas.hansson@arm.com    }
46011601Sandreas.hansson@arm.com}
46111601Sandreas.hansson@arm.com
46211601Sandreas.hansson@arm.comvoid
46311051Sandreas.hansson@arm.comCache::doWritebacks(PacketList& writebacks, Tick forward_time)
46411051Sandreas.hansson@arm.com{
46511051Sandreas.hansson@arm.com    while (!writebacks.empty()) {
46611051Sandreas.hansson@arm.com        PacketPtr wbPkt = writebacks.front();
46711051Sandreas.hansson@arm.com        // We use forwardLatency here because we are copying writebacks to
46811051Sandreas.hansson@arm.com        // write buffer.  Call isCachedAbove for both Writebacks and
46911051Sandreas.hansson@arm.com        // CleanEvicts. If isCachedAbove returns true we set BLOCK_CACHED flag
47011051Sandreas.hansson@arm.com        // in Writebacks and discard CleanEvicts.
47111051Sandreas.hansson@arm.com        if (isCachedAbove(wbPkt)) {
47211051Sandreas.hansson@arm.com            if (wbPkt->cmd == MemCmd::CleanEvict) {
47311051Sandreas.hansson@arm.com                // Delete CleanEvict because cached copies exist above. The
47411051Sandreas.hansson@arm.com                // packet destructor will delete the request object because
47511051Sandreas.hansson@arm.com                // this is a non-snoop request packet which does not require a
47611051Sandreas.hansson@arm.com                // response.
47711051Sandreas.hansson@arm.com                delete wbPkt;
47811199Sandreas.hansson@arm.com            } else if (wbPkt->cmd == MemCmd::WritebackClean) {
47911199Sandreas.hansson@arm.com                // clean writeback, do not send since the block is
48011199Sandreas.hansson@arm.com                // still cached above
48111199Sandreas.hansson@arm.com                assert(writebackClean);
48211199Sandreas.hansson@arm.com                delete wbPkt;
48311051Sandreas.hansson@arm.com            } else {
48411199Sandreas.hansson@arm.com                assert(wbPkt->cmd == MemCmd::WritebackDirty);
48511051Sandreas.hansson@arm.com                // Set BLOCK_CACHED flag in Writeback and send below, so that
48611051Sandreas.hansson@arm.com                // the Writeback does not reset the bit corresponding to this
48711051Sandreas.hansson@arm.com                // address in the snoop filter below.
48811051Sandreas.hansson@arm.com                wbPkt->setBlockCached();
48911051Sandreas.hansson@arm.com                allocateWriteBuffer(wbPkt, forward_time);
49011051Sandreas.hansson@arm.com            }
49111051Sandreas.hansson@arm.com        } else {
49211051Sandreas.hansson@arm.com            // If the block is not cached above, send packet below. Both
49311051Sandreas.hansson@arm.com            // CleanEvict and Writeback with BLOCK_CACHED flag cleared will
49411051Sandreas.hansson@arm.com            // reset the bit corresponding to this address in the snoop filter
49511051Sandreas.hansson@arm.com            // below.
49611051Sandreas.hansson@arm.com            allocateWriteBuffer(wbPkt, forward_time);
49711051Sandreas.hansson@arm.com        }
49811051Sandreas.hansson@arm.com        writebacks.pop_front();
49911051Sandreas.hansson@arm.com    }
50011051Sandreas.hansson@arm.com}
50111051Sandreas.hansson@arm.com
50211130Sali.jafri@arm.comvoid
50311130Sali.jafri@arm.comCache::doWritebacksAtomic(PacketList& writebacks)
50411130Sali.jafri@arm.com{
50511130Sali.jafri@arm.com    while (!writebacks.empty()) {
50611130Sali.jafri@arm.com        PacketPtr wbPkt = writebacks.front();
50711130Sali.jafri@arm.com        // Call isCachedAbove for both Writebacks and CleanEvicts. If
50811130Sali.jafri@arm.com        // isCachedAbove returns true we set BLOCK_CACHED flag in Writebacks
50911130Sali.jafri@arm.com        // and discard CleanEvicts.
51011130Sali.jafri@arm.com        if (isCachedAbove(wbPkt, false)) {
51111199Sandreas.hansson@arm.com            if (wbPkt->cmd == MemCmd::WritebackDirty) {
51211130Sali.jafri@arm.com                // Set BLOCK_CACHED flag in Writeback and send below,
51311130Sali.jafri@arm.com                // so that the Writeback does not reset the bit
51411130Sali.jafri@arm.com                // corresponding to this address in the snoop filter
51511130Sali.jafri@arm.com                // below. We can discard CleanEvicts because cached
51611130Sali.jafri@arm.com                // copies exist above. Atomic mode isCachedAbove
51711130Sali.jafri@arm.com                // modifies packet to set BLOCK_CACHED flag
51811130Sali.jafri@arm.com                memSidePort->sendAtomic(wbPkt);
51911130Sali.jafri@arm.com            }
52011130Sali.jafri@arm.com        } else {
52111130Sali.jafri@arm.com            // If the block is not cached above, send packet below. Both
52211130Sali.jafri@arm.com            // CleanEvict and Writeback with BLOCK_CACHED flag cleared will
52311130Sali.jafri@arm.com            // reset the bit corresponding to this address in the snoop filter
52411130Sali.jafri@arm.com            // below.
52511130Sali.jafri@arm.com            memSidePort->sendAtomic(wbPkt);
52611130Sali.jafri@arm.com        }
52711130Sali.jafri@arm.com        writebacks.pop_front();
52811130Sali.jafri@arm.com        // In case of CleanEvicts, the packet destructor will delete the
52911130Sali.jafri@arm.com        // request object because this is a non-snoop request packet which
53011130Sali.jafri@arm.com        // does not require a response.
53111130Sali.jafri@arm.com        delete wbPkt;
53211130Sali.jafri@arm.com    }
53311130Sali.jafri@arm.com}
53411130Sali.jafri@arm.com
53511051Sandreas.hansson@arm.com
53611051Sandreas.hansson@arm.comvoid
53711051Sandreas.hansson@arm.comCache::recvTimingSnoopResp(PacketPtr pkt)
53811051Sandreas.hansson@arm.com{
53911744Snikos.nikoleris@arm.com    DPRINTF(Cache, "%s for %s\n", __func__, pkt->print());
54011051Sandreas.hansson@arm.com
54111051Sandreas.hansson@arm.com    assert(pkt->isResponse());
54211051Sandreas.hansson@arm.com    assert(!system->bypassCaches());
54311051Sandreas.hansson@arm.com
54411276Sandreas.hansson@arm.com    // determine if the response is from a snoop request we created
54511276Sandreas.hansson@arm.com    // (in which case it should be in the outstandingSnoop), or if we
54611276Sandreas.hansson@arm.com    // merely forwarded someone else's snoop request
54711276Sandreas.hansson@arm.com    const bool forwardAsSnoop = outstandingSnoop.find(pkt->req) ==
54811276Sandreas.hansson@arm.com        outstandingSnoop.end();
54911276Sandreas.hansson@arm.com
55011276Sandreas.hansson@arm.com    if (!forwardAsSnoop) {
55111276Sandreas.hansson@arm.com        // the packet came from this cache, so sink it here and do not
55211276Sandreas.hansson@arm.com        // forward it
55311051Sandreas.hansson@arm.com        assert(pkt->cmd == MemCmd::HardPFResp);
55411276Sandreas.hansson@arm.com
55511276Sandreas.hansson@arm.com        outstandingSnoop.erase(pkt->req);
55611276Sandreas.hansson@arm.com
55711276Sandreas.hansson@arm.com        DPRINTF(Cache, "Got prefetch response from above for addr "
55811276Sandreas.hansson@arm.com                "%#llx (%s)\n", pkt->getAddr(), pkt->isSecure() ? "s" : "ns");
55911051Sandreas.hansson@arm.com        recvTimingResp(pkt);
56011051Sandreas.hansson@arm.com        return;
56111051Sandreas.hansson@arm.com    }
56211051Sandreas.hansson@arm.com
56311051Sandreas.hansson@arm.com    // forwardLatency is set here because there is a response from an
56411051Sandreas.hansson@arm.com    // upper level cache.
56511051Sandreas.hansson@arm.com    // To pay the delay that occurs if the packet comes from the bus,
56611051Sandreas.hansson@arm.com    // we charge also headerDelay.
56711051Sandreas.hansson@arm.com    Tick snoop_resp_time = clockEdge(forwardLatency) + pkt->headerDelay;
56811051Sandreas.hansson@arm.com    // Reset the timing of the packet.
56911051Sandreas.hansson@arm.com    pkt->headerDelay = pkt->payloadDelay = 0;
57011051Sandreas.hansson@arm.com    memSidePort->schedTimingSnoopResp(pkt, snoop_resp_time);
57111051Sandreas.hansson@arm.com}
57211051Sandreas.hansson@arm.com
57311051Sandreas.hansson@arm.comvoid
57411051Sandreas.hansson@arm.comCache::promoteWholeLineWrites(PacketPtr pkt)
57511051Sandreas.hansson@arm.com{
57611051Sandreas.hansson@arm.com    // Cache line clearing instructions
57711051Sandreas.hansson@arm.com    if (doFastWrites && (pkt->cmd == MemCmd::WriteReq) &&
57811051Sandreas.hansson@arm.com        (pkt->getSize() == blkSize) && (pkt->getOffset(blkSize) == 0)) {
57911051Sandreas.hansson@arm.com        pkt->cmd = MemCmd::WriteLineReq;
58011051Sandreas.hansson@arm.com        DPRINTF(Cache, "packet promoted from Write to WriteLineReq\n");
58111051Sandreas.hansson@arm.com    }
58211051Sandreas.hansson@arm.com}
58311051Sandreas.hansson@arm.com
58411051Sandreas.hansson@arm.combool
58511051Sandreas.hansson@arm.comCache::recvTimingReq(PacketPtr pkt)
58611051Sandreas.hansson@arm.com{
58711830Sbaz21@cam.ac.uk    DPRINTF(CacheTags, "%s tags:\n%s\n", __func__, tags->print());
58811051Sandreas.hansson@arm.com
58911051Sandreas.hansson@arm.com    assert(pkt->isRequest());
59011051Sandreas.hansson@arm.com
59111051Sandreas.hansson@arm.com    // Just forward the packet if caches are disabled.
59211051Sandreas.hansson@arm.com    if (system->bypassCaches()) {
59311051Sandreas.hansson@arm.com        // @todo This should really enqueue the packet rather
59411051Sandreas.hansson@arm.com        bool M5_VAR_USED success = memSidePort->sendTimingReq(pkt);
59511051Sandreas.hansson@arm.com        assert(success);
59611051Sandreas.hansson@arm.com        return true;
59711051Sandreas.hansson@arm.com    }
59811051Sandreas.hansson@arm.com
59911051Sandreas.hansson@arm.com    promoteWholeLineWrites(pkt);
60011051Sandreas.hansson@arm.com
60111284Sandreas.hansson@arm.com    if (pkt->cacheResponding()) {
60211051Sandreas.hansson@arm.com        // a cache above us (but not where the packet came from) is
60311284Sandreas.hansson@arm.com        // responding to the request, in other words it has the line
60411284Sandreas.hansson@arm.com        // in Modified or Owned state
60511744Snikos.nikoleris@arm.com        DPRINTF(Cache, "Cache above responding to %s: not responding\n",
60611744Snikos.nikoleris@arm.com                pkt->print());
60711051Sandreas.hansson@arm.com
60811284Sandreas.hansson@arm.com        // if the packet needs the block to be writable, and the cache
60911284Sandreas.hansson@arm.com        // that has promised to respond (setting the cache responding
61011284Sandreas.hansson@arm.com        // flag) is not providing writable (it is in Owned rather than
61111284Sandreas.hansson@arm.com        // the Modified state), we know that there may be other Shared
61211284Sandreas.hansson@arm.com        // copies in the system; go out and invalidate them all
61311334Sandreas.hansson@arm.com        assert(pkt->needsWritable() && !pkt->responderHadWritable());
61411284Sandreas.hansson@arm.com
61511334Sandreas.hansson@arm.com        // an upstream cache that had the line in Owned state
61611334Sandreas.hansson@arm.com        // (dirty, but not writable), is responding and thus
61711334Sandreas.hansson@arm.com        // transferring the dirty line from one branch of the
61811334Sandreas.hansson@arm.com        // cache hierarchy to another
61911284Sandreas.hansson@arm.com
62011334Sandreas.hansson@arm.com        // send out an express snoop and invalidate all other
62111334Sandreas.hansson@arm.com        // copies (snooping a packet that needs writable is the
62211334Sandreas.hansson@arm.com        // same as an invalidation), thus turning the Owned line
62311334Sandreas.hansson@arm.com        // into a Modified line, note that we don't invalidate the
62411334Sandreas.hansson@arm.com        // block in the current cache or any other cache on the
62511334Sandreas.hansson@arm.com        // path to memory
62611051Sandreas.hansson@arm.com
62711334Sandreas.hansson@arm.com        // create a downstream express snoop with cleared packet
62811334Sandreas.hansson@arm.com        // flags, there is no need to allocate any data as the
62911334Sandreas.hansson@arm.com        // packet is merely used to co-ordinate state transitions
63011334Sandreas.hansson@arm.com        Packet *snoop_pkt = new Packet(pkt, true, false);
63111051Sandreas.hansson@arm.com
63211334Sandreas.hansson@arm.com        // also reset the bus time that the original packet has
63311334Sandreas.hansson@arm.com        // not yet paid for
63411334Sandreas.hansson@arm.com        snoop_pkt->headerDelay = snoop_pkt->payloadDelay = 0;
63511051Sandreas.hansson@arm.com
63611334Sandreas.hansson@arm.com        // make this an instantaneous express snoop, and let the
63711334Sandreas.hansson@arm.com        // other caches in the system know that the another cache
63811334Sandreas.hansson@arm.com        // is responding, because we have found the authorative
63911334Sandreas.hansson@arm.com        // copy (Modified or Owned) that will supply the right
64011334Sandreas.hansson@arm.com        // data
64111334Sandreas.hansson@arm.com        snoop_pkt->setExpressSnoop();
64211334Sandreas.hansson@arm.com        snoop_pkt->setCacheResponding();
64311051Sandreas.hansson@arm.com
64411334Sandreas.hansson@arm.com        // this express snoop travels towards the memory, and at
64511334Sandreas.hansson@arm.com        // every crossbar it is snooped upwards thus reaching
64611334Sandreas.hansson@arm.com        // every cache in the system
64711334Sandreas.hansson@arm.com        bool M5_VAR_USED success = memSidePort->sendTimingReq(snoop_pkt);
64811334Sandreas.hansson@arm.com        // express snoops always succeed
64911334Sandreas.hansson@arm.com        assert(success);
65011334Sandreas.hansson@arm.com
65111334Sandreas.hansson@arm.com        // main memory will delete the snoop packet
65211051Sandreas.hansson@arm.com
65311284Sandreas.hansson@arm.com        // queue for deletion, as opposed to immediate deletion, as
65411284Sandreas.hansson@arm.com        // the sending cache is still relying on the packet
65511190Sandreas.hansson@arm.com        pendingDelete.reset(pkt);
65611051Sandreas.hansson@arm.com
65711334Sandreas.hansson@arm.com        // no need to take any further action in this particular cache
65811334Sandreas.hansson@arm.com        // as an upstram cache has already committed to responding,
65911334Sandreas.hansson@arm.com        // and we have already sent out any express snoops in the
66011334Sandreas.hansson@arm.com        // section above to ensure all other copies in the system are
66111334Sandreas.hansson@arm.com        // invalidated
66211051Sandreas.hansson@arm.com        return true;
66311051Sandreas.hansson@arm.com    }
66411051Sandreas.hansson@arm.com
66511051Sandreas.hansson@arm.com    // anything that is merely forwarded pays for the forward latency and
66611051Sandreas.hansson@arm.com    // the delay provided by the crossbar
66711051Sandreas.hansson@arm.com    Tick forward_time = clockEdge(forwardLatency) + pkt->headerDelay;
66811051Sandreas.hansson@arm.com
66911051Sandreas.hansson@arm.com    // We use lookupLatency here because it is used to specify the latency
67011051Sandreas.hansson@arm.com    // to access.
67111051Sandreas.hansson@arm.com    Cycles lat = lookupLatency;
67211484Snikos.nikoleris@arm.com    CacheBlk *blk = nullptr;
67311051Sandreas.hansson@arm.com    bool satisfied = false;
67411051Sandreas.hansson@arm.com    {
67511051Sandreas.hansson@arm.com        PacketList writebacks;
67611051Sandreas.hansson@arm.com        // Note that lat is passed by reference here. The function
67711051Sandreas.hansson@arm.com        // access() calls accessBlock() which can modify lat value.
67811051Sandreas.hansson@arm.com        satisfied = access(pkt, blk, lat, writebacks);
67911051Sandreas.hansson@arm.com
68011051Sandreas.hansson@arm.com        // copy writebacks to write buffer here to ensure they logically
68111051Sandreas.hansson@arm.com        // proceed anything happening below
68211051Sandreas.hansson@arm.com        doWritebacks(writebacks, forward_time);
68311051Sandreas.hansson@arm.com    }
68411051Sandreas.hansson@arm.com
68511051Sandreas.hansson@arm.com    // Here we charge the headerDelay that takes into account the latencies
68611051Sandreas.hansson@arm.com    // of the bus, if the packet comes from it.
68711051Sandreas.hansson@arm.com    // The latency charged it is just lat that is the value of lookupLatency
68811051Sandreas.hansson@arm.com    // modified by access() function, or if not just lookupLatency.
68911051Sandreas.hansson@arm.com    // In case of a hit we are neglecting response latency.
69011051Sandreas.hansson@arm.com    // In case of a miss we are neglecting forward latency.
69111051Sandreas.hansson@arm.com    Tick request_time = clockEdge(lat) + pkt->headerDelay;
69211051Sandreas.hansson@arm.com    // Here we reset the timing of the packet.
69311051Sandreas.hansson@arm.com    pkt->headerDelay = pkt->payloadDelay = 0;
69411051Sandreas.hansson@arm.com
69511051Sandreas.hansson@arm.com    // track time of availability of next prefetch, if any
69611051Sandreas.hansson@arm.com    Tick next_pf_time = MaxTick;
69711051Sandreas.hansson@arm.com
69811051Sandreas.hansson@arm.com    bool needsResponse = pkt->needsResponse();
69911051Sandreas.hansson@arm.com
70011051Sandreas.hansson@arm.com    if (satisfied) {
70111051Sandreas.hansson@arm.com        // should never be satisfying an uncacheable access as we
70211051Sandreas.hansson@arm.com        // flush and invalidate any existing block as part of the
70311051Sandreas.hansson@arm.com        // lookup
70411051Sandreas.hansson@arm.com        assert(!pkt->req->isUncacheable());
70511051Sandreas.hansson@arm.com
70611051Sandreas.hansson@arm.com        // hit (for all other request types)
70711051Sandreas.hansson@arm.com
70811483Snikos.nikoleris@arm.com        if (prefetcher && (prefetchOnAccess ||
70911483Snikos.nikoleris@arm.com                           (blk && blk->wasPrefetched()))) {
71011051Sandreas.hansson@arm.com            if (blk)
71111051Sandreas.hansson@arm.com                blk->status &= ~BlkHWPrefetched;
71211051Sandreas.hansson@arm.com
71311051Sandreas.hansson@arm.com            // Don't notify on SWPrefetch
71411051Sandreas.hansson@arm.com            if (!pkt->cmd.isSWPrefetch())
71511051Sandreas.hansson@arm.com                next_pf_time = prefetcher->notify(pkt);
71611051Sandreas.hansson@arm.com        }
71711051Sandreas.hansson@arm.com
71811051Sandreas.hansson@arm.com        if (needsResponse) {
71911051Sandreas.hansson@arm.com            pkt->makeTimingResponse();
72011051Sandreas.hansson@arm.com            // @todo: Make someone pay for this
72111051Sandreas.hansson@arm.com            pkt->headerDelay = pkt->payloadDelay = 0;
72211051Sandreas.hansson@arm.com
72311051Sandreas.hansson@arm.com            // In this case we are considering request_time that takes
72411051Sandreas.hansson@arm.com            // into account the delay of the xbar, if any, and just
72511051Sandreas.hansson@arm.com            // lat, neglecting responseLatency, modelling hit latency
72611051Sandreas.hansson@arm.com            // just as lookupLatency or or the value of lat overriden
72711051Sandreas.hansson@arm.com            // by access(), that calls accessBlock() function.
72811194Sali.jafri@arm.com            cpuSidePort->schedTimingResp(pkt, request_time, true);
72911051Sandreas.hansson@arm.com        } else {
73011744Snikos.nikoleris@arm.com            DPRINTF(Cache, "%s satisfied %s, no response needed\n", __func__,
73111744Snikos.nikoleris@arm.com                    pkt->print());
73211199Sandreas.hansson@arm.com
73311190Sandreas.hansson@arm.com            // queue the packet for deletion, as the sending cache is
73411190Sandreas.hansson@arm.com            // still relying on it; if the block is found in access(),
73511190Sandreas.hansson@arm.com            // CleanEvict and Writeback messages will be deleted
73611190Sandreas.hansson@arm.com            // here as well
73711190Sandreas.hansson@arm.com            pendingDelete.reset(pkt);
73811051Sandreas.hansson@arm.com        }
73911051Sandreas.hansson@arm.com    } else {
74011051Sandreas.hansson@arm.com        // miss
74111051Sandreas.hansson@arm.com
74211051Sandreas.hansson@arm.com        Addr blk_addr = blockAlign(pkt->getAddr());
74311051Sandreas.hansson@arm.com
74411051Sandreas.hansson@arm.com        // ignore any existing MSHR if we are dealing with an
74511051Sandreas.hansson@arm.com        // uncacheable request
74611051Sandreas.hansson@arm.com        MSHR *mshr = pkt->req->isUncacheable() ? nullptr :
74711051Sandreas.hansson@arm.com            mshrQueue.findMatch(blk_addr, pkt->isSecure());
74811051Sandreas.hansson@arm.com
74911051Sandreas.hansson@arm.com        // Software prefetch handling:
75011051Sandreas.hansson@arm.com        // To keep the core from waiting on data it won't look at
75111051Sandreas.hansson@arm.com        // anyway, send back a response with dummy data. Miss handling
75211051Sandreas.hansson@arm.com        // will continue asynchronously. Unfortunately, the core will
75311051Sandreas.hansson@arm.com        // insist upon freeing original Packet/Request, so we have to
75411051Sandreas.hansson@arm.com        // create a new pair with a different lifecycle. Note that this
75511051Sandreas.hansson@arm.com        // processing happens before any MSHR munging on the behalf of
75611051Sandreas.hansson@arm.com        // this request because this new Request will be the one stored
75711051Sandreas.hansson@arm.com        // into the MSHRs, not the original.
75811051Sandreas.hansson@arm.com        if (pkt->cmd.isSWPrefetch()) {
75911051Sandreas.hansson@arm.com            assert(needsResponse);
76011051Sandreas.hansson@arm.com            assert(pkt->req->hasPaddr());
76111051Sandreas.hansson@arm.com            assert(!pkt->req->isUncacheable());
76211051Sandreas.hansson@arm.com
76311051Sandreas.hansson@arm.com            // There's no reason to add a prefetch as an additional target
76411051Sandreas.hansson@arm.com            // to an existing MSHR. If an outstanding request is already
76511051Sandreas.hansson@arm.com            // in progress, there is nothing for the prefetch to do.
76611051Sandreas.hansson@arm.com            // If this is the case, we don't even create a request at all.
76711051Sandreas.hansson@arm.com            PacketPtr pf = nullptr;
76811051Sandreas.hansson@arm.com
76911051Sandreas.hansson@arm.com            if (!mshr) {
77011051Sandreas.hansson@arm.com                // copy the request and create a new SoftPFReq packet
77111051Sandreas.hansson@arm.com                RequestPtr req = new Request(pkt->req->getPaddr(),
77211051Sandreas.hansson@arm.com                                             pkt->req->getSize(),
77311051Sandreas.hansson@arm.com                                             pkt->req->getFlags(),
77411051Sandreas.hansson@arm.com                                             pkt->req->masterId());
77511051Sandreas.hansson@arm.com                pf = new Packet(req, pkt->cmd);
77611051Sandreas.hansson@arm.com                pf->allocate();
77711051Sandreas.hansson@arm.com                assert(pf->getAddr() == pkt->getAddr());
77811051Sandreas.hansson@arm.com                assert(pf->getSize() == pkt->getSize());
77911051Sandreas.hansson@arm.com            }
78011051Sandreas.hansson@arm.com
78111051Sandreas.hansson@arm.com            pkt->makeTimingResponse();
78211286Sandreas.hansson@arm.com
78311051Sandreas.hansson@arm.com            // request_time is used here, taking into account lat and the delay
78411051Sandreas.hansson@arm.com            // charged if the packet comes from the xbar.
78511194Sali.jafri@arm.com            cpuSidePort->schedTimingResp(pkt, request_time, true);
78611051Sandreas.hansson@arm.com
78711051Sandreas.hansson@arm.com            // If an outstanding request is in progress (we found an
78811051Sandreas.hansson@arm.com            // MSHR) this is set to null
78911051Sandreas.hansson@arm.com            pkt = pf;
79011051Sandreas.hansson@arm.com        }
79111051Sandreas.hansson@arm.com
79211051Sandreas.hansson@arm.com        if (mshr) {
79311051Sandreas.hansson@arm.com            /// MSHR hit
79411051Sandreas.hansson@arm.com            /// @note writebacks will be checked in getNextMSHR()
79511051Sandreas.hansson@arm.com            /// for any conflicting requests to the same block
79611051Sandreas.hansson@arm.com
79711051Sandreas.hansson@arm.com            //@todo remove hw_pf here
79811051Sandreas.hansson@arm.com
79911051Sandreas.hansson@arm.com            // Coalesce unless it was a software prefetch (see above).
80011051Sandreas.hansson@arm.com            if (pkt) {
80111199Sandreas.hansson@arm.com                assert(!pkt->isWriteback());
80211199Sandreas.hansson@arm.com                // CleanEvicts corresponding to blocks which have
80311199Sandreas.hansson@arm.com                // outstanding requests in MSHRs are simply sunk here
80411051Sandreas.hansson@arm.com                if (pkt->cmd == MemCmd::CleanEvict) {
80511190Sandreas.hansson@arm.com                    pendingDelete.reset(pkt);
80611051Sandreas.hansson@arm.com                } else {
80711744Snikos.nikoleris@arm.com                    DPRINTF(Cache, "%s coalescing MSHR for %s\n", __func__,
80811744Snikos.nikoleris@arm.com                            pkt->print());
80911051Sandreas.hansson@arm.com
81011051Sandreas.hansson@arm.com                    assert(pkt->req->masterId() < system->maxMasters());
81111051Sandreas.hansson@arm.com                    mshr_hits[pkt->cmdToIndex()][pkt->req->masterId()]++;
81211051Sandreas.hansson@arm.com                    // We use forward_time here because it is the same
81311051Sandreas.hansson@arm.com                    // considering new targets. We have multiple
81411051Sandreas.hansson@arm.com                    // requests for the same address here. It
81511051Sandreas.hansson@arm.com                    // specifies the latency to allocate an internal
81611051Sandreas.hansson@arm.com                    // buffer and to schedule an event to the queued
81711051Sandreas.hansson@arm.com                    // port and also takes into account the additional
81811051Sandreas.hansson@arm.com                    // delay of the xbar.
81911197Sandreas.hansson@arm.com                    mshr->allocateTarget(pkt, forward_time, order++,
82011197Sandreas.hansson@arm.com                                         allocOnFill(pkt->cmd));
82111051Sandreas.hansson@arm.com                    if (mshr->getNumTargets() == numTarget) {
82211051Sandreas.hansson@arm.com                        noTargetMSHR = mshr;
82311051Sandreas.hansson@arm.com                        setBlocked(Blocked_NoTargets);
82411051Sandreas.hansson@arm.com                        // need to be careful with this... if this mshr isn't
82511051Sandreas.hansson@arm.com                        // ready yet (i.e. time > curTick()), we don't want to
82611051Sandreas.hansson@arm.com                        // move it ahead of mshrs that are ready
82711051Sandreas.hansson@arm.com                        // mshrQueue.moveToFront(mshr);
82811051Sandreas.hansson@arm.com                    }
82911051Sandreas.hansson@arm.com                }
83011051Sandreas.hansson@arm.com                // We should call the prefetcher reguardless if the request is
83111483Snikos.nikoleris@arm.com                // satisfied or not, reguardless if the request is in the MSHR
83211483Snikos.nikoleris@arm.com                // or not.  The request could be a ReadReq hit, but still not
83311051Sandreas.hansson@arm.com                // satisfied (potentially because of a prior write to the same
83411051Sandreas.hansson@arm.com                // cache line.  So, even when not satisfied, tehre is an MSHR
83511483Snikos.nikoleris@arm.com                // already allocated for this, we need to let the prefetcher
83611483Snikos.nikoleris@arm.com                // know about the request
83711051Sandreas.hansson@arm.com                if (prefetcher) {
83811051Sandreas.hansson@arm.com                    // Don't notify on SWPrefetch
83911051Sandreas.hansson@arm.com                    if (!pkt->cmd.isSWPrefetch())
84011051Sandreas.hansson@arm.com                        next_pf_time = prefetcher->notify(pkt);
84111051Sandreas.hansson@arm.com                }
84211051Sandreas.hansson@arm.com            }
84311051Sandreas.hansson@arm.com        } else {
84411051Sandreas.hansson@arm.com            // no MSHR
84511051Sandreas.hansson@arm.com            assert(pkt->req->masterId() < system->maxMasters());
84611051Sandreas.hansson@arm.com            if (pkt->req->isUncacheable()) {
84711051Sandreas.hansson@arm.com                mshr_uncacheable[pkt->cmdToIndex()][pkt->req->masterId()]++;
84811051Sandreas.hansson@arm.com            } else {
84911051Sandreas.hansson@arm.com                mshr_misses[pkt->cmdToIndex()][pkt->req->masterId()]++;
85011051Sandreas.hansson@arm.com            }
85111051Sandreas.hansson@arm.com
85211199Sandreas.hansson@arm.com            if (pkt->isEviction() ||
85311051Sandreas.hansson@arm.com                (pkt->req->isUncacheable() && pkt->isWrite())) {
85411051Sandreas.hansson@arm.com                // We use forward_time here because there is an
85511051Sandreas.hansson@arm.com                // uncached memory write, forwarded to WriteBuffer.
85611051Sandreas.hansson@arm.com                allocateWriteBuffer(pkt, forward_time);
85711051Sandreas.hansson@arm.com            } else {
85811051Sandreas.hansson@arm.com                if (blk && blk->isValid()) {
85911051Sandreas.hansson@arm.com                    // should have flushed and have no valid block
86011051Sandreas.hansson@arm.com                    assert(!pkt->req->isUncacheable());
86111051Sandreas.hansson@arm.com
86211051Sandreas.hansson@arm.com                    // If we have a write miss to a valid block, we
86311051Sandreas.hansson@arm.com                    // need to mark the block non-readable.  Otherwise
86411051Sandreas.hansson@arm.com                    // if we allow reads while there's an outstanding
86511051Sandreas.hansson@arm.com                    // write miss, the read could return stale data
86611051Sandreas.hansson@arm.com                    // out of the cache block... a more aggressive
86711051Sandreas.hansson@arm.com                    // system could detect the overlap (if any) and
86811051Sandreas.hansson@arm.com                    // forward data out of the MSHRs, but we don't do
86911051Sandreas.hansson@arm.com                    // that yet.  Note that we do need to leave the
87011051Sandreas.hansson@arm.com                    // block valid so that it stays in the cache, in
87111051Sandreas.hansson@arm.com                    // case we get an upgrade response (and hence no
87211051Sandreas.hansson@arm.com                    // new data) when the write miss completes.
87311051Sandreas.hansson@arm.com                    // As long as CPUs do proper store/load forwarding
87411051Sandreas.hansson@arm.com                    // internally, and have a sufficiently weak memory
87511051Sandreas.hansson@arm.com                    // model, this is probably unnecessary, but at some
87611051Sandreas.hansson@arm.com                    // point it must have seemed like we needed it...
87711284Sandreas.hansson@arm.com                    assert(pkt->needsWritable());
87811051Sandreas.hansson@arm.com                    assert(!blk->isWritable());
87911051Sandreas.hansson@arm.com                    blk->status &= ~BlkReadable;
88011051Sandreas.hansson@arm.com                }
88111051Sandreas.hansson@arm.com                // Here we are using forward_time, modelling the latency of
88211051Sandreas.hansson@arm.com                // a miss (outbound) just as forwardLatency, neglecting the
88311051Sandreas.hansson@arm.com                // lookupLatency component.
88411051Sandreas.hansson@arm.com                allocateMissBuffer(pkt, forward_time);
88511051Sandreas.hansson@arm.com            }
88611051Sandreas.hansson@arm.com
88711051Sandreas.hansson@arm.com            if (prefetcher) {
88811051Sandreas.hansson@arm.com                // Don't notify on SWPrefetch
88911051Sandreas.hansson@arm.com                if (!pkt->cmd.isSWPrefetch())
89011051Sandreas.hansson@arm.com                    next_pf_time = prefetcher->notify(pkt);
89111051Sandreas.hansson@arm.com            }
89211051Sandreas.hansson@arm.com        }
89311051Sandreas.hansson@arm.com    }
89411051Sandreas.hansson@arm.com
89511051Sandreas.hansson@arm.com    if (next_pf_time != MaxTick)
89611051Sandreas.hansson@arm.com        schedMemSideSendEvent(next_pf_time);
89711051Sandreas.hansson@arm.com
89811051Sandreas.hansson@arm.com    return true;
89911051Sandreas.hansson@arm.com}
90011051Sandreas.hansson@arm.com
90111051Sandreas.hansson@arm.comPacketPtr
90211452Sandreas.hansson@arm.comCache::createMissPacket(PacketPtr cpu_pkt, CacheBlk *blk,
90311452Sandreas.hansson@arm.com                        bool needsWritable) const
90411051Sandreas.hansson@arm.com{
90511452Sandreas.hansson@arm.com    // should never see evictions here
90611452Sandreas.hansson@arm.com    assert(!cpu_pkt->isEviction());
90711452Sandreas.hansson@arm.com
90811051Sandreas.hansson@arm.com    bool blkValid = blk && blk->isValid();
90911051Sandreas.hansson@arm.com
91011452Sandreas.hansson@arm.com    if (cpu_pkt->req->isUncacheable() ||
91111745Sandreas.hansson@arm.com        (!blkValid && cpu_pkt->isUpgrade()) ||
91211745Sandreas.hansson@arm.com        cpu_pkt->cmd == MemCmd::InvalidateReq) {
91311452Sandreas.hansson@arm.com        // uncacheable requests and upgrades from upper-level caches
91411452Sandreas.hansson@arm.com        // that missed completely just go through as is
91511452Sandreas.hansson@arm.com        return nullptr;
91611051Sandreas.hansson@arm.com    }
91711051Sandreas.hansson@arm.com
91811051Sandreas.hansson@arm.com    assert(cpu_pkt->needsResponse());
91911051Sandreas.hansson@arm.com
92011051Sandreas.hansson@arm.com    MemCmd cmd;
92111051Sandreas.hansson@arm.com    // @TODO make useUpgrades a parameter.
92211051Sandreas.hansson@arm.com    // Note that ownership protocols require upgrade, otherwise a
92311051Sandreas.hansson@arm.com    // write miss on a shared owned block will generate a ReadExcl,
92411051Sandreas.hansson@arm.com    // which will clobber the owned copy.
92511051Sandreas.hansson@arm.com    const bool useUpgrades = true;
92611747Snikos.nikoleris@arm.com    if (cpu_pkt->cmd == MemCmd::WriteLineReq) {
92711747Snikos.nikoleris@arm.com        assert(!blkValid || !blk->isWritable());
92811747Snikos.nikoleris@arm.com        // forward as invalidate to all other caches, this gives us
92911747Snikos.nikoleris@arm.com        // the line in Exclusive state, and invalidates all other
93011747Snikos.nikoleris@arm.com        // copies
93111747Snikos.nikoleris@arm.com        cmd = MemCmd::InvalidateReq;
93211747Snikos.nikoleris@arm.com    } else if (blkValid && useUpgrades) {
93311284Sandreas.hansson@arm.com        // only reason to be here is that blk is read only and we need
93411284Sandreas.hansson@arm.com        // it to be writable
93511284Sandreas.hansson@arm.com        assert(needsWritable);
93611051Sandreas.hansson@arm.com        assert(!blk->isWritable());
93711051Sandreas.hansson@arm.com        cmd = cpu_pkt->isLLSC() ? MemCmd::SCUpgradeReq : MemCmd::UpgradeReq;
93811051Sandreas.hansson@arm.com    } else if (cpu_pkt->cmd == MemCmd::SCUpgradeFailReq ||
93911051Sandreas.hansson@arm.com               cpu_pkt->cmd == MemCmd::StoreCondFailReq) {
94011051Sandreas.hansson@arm.com        // Even though this SC will fail, we still need to send out the
94111051Sandreas.hansson@arm.com        // request and get the data to supply it to other snoopers in the case
94211051Sandreas.hansson@arm.com        // where the determination the StoreCond fails is delayed due to
94311051Sandreas.hansson@arm.com        // all caches not being on the same local bus.
94411051Sandreas.hansson@arm.com        cmd = MemCmd::SCUpgradeFailReq;
94511051Sandreas.hansson@arm.com    } else {
94611051Sandreas.hansson@arm.com        // block is invalid
94711284Sandreas.hansson@arm.com        cmd = needsWritable ? MemCmd::ReadExReq :
94811051Sandreas.hansson@arm.com            (isReadOnly ? MemCmd::ReadCleanReq : MemCmd::ReadSharedReq);
94911051Sandreas.hansson@arm.com    }
95011051Sandreas.hansson@arm.com    PacketPtr pkt = new Packet(cpu_pkt->req, cmd, blkSize);
95111051Sandreas.hansson@arm.com
95211284Sandreas.hansson@arm.com    // if there are upstream caches that have already marked the
95311284Sandreas.hansson@arm.com    // packet as having sharers (not passing writable), pass that info
95411284Sandreas.hansson@arm.com    // downstream
95511602Sandreas.hansson@arm.com    if (cpu_pkt->hasSharers() && !needsWritable) {
95611051Sandreas.hansson@arm.com        // note that cpu_pkt may have spent a considerable time in the
95711051Sandreas.hansson@arm.com        // MSHR queue and that the information could possibly be out
95811051Sandreas.hansson@arm.com        // of date, however, there is no harm in conservatively
95911284Sandreas.hansson@arm.com        // assuming the block has sharers
96011284Sandreas.hansson@arm.com        pkt->setHasSharers();
96111744Snikos.nikoleris@arm.com        DPRINTF(Cache, "%s: passing hasSharers from %s to %s\n",
96211744Snikos.nikoleris@arm.com                __func__, cpu_pkt->print(), pkt->print());
96311051Sandreas.hansson@arm.com    }
96411051Sandreas.hansson@arm.com
96511051Sandreas.hansson@arm.com    // the packet should be block aligned
96611051Sandreas.hansson@arm.com    assert(pkt->getAddr() == blockAlign(pkt->getAddr()));
96711051Sandreas.hansson@arm.com
96811051Sandreas.hansson@arm.com    pkt->allocate();
96911744Snikos.nikoleris@arm.com    DPRINTF(Cache, "%s: created %s from %s\n", __func__, pkt->print(),
97011744Snikos.nikoleris@arm.com            cpu_pkt->print());
97111051Sandreas.hansson@arm.com    return pkt;
97211051Sandreas.hansson@arm.com}
97311051Sandreas.hansson@arm.com
97411051Sandreas.hansson@arm.com
97511051Sandreas.hansson@arm.comTick
97611051Sandreas.hansson@arm.comCache::recvAtomic(PacketPtr pkt)
97711051Sandreas.hansson@arm.com{
97811051Sandreas.hansson@arm.com    // We are in atomic mode so we pay just for lookupLatency here.
97911051Sandreas.hansson@arm.com    Cycles lat = lookupLatency;
98011051Sandreas.hansson@arm.com
98111051Sandreas.hansson@arm.com    // Forward the request if the system is in cache bypass mode.
98211051Sandreas.hansson@arm.com    if (system->bypassCaches())
98311051Sandreas.hansson@arm.com        return ticksToCycles(memSidePort->sendAtomic(pkt));
98411051Sandreas.hansson@arm.com
98511051Sandreas.hansson@arm.com    promoteWholeLineWrites(pkt);
98611051Sandreas.hansson@arm.com
98711333Sandreas.hansson@arm.com    // follow the same flow as in recvTimingReq, and check if a cache
98811333Sandreas.hansson@arm.com    // above us is responding
98911284Sandreas.hansson@arm.com    if (pkt->cacheResponding()) {
99011744Snikos.nikoleris@arm.com        DPRINTF(Cache, "Cache above responding to %s: not responding\n",
99111744Snikos.nikoleris@arm.com                pkt->print());
99211333Sandreas.hansson@arm.com
99311333Sandreas.hansson@arm.com        // if a cache is responding, and it had the line in Owned
99411333Sandreas.hansson@arm.com        // rather than Modified state, we need to invalidate any
99511333Sandreas.hansson@arm.com        // copies that are not on the same path to memory
99611334Sandreas.hansson@arm.com        assert(pkt->needsWritable() && !pkt->responderHadWritable());
99711334Sandreas.hansson@arm.com        lat += ticksToCycles(memSidePort->sendAtomic(pkt));
99811051Sandreas.hansson@arm.com
99911051Sandreas.hansson@arm.com        return lat * clockPeriod();
100011051Sandreas.hansson@arm.com    }
100111051Sandreas.hansson@arm.com
100211051Sandreas.hansson@arm.com    // should assert here that there are no outstanding MSHRs or
100311051Sandreas.hansson@arm.com    // writebacks... that would mean that someone used an atomic
100411051Sandreas.hansson@arm.com    // access in timing mode
100511051Sandreas.hansson@arm.com
100611484Snikos.nikoleris@arm.com    CacheBlk *blk = nullptr;
100711051Sandreas.hansson@arm.com    PacketList writebacks;
100811051Sandreas.hansson@arm.com    bool satisfied = access(pkt, blk, lat, writebacks);
100911051Sandreas.hansson@arm.com
101011051Sandreas.hansson@arm.com    // handle writebacks resulting from the access here to ensure they
101111051Sandreas.hansson@arm.com    // logically proceed anything happening below
101211130Sali.jafri@arm.com    doWritebacksAtomic(writebacks);
101311051Sandreas.hansson@arm.com
101411051Sandreas.hansson@arm.com    if (!satisfied) {
101511051Sandreas.hansson@arm.com        // MISS
101611051Sandreas.hansson@arm.com
101711452Sandreas.hansson@arm.com        // deal with the packets that go through the write path of
101811452Sandreas.hansson@arm.com        // the cache, i.e. any evictions and uncacheable writes
101911452Sandreas.hansson@arm.com        if (pkt->isEviction() ||
102011452Sandreas.hansson@arm.com            (pkt->req->isUncacheable() && pkt->isWrite())) {
102111452Sandreas.hansson@arm.com            lat += ticksToCycles(memSidePort->sendAtomic(pkt));
102211452Sandreas.hansson@arm.com            return lat * clockPeriod();
102311452Sandreas.hansson@arm.com        }
102411452Sandreas.hansson@arm.com        // only misses left
102511452Sandreas.hansson@arm.com
102611452Sandreas.hansson@arm.com        PacketPtr bus_pkt = createMissPacket(pkt, blk, pkt->needsWritable());
102711051Sandreas.hansson@arm.com
102811484Snikos.nikoleris@arm.com        bool is_forward = (bus_pkt == nullptr);
102911051Sandreas.hansson@arm.com
103011051Sandreas.hansson@arm.com        if (is_forward) {
103111051Sandreas.hansson@arm.com            // just forwarding the same request to the next level
103211051Sandreas.hansson@arm.com            // no local cache operation involved
103311051Sandreas.hansson@arm.com            bus_pkt = pkt;
103411051Sandreas.hansson@arm.com        }
103511051Sandreas.hansson@arm.com
103611744Snikos.nikoleris@arm.com        DPRINTF(Cache, "%s: Sending an atomic %s\n", __func__,
103711744Snikos.nikoleris@arm.com                bus_pkt->print());
103811051Sandreas.hansson@arm.com
103911051Sandreas.hansson@arm.com#if TRACING_ON
104011051Sandreas.hansson@arm.com        CacheBlk::State old_state = blk ? blk->status : 0;
104111051Sandreas.hansson@arm.com#endif
104211051Sandreas.hansson@arm.com
104311051Sandreas.hansson@arm.com        lat += ticksToCycles(memSidePort->sendAtomic(bus_pkt));
104411051Sandreas.hansson@arm.com
104511452Sandreas.hansson@arm.com        bool is_invalidate = bus_pkt->isInvalidate();
104611452Sandreas.hansson@arm.com
104711051Sandreas.hansson@arm.com        // We are now dealing with the response handling
104811744Snikos.nikoleris@arm.com        DPRINTF(Cache, "%s: Receive response: %s in state %i\n", __func__,
104911744Snikos.nikoleris@arm.com                bus_pkt->print(), old_state);
105011051Sandreas.hansson@arm.com
105111051Sandreas.hansson@arm.com        // If packet was a forward, the response (if any) is already
105211051Sandreas.hansson@arm.com        // in place in the bus_pkt == pkt structure, so we don't need
105311051Sandreas.hansson@arm.com        // to do anything.  Otherwise, use the separate bus_pkt to
105411051Sandreas.hansson@arm.com        // generate response to pkt and then delete it.
105511051Sandreas.hansson@arm.com        if (!is_forward) {
105611051Sandreas.hansson@arm.com            if (pkt->needsResponse()) {
105711051Sandreas.hansson@arm.com                assert(bus_pkt->isResponse());
105811051Sandreas.hansson@arm.com                if (bus_pkt->isError()) {
105911051Sandreas.hansson@arm.com                    pkt->makeAtomicResponse();
106011051Sandreas.hansson@arm.com                    pkt->copyError(bus_pkt);
106111051Sandreas.hansson@arm.com                } else if (pkt->cmd == MemCmd::WriteLineReq) {
106211051Sandreas.hansson@arm.com                    // note the use of pkt, not bus_pkt here.
106311051Sandreas.hansson@arm.com
106411051Sandreas.hansson@arm.com                    // write-line request to the cache that promoted
106511051Sandreas.hansson@arm.com                    // the write to a whole line
106611197Sandreas.hansson@arm.com                    blk = handleFill(pkt, blk, writebacks,
106711197Sandreas.hansson@arm.com                                     allocOnFill(pkt->cmd));
106811452Sandreas.hansson@arm.com                    assert(blk != NULL);
106911452Sandreas.hansson@arm.com                    is_invalidate = false;
107011601Sandreas.hansson@arm.com                    satisfyRequest(pkt, blk);
107111051Sandreas.hansson@arm.com                } else if (bus_pkt->isRead() ||
107211051Sandreas.hansson@arm.com                           bus_pkt->cmd == MemCmd::UpgradeResp) {
107311051Sandreas.hansson@arm.com                    // we're updating cache state to allow us to
107411051Sandreas.hansson@arm.com                    // satisfy the upstream request from the cache
107511197Sandreas.hansson@arm.com                    blk = handleFill(bus_pkt, blk, writebacks,
107611197Sandreas.hansson@arm.com                                     allocOnFill(pkt->cmd));
107711601Sandreas.hansson@arm.com                    satisfyRequest(pkt, blk);
107811601Sandreas.hansson@arm.com                    maintainClusivity(pkt->fromCache(), blk);
107911051Sandreas.hansson@arm.com                } else {
108011051Sandreas.hansson@arm.com                    // we're satisfying the upstream request without
108111051Sandreas.hansson@arm.com                    // modifying cache state, e.g., a write-through
108211051Sandreas.hansson@arm.com                    pkt->makeAtomicResponse();
108311051Sandreas.hansson@arm.com                }
108411051Sandreas.hansson@arm.com            }
108511051Sandreas.hansson@arm.com            delete bus_pkt;
108611051Sandreas.hansson@arm.com        }
108711452Sandreas.hansson@arm.com
108811452Sandreas.hansson@arm.com        if (is_invalidate && blk && blk->isValid()) {
108911452Sandreas.hansson@arm.com            invalidateBlock(blk);
109011452Sandreas.hansson@arm.com        }
109111051Sandreas.hansson@arm.com    }
109211051Sandreas.hansson@arm.com
109311051Sandreas.hansson@arm.com    // Note that we don't invoke the prefetcher at all in atomic mode.
109411051Sandreas.hansson@arm.com    // It's not clear how to do it properly, particularly for
109511051Sandreas.hansson@arm.com    // prefetchers that aggressively generate prefetch candidates and
109611051Sandreas.hansson@arm.com    // rely on bandwidth contention to throttle them; these will tend
109711051Sandreas.hansson@arm.com    // to pollute the cache in atomic mode since there is no bandwidth
109811051Sandreas.hansson@arm.com    // contention.  If we ever do want to enable prefetching in atomic
109911051Sandreas.hansson@arm.com    // mode, though, this is the place to do it... see timingAccess()
110011051Sandreas.hansson@arm.com    // for an example (though we'd want to issue the prefetch(es)
110111051Sandreas.hansson@arm.com    // immediately rather than calling requestMemSideBus() as we do
110211051Sandreas.hansson@arm.com    // there).
110311051Sandreas.hansson@arm.com
110411197Sandreas.hansson@arm.com    // do any writebacks resulting from the response handling
110511130Sali.jafri@arm.com    doWritebacksAtomic(writebacks);
110611051Sandreas.hansson@arm.com
110711197Sandreas.hansson@arm.com    // if we used temp block, check to see if its valid and if so
110811197Sandreas.hansson@arm.com    // clear it out, but only do so after the call to recvAtomic is
110911197Sandreas.hansson@arm.com    // finished so that any downstream observers (such as a snoop
111011197Sandreas.hansson@arm.com    // filter), first see the fill, and only then see the eviction
111111197Sandreas.hansson@arm.com    if (blk == tempBlock && tempBlock->isValid()) {
111211197Sandreas.hansson@arm.com        // the atomic CPU calls recvAtomic for fetch and load/store
111311197Sandreas.hansson@arm.com        // sequentuially, and we may already have a tempBlock
111411197Sandreas.hansson@arm.com        // writeback from the fetch that we have not yet sent
111511197Sandreas.hansson@arm.com        if (tempBlockWriteback) {
111611197Sandreas.hansson@arm.com            // if that is the case, write the prevoius one back, and
111711197Sandreas.hansson@arm.com            // do not schedule any new event
111811197Sandreas.hansson@arm.com            writebackTempBlockAtomic();
111911197Sandreas.hansson@arm.com        } else {
112011197Sandreas.hansson@arm.com            // the writeback/clean eviction happens after the call to
112111197Sandreas.hansson@arm.com            // recvAtomic has finished (but before any successive
112211197Sandreas.hansson@arm.com            // calls), so that the response handling from the fill is
112311197Sandreas.hansson@arm.com            // allowed to happen first
112411197Sandreas.hansson@arm.com            schedule(writebackTempBlockAtomicEvent, curTick());
112511197Sandreas.hansson@arm.com        }
112611197Sandreas.hansson@arm.com
112711199Sandreas.hansson@arm.com        tempBlockWriteback = (blk->isDirty() || writebackClean) ?
112811199Sandreas.hansson@arm.com            writebackBlk(blk) : cleanEvictBlk(blk);
112911867Snikos.nikoleris@arm.com        invalidateBlock(blk);
113011197Sandreas.hansson@arm.com    }
113111197Sandreas.hansson@arm.com
113211051Sandreas.hansson@arm.com    if (pkt->needsResponse()) {
113311051Sandreas.hansson@arm.com        pkt->makeAtomicResponse();
113411051Sandreas.hansson@arm.com    }
113511051Sandreas.hansson@arm.com
113611051Sandreas.hansson@arm.com    return lat * clockPeriod();
113711051Sandreas.hansson@arm.com}
113811051Sandreas.hansson@arm.com
113911051Sandreas.hansson@arm.com
114011051Sandreas.hansson@arm.comvoid
114111051Sandreas.hansson@arm.comCache::functionalAccess(PacketPtr pkt, bool fromCpuSide)
114211051Sandreas.hansson@arm.com{
114311051Sandreas.hansson@arm.com    if (system->bypassCaches()) {
114411051Sandreas.hansson@arm.com        // Packets from the memory side are snoop request and
114511051Sandreas.hansson@arm.com        // shouldn't happen in bypass mode.
114611051Sandreas.hansson@arm.com        assert(fromCpuSide);
114711051Sandreas.hansson@arm.com
114811051Sandreas.hansson@arm.com        // The cache should be flushed if we are in cache bypass mode,
114911051Sandreas.hansson@arm.com        // so we don't need to check if we need to update anything.
115011051Sandreas.hansson@arm.com        memSidePort->sendFunctional(pkt);
115111051Sandreas.hansson@arm.com        return;
115211051Sandreas.hansson@arm.com    }
115311051Sandreas.hansson@arm.com
115411051Sandreas.hansson@arm.com    Addr blk_addr = blockAlign(pkt->getAddr());
115511051Sandreas.hansson@arm.com    bool is_secure = pkt->isSecure();
115611051Sandreas.hansson@arm.com    CacheBlk *blk = tags->findBlock(pkt->getAddr(), is_secure);
115711051Sandreas.hansson@arm.com    MSHR *mshr = mshrQueue.findMatch(blk_addr, is_secure);
115811051Sandreas.hansson@arm.com
115911051Sandreas.hansson@arm.com    pkt->pushLabel(name());
116011051Sandreas.hansson@arm.com
116111051Sandreas.hansson@arm.com    CacheBlkPrintWrapper cbpw(blk);
116211051Sandreas.hansson@arm.com
116311051Sandreas.hansson@arm.com    // Note that just because an L2/L3 has valid data doesn't mean an
116411051Sandreas.hansson@arm.com    // L1 doesn't have a more up-to-date modified copy that still
116511051Sandreas.hansson@arm.com    // needs to be found.  As a result we always update the request if
116611051Sandreas.hansson@arm.com    // we have it, but only declare it satisfied if we are the owner.
116711051Sandreas.hansson@arm.com
116811051Sandreas.hansson@arm.com    // see if we have data at all (owned or otherwise)
116911051Sandreas.hansson@arm.com    bool have_data = blk && blk->isValid()
117011051Sandreas.hansson@arm.com        && pkt->checkFunctional(&cbpw, blk_addr, is_secure, blkSize,
117111051Sandreas.hansson@arm.com                                blk->data);
117211051Sandreas.hansson@arm.com
117311284Sandreas.hansson@arm.com    // data we have is dirty if marked as such or if we have an
117411284Sandreas.hansson@arm.com    // in-service MSHR that is pending a modified line
117511051Sandreas.hansson@arm.com    bool have_dirty =
117611051Sandreas.hansson@arm.com        have_data && (blk->isDirty() ||
117711284Sandreas.hansson@arm.com                      (mshr && mshr->inService && mshr->isPendingModified()));
117811051Sandreas.hansson@arm.com
117911051Sandreas.hansson@arm.com    bool done = have_dirty
118011051Sandreas.hansson@arm.com        || cpuSidePort->checkFunctional(pkt)
118111051Sandreas.hansson@arm.com        || mshrQueue.checkFunctional(pkt, blk_addr)
118211051Sandreas.hansson@arm.com        || writeBuffer.checkFunctional(pkt, blk_addr)
118311051Sandreas.hansson@arm.com        || memSidePort->checkFunctional(pkt);
118411051Sandreas.hansson@arm.com
118511744Snikos.nikoleris@arm.com    DPRINTF(CacheVerbose, "%s: %s %s%s%s\n", __func__,  pkt->print(),
118611051Sandreas.hansson@arm.com            (blk && blk->isValid()) ? "valid " : "",
118711051Sandreas.hansson@arm.com            have_data ? "data " : "", done ? "done " : "");
118811051Sandreas.hansson@arm.com
118911051Sandreas.hansson@arm.com    // We're leaving the cache, so pop cache->name() label
119011051Sandreas.hansson@arm.com    pkt->popLabel();
119111051Sandreas.hansson@arm.com
119211051Sandreas.hansson@arm.com    if (done) {
119311051Sandreas.hansson@arm.com        pkt->makeResponse();
119411051Sandreas.hansson@arm.com    } else {
119511051Sandreas.hansson@arm.com        // if it came as a request from the CPU side then make sure it
119611051Sandreas.hansson@arm.com        // continues towards the memory side
119711051Sandreas.hansson@arm.com        if (fromCpuSide) {
119811051Sandreas.hansson@arm.com            memSidePort->sendFunctional(pkt);
119911485Snikos.nikoleris@arm.com        } else if (cpuSidePort->isSnooping()) {
120011051Sandreas.hansson@arm.com            // if it came from the memory side, it must be a snoop request
120111051Sandreas.hansson@arm.com            // and we should only forward it if we are forwarding snoops
120211051Sandreas.hansson@arm.com            cpuSidePort->sendFunctionalSnoop(pkt);
120311051Sandreas.hansson@arm.com        }
120411051Sandreas.hansson@arm.com    }
120511051Sandreas.hansson@arm.com}
120611051Sandreas.hansson@arm.com
120711051Sandreas.hansson@arm.com
120811051Sandreas.hansson@arm.com/////////////////////////////////////////////////////
120911051Sandreas.hansson@arm.com//
121011051Sandreas.hansson@arm.com// Response handling: responses from the memory side
121111051Sandreas.hansson@arm.com//
121211051Sandreas.hansson@arm.com/////////////////////////////////////////////////////
121311051Sandreas.hansson@arm.com
121411051Sandreas.hansson@arm.com
121511051Sandreas.hansson@arm.comvoid
121611375Sandreas.hansson@arm.comCache::handleUncacheableWriteResp(PacketPtr pkt)
121711375Sandreas.hansson@arm.com{
121811375Sandreas.hansson@arm.com    Tick completion_time = clockEdge(responseLatency) +
121911375Sandreas.hansson@arm.com        pkt->headerDelay + pkt->payloadDelay;
122011375Sandreas.hansson@arm.com
122111453Sandreas.hansson@arm.com    // Reset the bus additional time as it is now accounted for
122211453Sandreas.hansson@arm.com    pkt->headerDelay = pkt->payloadDelay = 0;
122311375Sandreas.hansson@arm.com
122411453Sandreas.hansson@arm.com    cpuSidePort->schedTimingResp(pkt, completion_time, true);
122511375Sandreas.hansson@arm.com}
122611375Sandreas.hansson@arm.com
122711375Sandreas.hansson@arm.comvoid
122811051Sandreas.hansson@arm.comCache::recvTimingResp(PacketPtr pkt)
122911051Sandreas.hansson@arm.com{
123011051Sandreas.hansson@arm.com    assert(pkt->isResponse());
123111051Sandreas.hansson@arm.com
123211051Sandreas.hansson@arm.com    // all header delay should be paid for by the crossbar, unless
123311051Sandreas.hansson@arm.com    // this is a prefetch response from above
123411051Sandreas.hansson@arm.com    panic_if(pkt->headerDelay != 0 && pkt->cmd != MemCmd::HardPFResp,
123511051Sandreas.hansson@arm.com             "%s saw a non-zero packet delay\n", name());
123611051Sandreas.hansson@arm.com
123711051Sandreas.hansson@arm.com    bool is_error = pkt->isError();
123811051Sandreas.hansson@arm.com
123911051Sandreas.hansson@arm.com    if (is_error) {
124011744Snikos.nikoleris@arm.com        DPRINTF(Cache, "%s: Cache received %s with error\n", __func__,
124111744Snikos.nikoleris@arm.com                pkt->print());
124211051Sandreas.hansson@arm.com    }
124311051Sandreas.hansson@arm.com
124411744Snikos.nikoleris@arm.com    DPRINTF(Cache, "%s: Handling response %s\n", __func__,
124511744Snikos.nikoleris@arm.com            pkt->print());
124611051Sandreas.hansson@arm.com
124711375Sandreas.hansson@arm.com    // if this is a write, we should be looking at an uncacheable
124811375Sandreas.hansson@arm.com    // write
124911375Sandreas.hansson@arm.com    if (pkt->isWrite()) {
125011375Sandreas.hansson@arm.com        assert(pkt->req->isUncacheable());
125111375Sandreas.hansson@arm.com        handleUncacheableWriteResp(pkt);
125211375Sandreas.hansson@arm.com        return;
125311375Sandreas.hansson@arm.com    }
125411375Sandreas.hansson@arm.com
125511375Sandreas.hansson@arm.com    // we have dealt with any (uncacheable) writes above, from here on
125611375Sandreas.hansson@arm.com    // we know we are dealing with an MSHR due to a miss or a prefetch
125711453Sandreas.hansson@arm.com    MSHR *mshr = dynamic_cast<MSHR*>(pkt->popSenderState());
125811375Sandreas.hansson@arm.com    assert(mshr);
125911051Sandreas.hansson@arm.com
126011051Sandreas.hansson@arm.com    if (mshr == noTargetMSHR) {
126111051Sandreas.hansson@arm.com        // we always clear at least one target
126211051Sandreas.hansson@arm.com        clearBlocked(Blocked_NoTargets);
126311484Snikos.nikoleris@arm.com        noTargetMSHR = nullptr;
126411051Sandreas.hansson@arm.com    }
126511051Sandreas.hansson@arm.com
126611051Sandreas.hansson@arm.com    // Initial target is used just for stats
126711051Sandreas.hansson@arm.com    MSHR::Target *initial_tgt = mshr->getTarget();
126811051Sandreas.hansson@arm.com    int stats_cmd_idx = initial_tgt->pkt->cmdToIndex();
126911051Sandreas.hansson@arm.com    Tick miss_latency = curTick() - initial_tgt->recvTime;
127011051Sandreas.hansson@arm.com
127111051Sandreas.hansson@arm.com    if (pkt->req->isUncacheable()) {
127211051Sandreas.hansson@arm.com        assert(pkt->req->masterId() < system->maxMasters());
127311051Sandreas.hansson@arm.com        mshr_uncacheable_lat[stats_cmd_idx][pkt->req->masterId()] +=
127411051Sandreas.hansson@arm.com            miss_latency;
127511051Sandreas.hansson@arm.com    } else {
127611051Sandreas.hansson@arm.com        assert(pkt->req->masterId() < system->maxMasters());
127711051Sandreas.hansson@arm.com        mshr_miss_latency[stats_cmd_idx][pkt->req->masterId()] +=
127811051Sandreas.hansson@arm.com            miss_latency;
127911051Sandreas.hansson@arm.com    }
128011051Sandreas.hansson@arm.com
128111375Sandreas.hansson@arm.com    bool wasFull = mshrQueue.isFull();
128211375Sandreas.hansson@arm.com
128311375Sandreas.hansson@arm.com    PacketList writebacks;
128411375Sandreas.hansson@arm.com
128511375Sandreas.hansson@arm.com    Tick forward_time = clockEdge(forwardLatency) + pkt->headerDelay;
128611375Sandreas.hansson@arm.com
128711284Sandreas.hansson@arm.com    // upgrade deferred targets if the response has no sharers, and is
128811284Sandreas.hansson@arm.com    // thus passing writable
128911284Sandreas.hansson@arm.com    if (!pkt->hasSharers()) {
129011284Sandreas.hansson@arm.com        mshr->promoteWritable();
129111177Sandreas.hansson@arm.com    }
129211177Sandreas.hansson@arm.com
129311051Sandreas.hansson@arm.com    bool is_fill = !mshr->isForward &&
129411051Sandreas.hansson@arm.com        (pkt->isRead() || pkt->cmd == MemCmd::UpgradeResp);
129511051Sandreas.hansson@arm.com
129611177Sandreas.hansson@arm.com    CacheBlk *blk = tags->findBlock(pkt->getAddr(), pkt->isSecure());
129711177Sandreas.hansson@arm.com
129811051Sandreas.hansson@arm.com    if (is_fill && !is_error) {
129911051Sandreas.hansson@arm.com        DPRINTF(Cache, "Block for addr %#llx being updated in Cache\n",
130011051Sandreas.hansson@arm.com                pkt->getAddr());
130111051Sandreas.hansson@arm.com
130211741Snikos.nikoleris@arm.com        blk = handleFill(pkt, blk, writebacks, mshr->allocOnFill());
130311484Snikos.nikoleris@arm.com        assert(blk != nullptr);
130411051Sandreas.hansson@arm.com    }
130511051Sandreas.hansson@arm.com
130611051Sandreas.hansson@arm.com    // allow invalidation responses originating from write-line
130711051Sandreas.hansson@arm.com    // requests to be discarded
130811136Sandreas.hansson@arm.com    bool is_invalidate = pkt->isInvalidate();
130911051Sandreas.hansson@arm.com
131011051Sandreas.hansson@arm.com    // First offset for critical word first calculations
131111051Sandreas.hansson@arm.com    int initial_offset = initial_tgt->pkt->getOffset(blkSize);
131211051Sandreas.hansson@arm.com
131311601Sandreas.hansson@arm.com    bool from_cache = false;
131411742Snikos.nikoleris@arm.com    MSHR::TargetList targets = mshr->extractServiceableTargets(pkt);
131511742Snikos.nikoleris@arm.com    for (auto &target: targets) {
131611742Snikos.nikoleris@arm.com        Packet *tgt_pkt = target.pkt;
131711742Snikos.nikoleris@arm.com        switch (target.source) {
131811051Sandreas.hansson@arm.com          case MSHR::Target::FromCPU:
131911051Sandreas.hansson@arm.com            Tick completion_time;
132011051Sandreas.hansson@arm.com            // Here we charge on completion_time the delay of the xbar if the
132111051Sandreas.hansson@arm.com            // packet comes from it, charged on headerDelay.
132211051Sandreas.hansson@arm.com            completion_time = pkt->headerDelay;
132311051Sandreas.hansson@arm.com
132411051Sandreas.hansson@arm.com            // Software prefetch handling for cache closest to core
132511051Sandreas.hansson@arm.com            if (tgt_pkt->cmd.isSWPrefetch()) {
132611483Snikos.nikoleris@arm.com                // a software prefetch would have already been ack'd
132711483Snikos.nikoleris@arm.com                // immediately with dummy data so the core would be able to
132811483Snikos.nikoleris@arm.com                // retire it. This request completes right here, so we
132911483Snikos.nikoleris@arm.com                // deallocate it.
133011051Sandreas.hansson@arm.com                delete tgt_pkt->req;
133111051Sandreas.hansson@arm.com                delete tgt_pkt;
133211051Sandreas.hansson@arm.com                break; // skip response
133311051Sandreas.hansson@arm.com            }
133411051Sandreas.hansson@arm.com
133511601Sandreas.hansson@arm.com            // keep track of whether we have responded to another
133611601Sandreas.hansson@arm.com            // cache
133711601Sandreas.hansson@arm.com            from_cache = from_cache || tgt_pkt->fromCache();
133811601Sandreas.hansson@arm.com
133911051Sandreas.hansson@arm.com            // unlike the other packet flows, where data is found in other
134011051Sandreas.hansson@arm.com            // caches or memory and brought back, write-line requests always
134111051Sandreas.hansson@arm.com            // have the data right away, so the above check for "is fill?"
134211051Sandreas.hansson@arm.com            // cannot actually be determined until examining the stored MSHR
134311051Sandreas.hansson@arm.com            // state. We "catch up" with that logic here, which is duplicated
134411051Sandreas.hansson@arm.com            // from above.
134511051Sandreas.hansson@arm.com            if (tgt_pkt->cmd == MemCmd::WriteLineReq) {
134611051Sandreas.hansson@arm.com                assert(!is_error);
134711284Sandreas.hansson@arm.com                // we got the block in a writable state, so promote
134811284Sandreas.hansson@arm.com                // any deferred targets if possible
134911284Sandreas.hansson@arm.com                mshr->promoteWritable();
135011051Sandreas.hansson@arm.com                // NB: we use the original packet here and not the response!
135111741Snikos.nikoleris@arm.com                blk = handleFill(tgt_pkt, blk, writebacks,
135211742Snikos.nikoleris@arm.com                                 targets.allocOnFill);
135311484Snikos.nikoleris@arm.com                assert(blk != nullptr);
135411051Sandreas.hansson@arm.com
135511051Sandreas.hansson@arm.com                // treat as a fill, and discard the invalidation
135611051Sandreas.hansson@arm.com                // response
135711051Sandreas.hansson@arm.com                is_fill = true;
135811136Sandreas.hansson@arm.com                is_invalidate = false;
135911051Sandreas.hansson@arm.com            }
136011051Sandreas.hansson@arm.com
136111051Sandreas.hansson@arm.com            if (is_fill) {
136211601Sandreas.hansson@arm.com                satisfyRequest(tgt_pkt, blk, true, mshr->hasPostDowngrade());
136311051Sandreas.hansson@arm.com
136411051Sandreas.hansson@arm.com                // How many bytes past the first request is this one
136511051Sandreas.hansson@arm.com                int transfer_offset =
136611051Sandreas.hansson@arm.com                    tgt_pkt->getOffset(blkSize) - initial_offset;
136711051Sandreas.hansson@arm.com                if (transfer_offset < 0) {
136811051Sandreas.hansson@arm.com                    transfer_offset += blkSize;
136911051Sandreas.hansson@arm.com                }
137011051Sandreas.hansson@arm.com
137111051Sandreas.hansson@arm.com                // If not critical word (offset) return payloadDelay.
137211051Sandreas.hansson@arm.com                // responseLatency is the latency of the return path
137311051Sandreas.hansson@arm.com                // from lower level caches/memory to an upper level cache or
137411051Sandreas.hansson@arm.com                // the core.
137511051Sandreas.hansson@arm.com                completion_time += clockEdge(responseLatency) +
137611051Sandreas.hansson@arm.com                    (transfer_offset ? pkt->payloadDelay : 0);
137711051Sandreas.hansson@arm.com
137811051Sandreas.hansson@arm.com                assert(!tgt_pkt->req->isUncacheable());
137911051Sandreas.hansson@arm.com
138011051Sandreas.hansson@arm.com                assert(tgt_pkt->req->masterId() < system->maxMasters());
138111051Sandreas.hansson@arm.com                missLatency[tgt_pkt->cmdToIndex()][tgt_pkt->req->masterId()] +=
138211742Snikos.nikoleris@arm.com                    completion_time - target.recvTime;
138311051Sandreas.hansson@arm.com            } else if (pkt->cmd == MemCmd::UpgradeFailResp) {
138411051Sandreas.hansson@arm.com                // failed StoreCond upgrade
138511051Sandreas.hansson@arm.com                assert(tgt_pkt->cmd == MemCmd::StoreCondReq ||
138611051Sandreas.hansson@arm.com                       tgt_pkt->cmd == MemCmd::StoreCondFailReq ||
138711051Sandreas.hansson@arm.com                       tgt_pkt->cmd == MemCmd::SCUpgradeFailReq);
138811051Sandreas.hansson@arm.com                // responseLatency is the latency of the return path
138911051Sandreas.hansson@arm.com                // from lower level caches/memory to an upper level cache or
139011051Sandreas.hansson@arm.com                // the core.
139111051Sandreas.hansson@arm.com                completion_time += clockEdge(responseLatency) +
139211051Sandreas.hansson@arm.com                    pkt->payloadDelay;
139311051Sandreas.hansson@arm.com                tgt_pkt->req->setExtraData(0);
139411051Sandreas.hansson@arm.com            } else {
139511750Snikos.nikoleris@arm.com                // We are about to send a response to a cache above
139611750Snikos.nikoleris@arm.com                // that asked for an invalidation; we need to
139711750Snikos.nikoleris@arm.com                // invalidate our copy immediately as the most
139811750Snikos.nikoleris@arm.com                // up-to-date copy of the block will now be in the
139911750Snikos.nikoleris@arm.com                // cache above. It will also prevent this cache from
140011750Snikos.nikoleris@arm.com                // responding (if the block was previously dirty) to
140111750Snikos.nikoleris@arm.com                // snoops as they should snoop the caches above where
140211750Snikos.nikoleris@arm.com                // they will get the response from.
140311750Snikos.nikoleris@arm.com                if (is_invalidate && blk && blk->isValid()) {
140411750Snikos.nikoleris@arm.com                    invalidateBlock(blk);
140511750Snikos.nikoleris@arm.com                }
140611051Sandreas.hansson@arm.com                // not a cache fill, just forwarding response
140711051Sandreas.hansson@arm.com                // responseLatency is the latency of the return path
140811051Sandreas.hansson@arm.com                // from lower level cahces/memory to the core.
140911051Sandreas.hansson@arm.com                completion_time += clockEdge(responseLatency) +
141011051Sandreas.hansson@arm.com                    pkt->payloadDelay;
141111051Sandreas.hansson@arm.com                if (pkt->isRead() && !is_error) {
141211051Sandreas.hansson@arm.com                    // sanity check
141311051Sandreas.hansson@arm.com                    assert(pkt->getAddr() == tgt_pkt->getAddr());
141411051Sandreas.hansson@arm.com                    assert(pkt->getSize() >= tgt_pkt->getSize());
141511051Sandreas.hansson@arm.com
141611051Sandreas.hansson@arm.com                    tgt_pkt->setData(pkt->getConstPtr<uint8_t>());
141711051Sandreas.hansson@arm.com                }
141811051Sandreas.hansson@arm.com            }
141911051Sandreas.hansson@arm.com            tgt_pkt->makeTimingResponse();
142011051Sandreas.hansson@arm.com            // if this packet is an error copy that to the new packet
142111051Sandreas.hansson@arm.com            if (is_error)
142211051Sandreas.hansson@arm.com                tgt_pkt->copyError(pkt);
142311051Sandreas.hansson@arm.com            if (tgt_pkt->cmd == MemCmd::ReadResp &&
142411136Sandreas.hansson@arm.com                (is_invalidate || mshr->hasPostInvalidate())) {
142511051Sandreas.hansson@arm.com                // If intermediate cache got ReadRespWithInvalidate,
142611051Sandreas.hansson@arm.com                // propagate that.  Response should not have
142711051Sandreas.hansson@arm.com                // isInvalidate() set otherwise.
142811051Sandreas.hansson@arm.com                tgt_pkt->cmd = MemCmd::ReadRespWithInvalidate;
142911744Snikos.nikoleris@arm.com                DPRINTF(Cache, "%s: updated cmd to %s\n", __func__,
143011744Snikos.nikoleris@arm.com                        tgt_pkt->print());
143111051Sandreas.hansson@arm.com            }
143211051Sandreas.hansson@arm.com            // Reset the bus additional time as it is now accounted for
143311051Sandreas.hansson@arm.com            tgt_pkt->headerDelay = tgt_pkt->payloadDelay = 0;
143411194Sali.jafri@arm.com            cpuSidePort->schedTimingResp(tgt_pkt, completion_time, true);
143511051Sandreas.hansson@arm.com            break;
143611051Sandreas.hansson@arm.com
143711051Sandreas.hansson@arm.com          case MSHR::Target::FromPrefetcher:
143811051Sandreas.hansson@arm.com            assert(tgt_pkt->cmd == MemCmd::HardPFReq);
143911051Sandreas.hansson@arm.com            if (blk)
144011051Sandreas.hansson@arm.com                blk->status |= BlkHWPrefetched;
144111051Sandreas.hansson@arm.com            delete tgt_pkt->req;
144211051Sandreas.hansson@arm.com            delete tgt_pkt;
144311051Sandreas.hansson@arm.com            break;
144411051Sandreas.hansson@arm.com
144511051Sandreas.hansson@arm.com          case MSHR::Target::FromSnoop:
144611051Sandreas.hansson@arm.com            // I don't believe that a snoop can be in an error state
144711051Sandreas.hansson@arm.com            assert(!is_error);
144811051Sandreas.hansson@arm.com            // response to snoop request
144911051Sandreas.hansson@arm.com            DPRINTF(Cache, "processing deferred snoop...\n");
145011749Snikos.nikoleris@arm.com            // If the response is invalidating, a snooping target can
145111749Snikos.nikoleris@arm.com            // be satisfied if it is also invalidating. If the reponse is, not
145211749Snikos.nikoleris@arm.com            // only invalidating, but more specifically an InvalidateResp, the
145311749Snikos.nikoleris@arm.com            // MSHR was created due to an InvalidateReq and a cache above is
145411749Snikos.nikoleris@arm.com            // waiting to satisfy a WriteLineReq. In this case even an
145511749Snikos.nikoleris@arm.com            // non-invalidating snoop is added as a target here since this is
145611749Snikos.nikoleris@arm.com            // the ordering point. When the InvalidateResp reaches this cache,
145711749Snikos.nikoleris@arm.com            // the snooping target will snoop further the cache above with the
145811749Snikos.nikoleris@arm.com            // WriteLineReq.
145911749Snikos.nikoleris@arm.com            assert(!(is_invalidate &&
146011749Snikos.nikoleris@arm.com                     pkt->cmd != MemCmd::InvalidateResp &&
146111749Snikos.nikoleris@arm.com                     !mshr->hasPostInvalidate()));
146211051Sandreas.hansson@arm.com            handleSnoop(tgt_pkt, blk, true, true, mshr->hasPostInvalidate());
146311051Sandreas.hansson@arm.com            break;
146411051Sandreas.hansson@arm.com
146511051Sandreas.hansson@arm.com          default:
146611742Snikos.nikoleris@arm.com            panic("Illegal target->source enum %d\n", target.source);
146711051Sandreas.hansson@arm.com        }
146811051Sandreas.hansson@arm.com    }
146911051Sandreas.hansson@arm.com
147011601Sandreas.hansson@arm.com    maintainClusivity(from_cache, blk);
147111601Sandreas.hansson@arm.com
147211051Sandreas.hansson@arm.com    if (blk && blk->isValid()) {
147311051Sandreas.hansson@arm.com        // an invalidate response stemming from a write line request
147411051Sandreas.hansson@arm.com        // should not invalidate the block, so check if the
147511051Sandreas.hansson@arm.com        // invalidation should be discarded
147611136Sandreas.hansson@arm.com        if (is_invalidate || mshr->hasPostInvalidate()) {
147711197Sandreas.hansson@arm.com            invalidateBlock(blk);
147811051Sandreas.hansson@arm.com        } else if (mshr->hasPostDowngrade()) {
147911051Sandreas.hansson@arm.com            blk->status &= ~BlkWritable;
148011051Sandreas.hansson@arm.com        }
148111051Sandreas.hansson@arm.com    }
148211051Sandreas.hansson@arm.com
148311051Sandreas.hansson@arm.com    if (mshr->promoteDeferredTargets()) {
148411051Sandreas.hansson@arm.com        // avoid later read getting stale data while write miss is
148511051Sandreas.hansson@arm.com        // outstanding.. see comment in timingAccess()
148611051Sandreas.hansson@arm.com        if (blk) {
148711051Sandreas.hansson@arm.com            blk->status &= ~BlkReadable;
148811051Sandreas.hansson@arm.com        }
148911375Sandreas.hansson@arm.com        mshrQueue.markPending(mshr);
149011051Sandreas.hansson@arm.com        schedMemSideSendEvent(clockEdge() + pkt->payloadDelay);
149111051Sandreas.hansson@arm.com    } else {
149211375Sandreas.hansson@arm.com        mshrQueue.deallocate(mshr);
149311375Sandreas.hansson@arm.com        if (wasFull && !mshrQueue.isFull()) {
149411375Sandreas.hansson@arm.com            clearBlocked(Blocked_NoMSHRs);
149511051Sandreas.hansson@arm.com        }
149611051Sandreas.hansson@arm.com
149711051Sandreas.hansson@arm.com        // Request the bus for a prefetch if this deallocation freed enough
149811051Sandreas.hansson@arm.com        // MSHRs for a prefetch to take place
149911375Sandreas.hansson@arm.com        if (prefetcher && mshrQueue.canPrefetch()) {
150011051Sandreas.hansson@arm.com            Tick next_pf_time = std::max(prefetcher->nextPrefetchReadyTime(),
150111051Sandreas.hansson@arm.com                                         clockEdge());
150211051Sandreas.hansson@arm.com            if (next_pf_time != MaxTick)
150311051Sandreas.hansson@arm.com                schedMemSideSendEvent(next_pf_time);
150411051Sandreas.hansson@arm.com        }
150511051Sandreas.hansson@arm.com    }
150611051Sandreas.hansson@arm.com    // reset the xbar additional timinig  as it is now accounted for
150711051Sandreas.hansson@arm.com    pkt->headerDelay = pkt->payloadDelay = 0;
150811051Sandreas.hansson@arm.com
150911051Sandreas.hansson@arm.com    // copy writebacks to write buffer
151011051Sandreas.hansson@arm.com    doWritebacks(writebacks, forward_time);
151111051Sandreas.hansson@arm.com
151211051Sandreas.hansson@arm.com    // if we used temp block, check to see if its valid and then clear it out
151311051Sandreas.hansson@arm.com    if (blk == tempBlock && tempBlock->isValid()) {
151411051Sandreas.hansson@arm.com        // We use forwardLatency here because we are copying
151511051Sandreas.hansson@arm.com        // Writebacks/CleanEvicts to write buffer. It specifies the latency to
151611051Sandreas.hansson@arm.com        // allocate an internal buffer and to schedule an event to the
151711051Sandreas.hansson@arm.com        // queued port.
151811199Sandreas.hansson@arm.com        if (blk->isDirty() || writebackClean) {
151911051Sandreas.hansson@arm.com            PacketPtr wbPkt = writebackBlk(blk);
152011051Sandreas.hansson@arm.com            allocateWriteBuffer(wbPkt, forward_time);
152111051Sandreas.hansson@arm.com            // Set BLOCK_CACHED flag if cached above.
152211051Sandreas.hansson@arm.com            if (isCachedAbove(wbPkt))
152311051Sandreas.hansson@arm.com                wbPkt->setBlockCached();
152411051Sandreas.hansson@arm.com        } else {
152511051Sandreas.hansson@arm.com            PacketPtr wcPkt = cleanEvictBlk(blk);
152611051Sandreas.hansson@arm.com            // Check to see if block is cached above. If not allocate
152711051Sandreas.hansson@arm.com            // write buffer
152811051Sandreas.hansson@arm.com            if (isCachedAbove(wcPkt))
152911051Sandreas.hansson@arm.com                delete wcPkt;
153011051Sandreas.hansson@arm.com            else
153111051Sandreas.hansson@arm.com                allocateWriteBuffer(wcPkt, forward_time);
153211051Sandreas.hansson@arm.com        }
153311867Snikos.nikoleris@arm.com        invalidateBlock(blk);
153411051Sandreas.hansson@arm.com    }
153511051Sandreas.hansson@arm.com
153611744Snikos.nikoleris@arm.com    DPRINTF(CacheVerbose, "%s: Leaving with %s\n", __func__, pkt->print());
153711051Sandreas.hansson@arm.com    delete pkt;
153811051Sandreas.hansson@arm.com}
153911051Sandreas.hansson@arm.com
154011051Sandreas.hansson@arm.comPacketPtr
154111051Sandreas.hansson@arm.comCache::writebackBlk(CacheBlk *blk)
154211051Sandreas.hansson@arm.com{
154311199Sandreas.hansson@arm.com    chatty_assert(!isReadOnly || writebackClean,
154411199Sandreas.hansson@arm.com                  "Writeback from read-only cache");
154511199Sandreas.hansson@arm.com    assert(blk && blk->isValid() && (blk->isDirty() || writebackClean));
154611051Sandreas.hansson@arm.com
154711051Sandreas.hansson@arm.com    writebacks[Request::wbMasterId]++;
154811051Sandreas.hansson@arm.com
154911199Sandreas.hansson@arm.com    Request *req = new Request(tags->regenerateBlkAddr(blk->tag, blk->set),
155011199Sandreas.hansson@arm.com                               blkSize, 0, Request::wbMasterId);
155111051Sandreas.hansson@arm.com    if (blk->isSecure())
155211199Sandreas.hansson@arm.com        req->setFlags(Request::SECURE);
155311051Sandreas.hansson@arm.com
155411199Sandreas.hansson@arm.com    req->taskId(blk->task_id);
155511051Sandreas.hansson@arm.com    blk->task_id= ContextSwitchTaskId::Unknown;
155611051Sandreas.hansson@arm.com    blk->tickInserted = curTick();
155711051Sandreas.hansson@arm.com
155811199Sandreas.hansson@arm.com    PacketPtr pkt =
155911199Sandreas.hansson@arm.com        new Packet(req, blk->isDirty() ?
156011199Sandreas.hansson@arm.com                   MemCmd::WritebackDirty : MemCmd::WritebackClean);
156111199Sandreas.hansson@arm.com
156211744Snikos.nikoleris@arm.com    DPRINTF(Cache, "Create Writeback %s writable: %d, dirty: %d\n",
156311744Snikos.nikoleris@arm.com            pkt->print(), blk->isWritable(), blk->isDirty());
156411199Sandreas.hansson@arm.com
156511051Sandreas.hansson@arm.com    if (blk->isWritable()) {
156611051Sandreas.hansson@arm.com        // not asserting shared means we pass the block in modified
156711051Sandreas.hansson@arm.com        // state, mark our own block non-writeable
156811051Sandreas.hansson@arm.com        blk->status &= ~BlkWritable;
156911051Sandreas.hansson@arm.com    } else {
157011284Sandreas.hansson@arm.com        // we are in the Owned state, tell the receiver
157111284Sandreas.hansson@arm.com        pkt->setHasSharers();
157211051Sandreas.hansson@arm.com    }
157311051Sandreas.hansson@arm.com
157411199Sandreas.hansson@arm.com    // make sure the block is not marked dirty
157511199Sandreas.hansson@arm.com    blk->status &= ~BlkDirty;
157611051Sandreas.hansson@arm.com
157711199Sandreas.hansson@arm.com    pkt->allocate();
157811199Sandreas.hansson@arm.com    std::memcpy(pkt->getPtr<uint8_t>(), blk->data, blkSize);
157911199Sandreas.hansson@arm.com
158011199Sandreas.hansson@arm.com    return pkt;
158111051Sandreas.hansson@arm.com}
158211051Sandreas.hansson@arm.com
158311051Sandreas.hansson@arm.comPacketPtr
158411051Sandreas.hansson@arm.comCache::cleanEvictBlk(CacheBlk *blk)
158511051Sandreas.hansson@arm.com{
158611199Sandreas.hansson@arm.com    assert(!writebackClean);
158711051Sandreas.hansson@arm.com    assert(blk && blk->isValid() && !blk->isDirty());
158811051Sandreas.hansson@arm.com    // Creating a zero sized write, a message to the snoop filter
158911051Sandreas.hansson@arm.com    Request *req =
159011051Sandreas.hansson@arm.com        new Request(tags->regenerateBlkAddr(blk->tag, blk->set), blkSize, 0,
159111051Sandreas.hansson@arm.com                    Request::wbMasterId);
159211051Sandreas.hansson@arm.com    if (blk->isSecure())
159311051Sandreas.hansson@arm.com        req->setFlags(Request::SECURE);
159411051Sandreas.hansson@arm.com
159511051Sandreas.hansson@arm.com    req->taskId(blk->task_id);
159611051Sandreas.hansson@arm.com    blk->task_id = ContextSwitchTaskId::Unknown;
159711051Sandreas.hansson@arm.com    blk->tickInserted = curTick();
159811051Sandreas.hansson@arm.com
159911051Sandreas.hansson@arm.com    PacketPtr pkt = new Packet(req, MemCmd::CleanEvict);
160011051Sandreas.hansson@arm.com    pkt->allocate();
160111744Snikos.nikoleris@arm.com    DPRINTF(Cache, "Create CleanEvict %s\n", pkt->print());
160211051Sandreas.hansson@arm.com
160311051Sandreas.hansson@arm.com    return pkt;
160411051Sandreas.hansson@arm.com}
160511051Sandreas.hansson@arm.com
160611051Sandreas.hansson@arm.comvoid
160711051Sandreas.hansson@arm.comCache::memWriteback()
160811051Sandreas.hansson@arm.com{
160911051Sandreas.hansson@arm.com    CacheBlkVisitorWrapper visitor(*this, &Cache::writebackVisitor);
161011051Sandreas.hansson@arm.com    tags->forEachBlk(visitor);
161111051Sandreas.hansson@arm.com}
161211051Sandreas.hansson@arm.com
161311051Sandreas.hansson@arm.comvoid
161411051Sandreas.hansson@arm.comCache::memInvalidate()
161511051Sandreas.hansson@arm.com{
161611051Sandreas.hansson@arm.com    CacheBlkVisitorWrapper visitor(*this, &Cache::invalidateVisitor);
161711051Sandreas.hansson@arm.com    tags->forEachBlk(visitor);
161811051Sandreas.hansson@arm.com}
161911051Sandreas.hansson@arm.com
162011051Sandreas.hansson@arm.combool
162111051Sandreas.hansson@arm.comCache::isDirty() const
162211051Sandreas.hansson@arm.com{
162311051Sandreas.hansson@arm.com    CacheBlkIsDirtyVisitor visitor;
162411051Sandreas.hansson@arm.com    tags->forEachBlk(visitor);
162511051Sandreas.hansson@arm.com
162611051Sandreas.hansson@arm.com    return visitor.isDirty();
162711051Sandreas.hansson@arm.com}
162811051Sandreas.hansson@arm.com
162911051Sandreas.hansson@arm.combool
163011051Sandreas.hansson@arm.comCache::writebackVisitor(CacheBlk &blk)
163111051Sandreas.hansson@arm.com{
163211051Sandreas.hansson@arm.com    if (blk.isDirty()) {
163311051Sandreas.hansson@arm.com        assert(blk.isValid());
163411051Sandreas.hansson@arm.com
163511051Sandreas.hansson@arm.com        Request request(tags->regenerateBlkAddr(blk.tag, blk.set),
163611051Sandreas.hansson@arm.com                        blkSize, 0, Request::funcMasterId);
163711051Sandreas.hansson@arm.com        request.taskId(blk.task_id);
163811865Snikos.nikoleris@arm.com        if (blk.isSecure()) {
163911865Snikos.nikoleris@arm.com            request.setFlags(Request::SECURE);
164011865Snikos.nikoleris@arm.com        }
164111051Sandreas.hansson@arm.com
164211051Sandreas.hansson@arm.com        Packet packet(&request, MemCmd::WriteReq);
164311051Sandreas.hansson@arm.com        packet.dataStatic(blk.data);
164411051Sandreas.hansson@arm.com
164511051Sandreas.hansson@arm.com        memSidePort->sendFunctional(&packet);
164611051Sandreas.hansson@arm.com
164711051Sandreas.hansson@arm.com        blk.status &= ~BlkDirty;
164811051Sandreas.hansson@arm.com    }
164911051Sandreas.hansson@arm.com
165011051Sandreas.hansson@arm.com    return true;
165111051Sandreas.hansson@arm.com}
165211051Sandreas.hansson@arm.com
165311051Sandreas.hansson@arm.combool
165411051Sandreas.hansson@arm.comCache::invalidateVisitor(CacheBlk &blk)
165511051Sandreas.hansson@arm.com{
165611051Sandreas.hansson@arm.com
165711051Sandreas.hansson@arm.com    if (blk.isDirty())
165811051Sandreas.hansson@arm.com        warn_once("Invalidating dirty cache lines. Expect things to break.\n");
165911051Sandreas.hansson@arm.com
166011051Sandreas.hansson@arm.com    if (blk.isValid()) {
166111051Sandreas.hansson@arm.com        assert(!blk.isDirty());
166211867Snikos.nikoleris@arm.com        invalidateBlock(&blk);
166311051Sandreas.hansson@arm.com    }
166411051Sandreas.hansson@arm.com
166511051Sandreas.hansson@arm.com    return true;
166611051Sandreas.hansson@arm.com}
166711051Sandreas.hansson@arm.com
166811051Sandreas.hansson@arm.comCacheBlk*
166911051Sandreas.hansson@arm.comCache::allocateBlock(Addr addr, bool is_secure, PacketList &writebacks)
167011051Sandreas.hansson@arm.com{
167111051Sandreas.hansson@arm.com    CacheBlk *blk = tags->findVictim(addr);
167211051Sandreas.hansson@arm.com
167311484Snikos.nikoleris@arm.com    // It is valid to return nullptr if there is no victim
167411051Sandreas.hansson@arm.com    if (!blk)
167511051Sandreas.hansson@arm.com        return nullptr;
167611051Sandreas.hansson@arm.com
167711051Sandreas.hansson@arm.com    if (blk->isValid()) {
167811051Sandreas.hansson@arm.com        Addr repl_addr = tags->regenerateBlkAddr(blk->tag, blk->set);
167911051Sandreas.hansson@arm.com        MSHR *repl_mshr = mshrQueue.findMatch(repl_addr, blk->isSecure());
168011051Sandreas.hansson@arm.com        if (repl_mshr) {
168111051Sandreas.hansson@arm.com            // must be an outstanding upgrade request
168211051Sandreas.hansson@arm.com            // on a block we're about to replace...
168311051Sandreas.hansson@arm.com            assert(!blk->isWritable() || blk->isDirty());
168411284Sandreas.hansson@arm.com            assert(repl_mshr->needsWritable());
168511051Sandreas.hansson@arm.com            // too hard to replace block with transient state
168611051Sandreas.hansson@arm.com            // allocation failed, block not inserted
168711484Snikos.nikoleris@arm.com            return nullptr;
168811051Sandreas.hansson@arm.com        } else {
168911483Snikos.nikoleris@arm.com            DPRINTF(Cache, "replacement: replacing %#llx (%s) with %#llx "
169011483Snikos.nikoleris@arm.com                    "(%s): %s\n", repl_addr, blk->isSecure() ? "s" : "ns",
169111051Sandreas.hansson@arm.com                    addr, is_secure ? "s" : "ns",
169211051Sandreas.hansson@arm.com                    blk->isDirty() ? "writeback" : "clean");
169311051Sandreas.hansson@arm.com
169411436SRekai.GonzalezAlberquilla@arm.com            if (blk->wasPrefetched()) {
169511436SRekai.GonzalezAlberquilla@arm.com                unusedPrefetches++;
169611436SRekai.GonzalezAlberquilla@arm.com            }
169711051Sandreas.hansson@arm.com            // Will send up Writeback/CleanEvict snoops via isCachedAbove
169811051Sandreas.hansson@arm.com            // when pushing this writeback list into the write buffer.
169911199Sandreas.hansson@arm.com            if (blk->isDirty() || writebackClean) {
170011051Sandreas.hansson@arm.com                // Save writeback packet for handling by caller
170111051Sandreas.hansson@arm.com                writebacks.push_back(writebackBlk(blk));
170211051Sandreas.hansson@arm.com            } else {
170311051Sandreas.hansson@arm.com                writebacks.push_back(cleanEvictBlk(blk));
170411051Sandreas.hansson@arm.com            }
170511051Sandreas.hansson@arm.com        }
170611051Sandreas.hansson@arm.com    }
170711051Sandreas.hansson@arm.com
170811051Sandreas.hansson@arm.com    return blk;
170911051Sandreas.hansson@arm.com}
171011051Sandreas.hansson@arm.com
171111197Sandreas.hansson@arm.comvoid
171211197Sandreas.hansson@arm.comCache::invalidateBlock(CacheBlk *blk)
171311197Sandreas.hansson@arm.com{
171411197Sandreas.hansson@arm.com    if (blk != tempBlock)
171511197Sandreas.hansson@arm.com        tags->invalidate(blk);
171611197Sandreas.hansson@arm.com    blk->invalidate();
171711197Sandreas.hansson@arm.com}
171811051Sandreas.hansson@arm.com
171911051Sandreas.hansson@arm.com// Note that the reason we return a list of writebacks rather than
172011051Sandreas.hansson@arm.com// inserting them directly in the write buffer is that this function
172111051Sandreas.hansson@arm.com// is called by both atomic and timing-mode accesses, and in atomic
172211051Sandreas.hansson@arm.com// mode we don't mess with the write buffer (we just perform the
172311051Sandreas.hansson@arm.com// writebacks atomically once the original request is complete).
172411051Sandreas.hansson@arm.comCacheBlk*
172511197Sandreas.hansson@arm.comCache::handleFill(PacketPtr pkt, CacheBlk *blk, PacketList &writebacks,
172611197Sandreas.hansson@arm.com                  bool allocate)
172711051Sandreas.hansson@arm.com{
172811051Sandreas.hansson@arm.com    assert(pkt->isResponse() || pkt->cmd == MemCmd::WriteLineReq);
172911051Sandreas.hansson@arm.com    Addr addr = pkt->getAddr();
173011051Sandreas.hansson@arm.com    bool is_secure = pkt->isSecure();
173111051Sandreas.hansson@arm.com#if TRACING_ON
173211051Sandreas.hansson@arm.com    CacheBlk::State old_state = blk ? blk->status : 0;
173311051Sandreas.hansson@arm.com#endif
173411051Sandreas.hansson@arm.com
173511375Sandreas.hansson@arm.com    // When handling a fill, we should have no writes to this line.
173611375Sandreas.hansson@arm.com    assert(addr == blockAlign(addr));
173711375Sandreas.hansson@arm.com    assert(!writeBuffer.findMatch(addr, is_secure));
173811051Sandreas.hansson@arm.com
173911484Snikos.nikoleris@arm.com    if (blk == nullptr) {
174011051Sandreas.hansson@arm.com        // better have read new data...
174111051Sandreas.hansson@arm.com        assert(pkt->hasData());
174211051Sandreas.hansson@arm.com
174311051Sandreas.hansson@arm.com        // only read responses and write-line requests have data;
174411051Sandreas.hansson@arm.com        // note that we don't write the data here for write-line - that
174511601Sandreas.hansson@arm.com        // happens in the subsequent call to satisfyRequest
174611051Sandreas.hansson@arm.com        assert(pkt->isRead() || pkt->cmd == MemCmd::WriteLineReq);
174711051Sandreas.hansson@arm.com
174811197Sandreas.hansson@arm.com        // need to do a replacement if allocating, otherwise we stick
174911197Sandreas.hansson@arm.com        // with the temporary storage
175011484Snikos.nikoleris@arm.com        blk = allocate ? allocateBlock(addr, is_secure, writebacks) : nullptr;
175111197Sandreas.hansson@arm.com
175211484Snikos.nikoleris@arm.com        if (blk == nullptr) {
175311197Sandreas.hansson@arm.com            // No replaceable block or a mostly exclusive
175411197Sandreas.hansson@arm.com            // cache... just use temporary storage to complete the
175511197Sandreas.hansson@arm.com            // current request and then get rid of it
175611051Sandreas.hansson@arm.com            assert(!tempBlock->isValid());
175711051Sandreas.hansson@arm.com            blk = tempBlock;
175811051Sandreas.hansson@arm.com            tempBlock->set = tags->extractSet(addr);
175911051Sandreas.hansson@arm.com            tempBlock->tag = tags->extractTag(addr);
176011051Sandreas.hansson@arm.com            // @todo: set security state as well...
176111051Sandreas.hansson@arm.com            DPRINTF(Cache, "using temp block for %#llx (%s)\n", addr,
176211051Sandreas.hansson@arm.com                    is_secure ? "s" : "ns");
176311051Sandreas.hansson@arm.com        } else {
176411051Sandreas.hansson@arm.com            tags->insertBlock(pkt, blk);
176511051Sandreas.hansson@arm.com        }
176611051Sandreas.hansson@arm.com
176711051Sandreas.hansson@arm.com        // we should never be overwriting a valid block
176811051Sandreas.hansson@arm.com        assert(!blk->isValid());
176911051Sandreas.hansson@arm.com    } else {
177011051Sandreas.hansson@arm.com        // existing block... probably an upgrade
177111051Sandreas.hansson@arm.com        assert(blk->tag == tags->extractTag(addr));
177211051Sandreas.hansson@arm.com        // either we're getting new data or the block should already be valid
177311051Sandreas.hansson@arm.com        assert(pkt->hasData() || blk->isValid());
177411051Sandreas.hansson@arm.com        // don't clear block status... if block is already dirty we
177511051Sandreas.hansson@arm.com        // don't want to lose that
177611051Sandreas.hansson@arm.com    }
177711051Sandreas.hansson@arm.com
177811051Sandreas.hansson@arm.com    if (is_secure)
177911051Sandreas.hansson@arm.com        blk->status |= BlkSecure;
178011051Sandreas.hansson@arm.com    blk->status |= BlkValid | BlkReadable;
178111051Sandreas.hansson@arm.com
178211137Sandreas.hansson@arm.com    // sanity check for whole-line writes, which should always be
178311137Sandreas.hansson@arm.com    // marked as writable as part of the fill, and then later marked
178411601Sandreas.hansson@arm.com    // dirty as part of satisfyRequest
178511137Sandreas.hansson@arm.com    if (pkt->cmd == MemCmd::WriteLineReq) {
178611284Sandreas.hansson@arm.com        assert(!pkt->hasSharers());
178711137Sandreas.hansson@arm.com    }
178811137Sandreas.hansson@arm.com
178911284Sandreas.hansson@arm.com    // here we deal with setting the appropriate state of the line,
179011284Sandreas.hansson@arm.com    // and we start by looking at the hasSharers flag, and ignore the
179111284Sandreas.hansson@arm.com    // cacheResponding flag (normally signalling dirty data) if the
179211284Sandreas.hansson@arm.com    // packet has sharers, thus the line is never allocated as Owned
179311284Sandreas.hansson@arm.com    // (dirty but not writable), and always ends up being either
179411284Sandreas.hansson@arm.com    // Shared, Exclusive or Modified, see Packet::setCacheResponding
179511284Sandreas.hansson@arm.com    // for more details
179611284Sandreas.hansson@arm.com    if (!pkt->hasSharers()) {
179711284Sandreas.hansson@arm.com        // we could get a writable line from memory (rather than a
179811284Sandreas.hansson@arm.com        // cache) even in a read-only cache, note that we set this bit
179911284Sandreas.hansson@arm.com        // even for a read-only cache, possibly revisit this decision
180011051Sandreas.hansson@arm.com        blk->status |= BlkWritable;
180111051Sandreas.hansson@arm.com
180211284Sandreas.hansson@arm.com        // check if we got this via cache-to-cache transfer (i.e., from a
180311284Sandreas.hansson@arm.com        // cache that had the block in Modified or Owned state)
180411284Sandreas.hansson@arm.com        if (pkt->cacheResponding()) {
180511284Sandreas.hansson@arm.com            // we got the block in Modified state, and invalidated the
180611284Sandreas.hansson@arm.com            // owners copy
180711051Sandreas.hansson@arm.com            blk->status |= BlkDirty;
180811051Sandreas.hansson@arm.com
180911051Sandreas.hansson@arm.com            chatty_assert(!isReadOnly, "Should never see dirty snoop response "
181011051Sandreas.hansson@arm.com                          "in read-only cache %s\n", name());
181111051Sandreas.hansson@arm.com        }
181211051Sandreas.hansson@arm.com    }
181311051Sandreas.hansson@arm.com
181411051Sandreas.hansson@arm.com    DPRINTF(Cache, "Block addr %#llx (%s) moving from state %x to %s\n",
181511051Sandreas.hansson@arm.com            addr, is_secure ? "s" : "ns", old_state, blk->print());
181611051Sandreas.hansson@arm.com
181711051Sandreas.hansson@arm.com    // if we got new data, copy it in (checking for a read response
181811051Sandreas.hansson@arm.com    // and a response that has data is the same in the end)
181911051Sandreas.hansson@arm.com    if (pkt->isRead()) {
182011051Sandreas.hansson@arm.com        // sanity checks
182111051Sandreas.hansson@arm.com        assert(pkt->hasData());
182211051Sandreas.hansson@arm.com        assert(pkt->getSize() == blkSize);
182311051Sandreas.hansson@arm.com
182411051Sandreas.hansson@arm.com        std::memcpy(blk->data, pkt->getConstPtr<uint8_t>(), blkSize);
182511051Sandreas.hansson@arm.com    }
182611051Sandreas.hansson@arm.com    // We pay for fillLatency here.
182711051Sandreas.hansson@arm.com    blk->whenReady = clockEdge() + fillLatency * clockPeriod() +
182811051Sandreas.hansson@arm.com        pkt->payloadDelay;
182911051Sandreas.hansson@arm.com
183011051Sandreas.hansson@arm.com    return blk;
183111051Sandreas.hansson@arm.com}
183211051Sandreas.hansson@arm.com
183311051Sandreas.hansson@arm.com
183411051Sandreas.hansson@arm.com/////////////////////////////////////////////////////
183511051Sandreas.hansson@arm.com//
183611051Sandreas.hansson@arm.com// Snoop path: requests coming in from the memory side
183711051Sandreas.hansson@arm.com//
183811051Sandreas.hansson@arm.com/////////////////////////////////////////////////////
183911051Sandreas.hansson@arm.com
184011051Sandreas.hansson@arm.comvoid
184111051Sandreas.hansson@arm.comCache::doTimingSupplyResponse(PacketPtr req_pkt, const uint8_t *blk_data,
184211051Sandreas.hansson@arm.com                              bool already_copied, bool pending_inval)
184311051Sandreas.hansson@arm.com{
184411051Sandreas.hansson@arm.com    // sanity check
184511051Sandreas.hansson@arm.com    assert(req_pkt->isRequest());
184611051Sandreas.hansson@arm.com    assert(req_pkt->needsResponse());
184711051Sandreas.hansson@arm.com
184811744Snikos.nikoleris@arm.com    DPRINTF(Cache, "%s: for %s\n", __func__, req_pkt->print());
184911051Sandreas.hansson@arm.com    // timing-mode snoop responses require a new packet, unless we
185011051Sandreas.hansson@arm.com    // already made a copy...
185111051Sandreas.hansson@arm.com    PacketPtr pkt = req_pkt;
185211051Sandreas.hansson@arm.com    if (!already_copied)
185311051Sandreas.hansson@arm.com        // do not clear flags, and allocate space for data if the
185411051Sandreas.hansson@arm.com        // packet needs it (the only packets that carry data are read
185511051Sandreas.hansson@arm.com        // responses)
185611051Sandreas.hansson@arm.com        pkt = new Packet(req_pkt, false, req_pkt->isRead());
185711051Sandreas.hansson@arm.com
185811051Sandreas.hansson@arm.com    assert(req_pkt->req->isUncacheable() || req_pkt->isInvalidate() ||
185911284Sandreas.hansson@arm.com           pkt->hasSharers());
186011051Sandreas.hansson@arm.com    pkt->makeTimingResponse();
186111051Sandreas.hansson@arm.com    if (pkt->isRead()) {
186211051Sandreas.hansson@arm.com        pkt->setDataFromBlock(blk_data, blkSize);
186311051Sandreas.hansson@arm.com    }
186411051Sandreas.hansson@arm.com    if (pkt->cmd == MemCmd::ReadResp && pending_inval) {
186511051Sandreas.hansson@arm.com        // Assume we defer a response to a read from a far-away cache
186611051Sandreas.hansson@arm.com        // A, then later defer a ReadExcl from a cache B on the same
186711284Sandreas.hansson@arm.com        // bus as us. We'll assert cacheResponding in both cases, but
186811284Sandreas.hansson@arm.com        // in the latter case cacheResponding will keep the
186911284Sandreas.hansson@arm.com        // invalidation from reaching cache A. This special response
187011284Sandreas.hansson@arm.com        // tells cache A that it gets the block to satisfy its read,
187111284Sandreas.hansson@arm.com        // but must immediately invalidate it.
187211051Sandreas.hansson@arm.com        pkt->cmd = MemCmd::ReadRespWithInvalidate;
187311051Sandreas.hansson@arm.com    }
187411051Sandreas.hansson@arm.com    // Here we consider forward_time, paying for just forward latency and
187511051Sandreas.hansson@arm.com    // also charging the delay provided by the xbar.
187611051Sandreas.hansson@arm.com    // forward_time is used as send_time in next allocateWriteBuffer().
187711051Sandreas.hansson@arm.com    Tick forward_time = clockEdge(forwardLatency) + pkt->headerDelay;
187811051Sandreas.hansson@arm.com    // Here we reset the timing of the packet.
187911051Sandreas.hansson@arm.com    pkt->headerDelay = pkt->payloadDelay = 0;
188011744Snikos.nikoleris@arm.com    DPRINTF(CacheVerbose, "%s: created response: %s tick: %lu\n", __func__,
188111744Snikos.nikoleris@arm.com            pkt->print(), forward_time);
188211051Sandreas.hansson@arm.com    memSidePort->schedTimingSnoopResp(pkt, forward_time, true);
188311051Sandreas.hansson@arm.com}
188411051Sandreas.hansson@arm.com
188511127Sandreas.hansson@arm.comuint32_t
188611051Sandreas.hansson@arm.comCache::handleSnoop(PacketPtr pkt, CacheBlk *blk, bool is_timing,
188711051Sandreas.hansson@arm.com                   bool is_deferred, bool pending_inval)
188811051Sandreas.hansson@arm.com{
188911744Snikos.nikoleris@arm.com    DPRINTF(CacheVerbose, "%s: for %s\n", __func__, pkt->print());
189011051Sandreas.hansson@arm.com    // deferred snoops can only happen in timing mode
189111051Sandreas.hansson@arm.com    assert(!(is_deferred && !is_timing));
189211051Sandreas.hansson@arm.com    // pending_inval only makes sense on deferred snoops
189311051Sandreas.hansson@arm.com    assert(!(pending_inval && !is_deferred));
189411051Sandreas.hansson@arm.com    assert(pkt->isRequest());
189511051Sandreas.hansson@arm.com
189611051Sandreas.hansson@arm.com    // the packet may get modified if we or a forwarded snooper
189711051Sandreas.hansson@arm.com    // responds in atomic mode, so remember a few things about the
189811051Sandreas.hansson@arm.com    // original packet up front
189911051Sandreas.hansson@arm.com    bool invalidate = pkt->isInvalidate();
190011284Sandreas.hansson@arm.com    bool M5_VAR_USED needs_writable = pkt->needsWritable();
190111051Sandreas.hansson@arm.com
190211285Sandreas.hansson@arm.com    // at the moment we could get an uncacheable write which does not
190311285Sandreas.hansson@arm.com    // have the invalidate flag, and we need a suitable way of dealing
190411285Sandreas.hansson@arm.com    // with this case
190511285Sandreas.hansson@arm.com    panic_if(invalidate && pkt->req->isUncacheable(),
190611744Snikos.nikoleris@arm.com             "%s got an invalidating uncacheable snoop request %s",
190711744Snikos.nikoleris@arm.com             name(), pkt->print());
190811285Sandreas.hansson@arm.com
190911127Sandreas.hansson@arm.com    uint32_t snoop_delay = 0;
191011127Sandreas.hansson@arm.com
191111051Sandreas.hansson@arm.com    if (forwardSnoops) {
191211051Sandreas.hansson@arm.com        // first propagate snoop upward to see if anyone above us wants to
191311051Sandreas.hansson@arm.com        // handle it.  save & restore packet src since it will get
191411051Sandreas.hansson@arm.com        // rewritten to be relative to cpu-side bus (if any)
191511284Sandreas.hansson@arm.com        bool alreadyResponded = pkt->cacheResponding();
191611051Sandreas.hansson@arm.com        if (is_timing) {
191711051Sandreas.hansson@arm.com            // copy the packet so that we can clear any flags before
191811051Sandreas.hansson@arm.com            // forwarding it upwards, we also allocate data (passing
191911051Sandreas.hansson@arm.com            // the pointer along in case of static data), in case
192011051Sandreas.hansson@arm.com            // there is a snoop hit in upper levels
192111051Sandreas.hansson@arm.com            Packet snoopPkt(pkt, true, true);
192211051Sandreas.hansson@arm.com            snoopPkt.setExpressSnoop();
192311051Sandreas.hansson@arm.com            // the snoop packet does not need to wait any additional
192411051Sandreas.hansson@arm.com            // time
192511051Sandreas.hansson@arm.com            snoopPkt.headerDelay = snoopPkt.payloadDelay = 0;
192611051Sandreas.hansson@arm.com            cpuSidePort->sendTimingSnoopReq(&snoopPkt);
192711127Sandreas.hansson@arm.com
192811127Sandreas.hansson@arm.com            // add the header delay (including crossbar and snoop
192911127Sandreas.hansson@arm.com            // delays) of the upward snoop to the snoop delay for this
193011127Sandreas.hansson@arm.com            // cache
193111127Sandreas.hansson@arm.com            snoop_delay += snoopPkt.headerDelay;
193211127Sandreas.hansson@arm.com
193311284Sandreas.hansson@arm.com            if (snoopPkt.cacheResponding()) {
193411051Sandreas.hansson@arm.com                // cache-to-cache response from some upper cache
193511051Sandreas.hansson@arm.com                assert(!alreadyResponded);
193611284Sandreas.hansson@arm.com                pkt->setCacheResponding();
193711051Sandreas.hansson@arm.com            }
193811284Sandreas.hansson@arm.com            // upstream cache has the block, or has an outstanding
193911284Sandreas.hansson@arm.com            // MSHR, pass the flag on
194011284Sandreas.hansson@arm.com            if (snoopPkt.hasSharers()) {
194111284Sandreas.hansson@arm.com                pkt->setHasSharers();
194211051Sandreas.hansson@arm.com            }
194311051Sandreas.hansson@arm.com            // If this request is a prefetch or clean evict and an upper level
194411051Sandreas.hansson@arm.com            // signals block present, make sure to propagate the block
194511051Sandreas.hansson@arm.com            // presence to the requester.
194611051Sandreas.hansson@arm.com            if (snoopPkt.isBlockCached()) {
194711051Sandreas.hansson@arm.com                pkt->setBlockCached();
194811051Sandreas.hansson@arm.com            }
194911051Sandreas.hansson@arm.com        } else {
195011051Sandreas.hansson@arm.com            cpuSidePort->sendAtomicSnoop(pkt);
195111284Sandreas.hansson@arm.com            if (!alreadyResponded && pkt->cacheResponding()) {
195211051Sandreas.hansson@arm.com                // cache-to-cache response from some upper cache:
195311051Sandreas.hansson@arm.com                // forward response to original requester
195411051Sandreas.hansson@arm.com                assert(pkt->isResponse());
195511051Sandreas.hansson@arm.com            }
195611051Sandreas.hansson@arm.com        }
195711051Sandreas.hansson@arm.com    }
195811051Sandreas.hansson@arm.com
195911051Sandreas.hansson@arm.com    if (!blk || !blk->isValid()) {
196011744Snikos.nikoleris@arm.com        DPRINTF(CacheVerbose, "%s: snoop miss for %s\n", __func__,
196111744Snikos.nikoleris@arm.com                pkt->print());
196211493Sandreas.hansson@arm.com        if (is_deferred) {
196311493Sandreas.hansson@arm.com            // we no longer have the block, and will not respond, but a
196411493Sandreas.hansson@arm.com            // packet was allocated in MSHR::handleSnoop and we have
196511493Sandreas.hansson@arm.com            // to delete it
196611493Sandreas.hansson@arm.com            assert(pkt->needsResponse());
196711493Sandreas.hansson@arm.com
196811493Sandreas.hansson@arm.com            // we have passed the block to a cache upstream, that
196911493Sandreas.hansson@arm.com            // cache should be responding
197011493Sandreas.hansson@arm.com            assert(pkt->cacheResponding());
197111493Sandreas.hansson@arm.com
197211493Sandreas.hansson@arm.com            delete pkt;
197311493Sandreas.hansson@arm.com        }
197411127Sandreas.hansson@arm.com        return snoop_delay;
197511051Sandreas.hansson@arm.com    } else {
197611744Snikos.nikoleris@arm.com        DPRINTF(Cache, "%s: snoop hit for %s, old state is %s\n", __func__,
197711744Snikos.nikoleris@arm.com                pkt->print(), blk->print());
197811051Sandreas.hansson@arm.com    }
197911051Sandreas.hansson@arm.com
198011051Sandreas.hansson@arm.com    chatty_assert(!(isReadOnly && blk->isDirty()),
198111051Sandreas.hansson@arm.com                  "Should never have a dirty block in a read-only cache %s\n",
198211051Sandreas.hansson@arm.com                  name());
198311051Sandreas.hansson@arm.com
198411051Sandreas.hansson@arm.com    // We may end up modifying both the block state and the packet (if
198511051Sandreas.hansson@arm.com    // we respond in atomic mode), so just figure out what to do now
198611751Snikos.nikoleris@arm.com    // and then do it later. We respond to all snoops that need
198711751Snikos.nikoleris@arm.com    // responses provided we have the block in dirty state. The
198811051Sandreas.hansson@arm.com    // invalidation itself is taken care of below.
198911751Snikos.nikoleris@arm.com    bool respond = blk->isDirty() && pkt->needsResponse();
199011284Sandreas.hansson@arm.com    bool have_writable = blk->isWritable();
199111051Sandreas.hansson@arm.com
199211051Sandreas.hansson@arm.com    // Invalidate any prefetch's from below that would strip write permissions
199311051Sandreas.hansson@arm.com    // MemCmd::HardPFReq is only observed by upstream caches.  After missing
199411051Sandreas.hansson@arm.com    // above and in it's own cache, a new MemCmd::ReadReq is created that
199511051Sandreas.hansson@arm.com    // downstream caches observe.
199611051Sandreas.hansson@arm.com    if (pkt->mustCheckAbove()) {
199711483Snikos.nikoleris@arm.com        DPRINTF(Cache, "Found addr %#llx in upper level cache for snoop %s "
199811744Snikos.nikoleris@arm.com                "from lower cache\n", pkt->getAddr(), pkt->print());
199911051Sandreas.hansson@arm.com        pkt->setBlockCached();
200011127Sandreas.hansson@arm.com        return snoop_delay;
200111051Sandreas.hansson@arm.com    }
200211051Sandreas.hansson@arm.com
200311285Sandreas.hansson@arm.com    if (pkt->isRead() && !invalidate) {
200411285Sandreas.hansson@arm.com        // reading without requiring the line in a writable state
200511284Sandreas.hansson@arm.com        assert(!needs_writable);
200611284Sandreas.hansson@arm.com        pkt->setHasSharers();
200711285Sandreas.hansson@arm.com
200811285Sandreas.hansson@arm.com        // if the requesting packet is uncacheable, retain the line in
200911285Sandreas.hansson@arm.com        // the current state, otherwhise unset the writable flag,
201011285Sandreas.hansson@arm.com        // which means we go from Modified to Owned (and will respond
201111285Sandreas.hansson@arm.com        // below), remain in Owned (and will respond below), from
201211285Sandreas.hansson@arm.com        // Exclusive to Shared, or remain in Shared
201311285Sandreas.hansson@arm.com        if (!pkt->req->isUncacheable())
201411285Sandreas.hansson@arm.com            blk->status &= ~BlkWritable;
201511051Sandreas.hansson@arm.com    }
201611051Sandreas.hansson@arm.com
201711051Sandreas.hansson@arm.com    if (respond) {
201811051Sandreas.hansson@arm.com        // prevent anyone else from responding, cache as well as
201911051Sandreas.hansson@arm.com        // memory, and also prevent any memory from even seeing the
202011284Sandreas.hansson@arm.com        // request
202111284Sandreas.hansson@arm.com        pkt->setCacheResponding();
202211284Sandreas.hansson@arm.com        if (have_writable) {
202311284Sandreas.hansson@arm.com            // inform the cache hierarchy that this cache had the line
202411284Sandreas.hansson@arm.com            // in the Modified state so that we avoid unnecessary
202511284Sandreas.hansson@arm.com            // invalidations (see Packet::setResponderHadWritable)
202611284Sandreas.hansson@arm.com            pkt->setResponderHadWritable();
202711284Sandreas.hansson@arm.com
202811081Sandreas.hansson@arm.com            // in the case of an uncacheable request there is no point
202911284Sandreas.hansson@arm.com            // in setting the responderHadWritable flag, but since the
203011284Sandreas.hansson@arm.com            // recipient does not care there is no harm in doing so
203111284Sandreas.hansson@arm.com        } else {
203211284Sandreas.hansson@arm.com            // if the packet has needsWritable set we invalidate our
203311284Sandreas.hansson@arm.com            // copy below and all other copies will be invalidates
203411284Sandreas.hansson@arm.com            // through express snoops, and if needsWritable is not set
203511284Sandreas.hansson@arm.com            // we already called setHasSharers above
203611051Sandreas.hansson@arm.com        }
203711284Sandreas.hansson@arm.com
203811285Sandreas.hansson@arm.com        // if we are returning a writable and dirty (Modified) line,
203911285Sandreas.hansson@arm.com        // we should be invalidating the line
204011285Sandreas.hansson@arm.com        panic_if(!invalidate && !pkt->hasSharers(),
204111744Snikos.nikoleris@arm.com                 "%s is passing a Modified line through %s, "
204211744Snikos.nikoleris@arm.com                 "but keeping the block", name(), pkt->print());
204311285Sandreas.hansson@arm.com
204411051Sandreas.hansson@arm.com        if (is_timing) {
204511051Sandreas.hansson@arm.com            doTimingSupplyResponse(pkt, blk->data, is_deferred, pending_inval);
204611051Sandreas.hansson@arm.com        } else {
204711051Sandreas.hansson@arm.com            pkt->makeAtomicResponse();
204811286Sandreas.hansson@arm.com            // packets such as upgrades do not actually have any data
204911286Sandreas.hansson@arm.com            // payload
205011286Sandreas.hansson@arm.com            if (pkt->hasData())
205111286Sandreas.hansson@arm.com                pkt->setDataFromBlock(blk->data, blkSize);
205211051Sandreas.hansson@arm.com        }
205311051Sandreas.hansson@arm.com    }
205411051Sandreas.hansson@arm.com
205511602Sandreas.hansson@arm.com    if (!respond && is_deferred) {
205611051Sandreas.hansson@arm.com        assert(pkt->needsResponse());
205711602Sandreas.hansson@arm.com
205811602Sandreas.hansson@arm.com        // if we copied the deferred packet with the intention to
205911602Sandreas.hansson@arm.com        // respond, but are not responding, then a cache above us must
206011602Sandreas.hansson@arm.com        // be, and we can use this as the indication of whether this
206111602Sandreas.hansson@arm.com        // is a packet where we created a copy of the request or not
206211602Sandreas.hansson@arm.com        if (!pkt->cacheResponding()) {
206311602Sandreas.hansson@arm.com            delete pkt->req;
206411602Sandreas.hansson@arm.com        }
206511602Sandreas.hansson@arm.com
206611051Sandreas.hansson@arm.com        delete pkt;
206711051Sandreas.hansson@arm.com    }
206811051Sandreas.hansson@arm.com
206911051Sandreas.hansson@arm.com    // Do this last in case it deallocates block data or something
207011051Sandreas.hansson@arm.com    // like that
207111051Sandreas.hansson@arm.com    if (invalidate) {
207211197Sandreas.hansson@arm.com        invalidateBlock(blk);
207311051Sandreas.hansson@arm.com    }
207411051Sandreas.hansson@arm.com
207511051Sandreas.hansson@arm.com    DPRINTF(Cache, "new state is %s\n", blk->print());
207611127Sandreas.hansson@arm.com
207711127Sandreas.hansson@arm.com    return snoop_delay;
207811051Sandreas.hansson@arm.com}
207911051Sandreas.hansson@arm.com
208011051Sandreas.hansson@arm.com
208111051Sandreas.hansson@arm.comvoid
208211051Sandreas.hansson@arm.comCache::recvTimingSnoopReq(PacketPtr pkt)
208311051Sandreas.hansson@arm.com{
208411744Snikos.nikoleris@arm.com    DPRINTF(CacheVerbose, "%s: for %s\n", __func__, pkt->print());
208511051Sandreas.hansson@arm.com
208611051Sandreas.hansson@arm.com    // Snoops shouldn't happen when bypassing caches
208711051Sandreas.hansson@arm.com    assert(!system->bypassCaches());
208811051Sandreas.hansson@arm.com
208911130Sali.jafri@arm.com    // no need to snoop requests that are not in range
209011051Sandreas.hansson@arm.com    if (!inRange(pkt->getAddr())) {
209111051Sandreas.hansson@arm.com        return;
209211051Sandreas.hansson@arm.com    }
209311051Sandreas.hansson@arm.com
209411051Sandreas.hansson@arm.com    bool is_secure = pkt->isSecure();
209511051Sandreas.hansson@arm.com    CacheBlk *blk = tags->findBlock(pkt->getAddr(), is_secure);
209611051Sandreas.hansson@arm.com
209711051Sandreas.hansson@arm.com    Addr blk_addr = blockAlign(pkt->getAddr());
209811051Sandreas.hansson@arm.com    MSHR *mshr = mshrQueue.findMatch(blk_addr, is_secure);
209911051Sandreas.hansson@arm.com
210011127Sandreas.hansson@arm.com    // Update the latency cost of the snoop so that the crossbar can
210111127Sandreas.hansson@arm.com    // account for it. Do not overwrite what other neighbouring caches
210211127Sandreas.hansson@arm.com    // have already done, rather take the maximum. The update is
210311127Sandreas.hansson@arm.com    // tentative, for cases where we return before an upward snoop
210411127Sandreas.hansson@arm.com    // happens below.
210511127Sandreas.hansson@arm.com    pkt->snoopDelay = std::max<uint32_t>(pkt->snoopDelay,
210611127Sandreas.hansson@arm.com                                         lookupLatency * clockPeriod());
210711127Sandreas.hansson@arm.com
210811051Sandreas.hansson@arm.com    // Inform request(Prefetch, CleanEvict or Writeback) from below of
210911051Sandreas.hansson@arm.com    // MSHR hit, set setBlockCached.
211011051Sandreas.hansson@arm.com    if (mshr && pkt->mustCheckAbove()) {
211111744Snikos.nikoleris@arm.com        DPRINTF(Cache, "Setting block cached for %s from lower cache on "
211211744Snikos.nikoleris@arm.com                "mshr hit\n", pkt->print());
211311051Sandreas.hansson@arm.com        pkt->setBlockCached();
211411051Sandreas.hansson@arm.com        return;
211511051Sandreas.hansson@arm.com    }
211611051Sandreas.hansson@arm.com
211711051Sandreas.hansson@arm.com    // Let the MSHR itself track the snoop and decide whether we want
211811051Sandreas.hansson@arm.com    // to go ahead and do the regular cache snoop
211911051Sandreas.hansson@arm.com    if (mshr && mshr->handleSnoop(pkt, order++)) {
212011051Sandreas.hansson@arm.com        DPRINTF(Cache, "Deferring snoop on in-service MSHR to blk %#llx (%s)."
212111051Sandreas.hansson@arm.com                "mshrs: %s\n", blk_addr, is_secure ? "s" : "ns",
212211051Sandreas.hansson@arm.com                mshr->print());
212311051Sandreas.hansson@arm.com
212411051Sandreas.hansson@arm.com        if (mshr->getNumTargets() > numTarget)
212511051Sandreas.hansson@arm.com            warn("allocating bonus target for snoop"); //handle later
212611051Sandreas.hansson@arm.com        return;
212711051Sandreas.hansson@arm.com    }
212811051Sandreas.hansson@arm.com
212911051Sandreas.hansson@arm.com    //We also need to check the writeback buffers and handle those
213011375Sandreas.hansson@arm.com    WriteQueueEntry *wb_entry = writeBuffer.findMatch(blk_addr, is_secure);
213111375Sandreas.hansson@arm.com    if (wb_entry) {
213211051Sandreas.hansson@arm.com        DPRINTF(Cache, "Snoop hit in writeback to addr %#llx (%s)\n",
213311051Sandreas.hansson@arm.com                pkt->getAddr(), is_secure ? "s" : "ns");
213411051Sandreas.hansson@arm.com        // Expect to see only Writebacks and/or CleanEvicts here, both of
213511051Sandreas.hansson@arm.com        // which should not be generated for uncacheable data.
213611051Sandreas.hansson@arm.com        assert(!wb_entry->isUncacheable());
213711051Sandreas.hansson@arm.com        // There should only be a single request responsible for generating
213811051Sandreas.hansson@arm.com        // Writebacks/CleanEvicts.
213911051Sandreas.hansson@arm.com        assert(wb_entry->getNumTargets() == 1);
214011051Sandreas.hansson@arm.com        PacketPtr wb_pkt = wb_entry->getTarget()->pkt;
214111199Sandreas.hansson@arm.com        assert(wb_pkt->isEviction());
214211051Sandreas.hansson@arm.com
214311199Sandreas.hansson@arm.com        if (pkt->isEviction()) {
214411051Sandreas.hansson@arm.com            // if the block is found in the write queue, set the BLOCK_CACHED
214511051Sandreas.hansson@arm.com            // flag for Writeback/CleanEvict snoop. On return the snoop will
214611051Sandreas.hansson@arm.com            // propagate the BLOCK_CACHED flag in Writeback packets and prevent
214711051Sandreas.hansson@arm.com            // any CleanEvicts from travelling down the memory hierarchy.
214811051Sandreas.hansson@arm.com            pkt->setBlockCached();
214911744Snikos.nikoleris@arm.com            DPRINTF(Cache, "%s: Squashing %s from lower cache on writequeue "
215011744Snikos.nikoleris@arm.com                    "hit\n", __func__, pkt->print());
215111051Sandreas.hansson@arm.com            return;
215211051Sandreas.hansson@arm.com        }
215311051Sandreas.hansson@arm.com
215411332Sandreas.hansson@arm.com        // conceptually writebacks are no different to other blocks in
215511332Sandreas.hansson@arm.com        // this cache, so the behaviour is modelled after handleSnoop,
215611332Sandreas.hansson@arm.com        // the difference being that instead of querying the block
215711332Sandreas.hansson@arm.com        // state to determine if it is dirty and writable, we use the
215811332Sandreas.hansson@arm.com        // command and fields of the writeback packet
215911332Sandreas.hansson@arm.com        bool respond = wb_pkt->cmd == MemCmd::WritebackDirty &&
216011751Snikos.nikoleris@arm.com            pkt->needsResponse();
216111332Sandreas.hansson@arm.com        bool have_writable = !wb_pkt->hasSharers();
216211332Sandreas.hansson@arm.com        bool invalidate = pkt->isInvalidate();
216311332Sandreas.hansson@arm.com
216411332Sandreas.hansson@arm.com        if (!pkt->req->isUncacheable() && pkt->isRead() && !invalidate) {
216511332Sandreas.hansson@arm.com            assert(!pkt->needsWritable());
216611332Sandreas.hansson@arm.com            pkt->setHasSharers();
216711332Sandreas.hansson@arm.com            wb_pkt->setHasSharers();
216811332Sandreas.hansson@arm.com        }
216911332Sandreas.hansson@arm.com
217011332Sandreas.hansson@arm.com        if (respond) {
217111284Sandreas.hansson@arm.com            pkt->setCacheResponding();
217211332Sandreas.hansson@arm.com
217311332Sandreas.hansson@arm.com            if (have_writable) {
217411332Sandreas.hansson@arm.com                pkt->setResponderHadWritable();
217511051Sandreas.hansson@arm.com            }
217611332Sandreas.hansson@arm.com
217711051Sandreas.hansson@arm.com            doTimingSupplyResponse(pkt, wb_pkt->getConstPtr<uint8_t>(),
217811051Sandreas.hansson@arm.com                                   false, false);
217911051Sandreas.hansson@arm.com        }
218011051Sandreas.hansson@arm.com
218111332Sandreas.hansson@arm.com        if (invalidate) {
218211051Sandreas.hansson@arm.com            // Invalidation trumps our writeback... discard here
218311051Sandreas.hansson@arm.com            // Note: markInService will remove entry from writeback buffer.
218411375Sandreas.hansson@arm.com            markInService(wb_entry);
218511051Sandreas.hansson@arm.com            delete wb_pkt;
218611051Sandreas.hansson@arm.com        }
218711051Sandreas.hansson@arm.com    }
218811051Sandreas.hansson@arm.com
218911051Sandreas.hansson@arm.com    // If this was a shared writeback, there may still be
219011051Sandreas.hansson@arm.com    // other shared copies above that require invalidation.
219111051Sandreas.hansson@arm.com    // We could be more selective and return here if the
219211051Sandreas.hansson@arm.com    // request is non-exclusive or if the writeback is
219311051Sandreas.hansson@arm.com    // exclusive.
219411127Sandreas.hansson@arm.com    uint32_t snoop_delay = handleSnoop(pkt, blk, true, false, false);
219511127Sandreas.hansson@arm.com
219611127Sandreas.hansson@arm.com    // Override what we did when we first saw the snoop, as we now
219711127Sandreas.hansson@arm.com    // also have the cost of the upwards snoops to account for
219811127Sandreas.hansson@arm.com    pkt->snoopDelay = std::max<uint32_t>(pkt->snoopDelay, snoop_delay +
219911127Sandreas.hansson@arm.com                                         lookupLatency * clockPeriod());
220011051Sandreas.hansson@arm.com}
220111051Sandreas.hansson@arm.com
220211051Sandreas.hansson@arm.combool
220311051Sandreas.hansson@arm.comCache::CpuSidePort::recvTimingSnoopResp(PacketPtr pkt)
220411051Sandreas.hansson@arm.com{
220511051Sandreas.hansson@arm.com    // Express snoop responses from master to slave, e.g., from L1 to L2
220611051Sandreas.hansson@arm.com    cache->recvTimingSnoopResp(pkt);
220711051Sandreas.hansson@arm.com    return true;
220811051Sandreas.hansson@arm.com}
220911051Sandreas.hansson@arm.com
221011051Sandreas.hansson@arm.comTick
221111051Sandreas.hansson@arm.comCache::recvAtomicSnoop(PacketPtr pkt)
221211051Sandreas.hansson@arm.com{
221311051Sandreas.hansson@arm.com    // Snoops shouldn't happen when bypassing caches
221411051Sandreas.hansson@arm.com    assert(!system->bypassCaches());
221511051Sandreas.hansson@arm.com
221611130Sali.jafri@arm.com    // no need to snoop requests that are not in range.
221711130Sali.jafri@arm.com    if (!inRange(pkt->getAddr())) {
221811051Sandreas.hansson@arm.com        return 0;
221911051Sandreas.hansson@arm.com    }
222011051Sandreas.hansson@arm.com
222111051Sandreas.hansson@arm.com    CacheBlk *blk = tags->findBlock(pkt->getAddr(), pkt->isSecure());
222211127Sandreas.hansson@arm.com    uint32_t snoop_delay = handleSnoop(pkt, blk, false, false, false);
222311127Sandreas.hansson@arm.com    return snoop_delay + lookupLatency * clockPeriod();
222411051Sandreas.hansson@arm.com}
222511051Sandreas.hansson@arm.com
222611051Sandreas.hansson@arm.com
222711375Sandreas.hansson@arm.comQueueEntry*
222811375Sandreas.hansson@arm.comCache::getNextQueueEntry()
222911051Sandreas.hansson@arm.com{
223011051Sandreas.hansson@arm.com    // Check both MSHR queue and write buffer for potential requests,
223111051Sandreas.hansson@arm.com    // note that null does not mean there is no request, it could
223211051Sandreas.hansson@arm.com    // simply be that it is not ready
223311375Sandreas.hansson@arm.com    MSHR *miss_mshr  = mshrQueue.getNext();
223411375Sandreas.hansson@arm.com    WriteQueueEntry *wq_entry = writeBuffer.getNext();
223511051Sandreas.hansson@arm.com
223611051Sandreas.hansson@arm.com    // If we got a write buffer request ready, first priority is a
223711453Sandreas.hansson@arm.com    // full write buffer, otherwise we favour the miss requests
223811453Sandreas.hansson@arm.com    if (wq_entry && (writeBuffer.isFull() || !miss_mshr)) {
223911051Sandreas.hansson@arm.com        // need to search MSHR queue for conflicting earlier miss.
224011051Sandreas.hansson@arm.com        MSHR *conflict_mshr =
224111375Sandreas.hansson@arm.com            mshrQueue.findPending(wq_entry->blkAddr,
224211375Sandreas.hansson@arm.com                                  wq_entry->isSecure);
224311375Sandreas.hansson@arm.com
224411375Sandreas.hansson@arm.com        if (conflict_mshr && conflict_mshr->order < wq_entry->order) {
224511051Sandreas.hansson@arm.com            // Service misses in order until conflict is cleared.
224611051Sandreas.hansson@arm.com            return conflict_mshr;
224711051Sandreas.hansson@arm.com
224811051Sandreas.hansson@arm.com            // @todo Note that we ignore the ready time of the conflict here
224911051Sandreas.hansson@arm.com        }
225011051Sandreas.hansson@arm.com
225111051Sandreas.hansson@arm.com        // No conflicts; issue write
225211375Sandreas.hansson@arm.com        return wq_entry;
225311051Sandreas.hansson@arm.com    } else if (miss_mshr) {
225411051Sandreas.hansson@arm.com        // need to check for conflicting earlier writeback
225511375Sandreas.hansson@arm.com        WriteQueueEntry *conflict_mshr =
225611051Sandreas.hansson@arm.com            writeBuffer.findPending(miss_mshr->blkAddr,
225711051Sandreas.hansson@arm.com                                    miss_mshr->isSecure);
225811051Sandreas.hansson@arm.com        if (conflict_mshr) {
225911051Sandreas.hansson@arm.com            // not sure why we don't check order here... it was in the
226011051Sandreas.hansson@arm.com            // original code but commented out.
226111051Sandreas.hansson@arm.com
226211051Sandreas.hansson@arm.com            // The only way this happens is if we are
226311051Sandreas.hansson@arm.com            // doing a write and we didn't have permissions
226411051Sandreas.hansson@arm.com            // then subsequently saw a writeback (owned got evicted)
226511051Sandreas.hansson@arm.com            // We need to make sure to perform the writeback first
226611051Sandreas.hansson@arm.com            // To preserve the dirty data, then we can issue the write
226711051Sandreas.hansson@arm.com
226811375Sandreas.hansson@arm.com            // should we return wq_entry here instead?  I.e. do we
226911051Sandreas.hansson@arm.com            // have to flush writes in order?  I don't think so... not
227011051Sandreas.hansson@arm.com            // for Alpha anyway.  Maybe for x86?
227111051Sandreas.hansson@arm.com            return conflict_mshr;
227211051Sandreas.hansson@arm.com
227311051Sandreas.hansson@arm.com            // @todo Note that we ignore the ready time of the conflict here
227411051Sandreas.hansson@arm.com        }
227511051Sandreas.hansson@arm.com
227611051Sandreas.hansson@arm.com        // No conflicts; issue read
227711051Sandreas.hansson@arm.com        return miss_mshr;
227811051Sandreas.hansson@arm.com    }
227911051Sandreas.hansson@arm.com
228011051Sandreas.hansson@arm.com    // fall through... no pending requests.  Try a prefetch.
228111375Sandreas.hansson@arm.com    assert(!miss_mshr && !wq_entry);
228211051Sandreas.hansson@arm.com    if (prefetcher && mshrQueue.canPrefetch()) {
228311051Sandreas.hansson@arm.com        // If we have a miss queue slot, we can try a prefetch
228411051Sandreas.hansson@arm.com        PacketPtr pkt = prefetcher->getPacket();
228511051Sandreas.hansson@arm.com        if (pkt) {
228611051Sandreas.hansson@arm.com            Addr pf_addr = blockAlign(pkt->getAddr());
228711051Sandreas.hansson@arm.com            if (!tags->findBlock(pf_addr, pkt->isSecure()) &&
228811051Sandreas.hansson@arm.com                !mshrQueue.findMatch(pf_addr, pkt->isSecure()) &&
228911051Sandreas.hansson@arm.com                !writeBuffer.findMatch(pf_addr, pkt->isSecure())) {
229011051Sandreas.hansson@arm.com                // Update statistic on number of prefetches issued
229111051Sandreas.hansson@arm.com                // (hwpf_mshr_misses)
229211051Sandreas.hansson@arm.com                assert(pkt->req->masterId() < system->maxMasters());
229311051Sandreas.hansson@arm.com                mshr_misses[pkt->cmdToIndex()][pkt->req->masterId()]++;
229411051Sandreas.hansson@arm.com
229511051Sandreas.hansson@arm.com                // allocate an MSHR and return it, note
229611051Sandreas.hansson@arm.com                // that we send the packet straight away, so do not
229711051Sandreas.hansson@arm.com                // schedule the send
229811051Sandreas.hansson@arm.com                return allocateMissBuffer(pkt, curTick(), false);
229911051Sandreas.hansson@arm.com            } else {
230011051Sandreas.hansson@arm.com                // free the request and packet
230111051Sandreas.hansson@arm.com                delete pkt->req;
230211051Sandreas.hansson@arm.com                delete pkt;
230311051Sandreas.hansson@arm.com            }
230411051Sandreas.hansson@arm.com        }
230511051Sandreas.hansson@arm.com    }
230611051Sandreas.hansson@arm.com
230711375Sandreas.hansson@arm.com    return nullptr;
230811051Sandreas.hansson@arm.com}
230911051Sandreas.hansson@arm.com
231011051Sandreas.hansson@arm.combool
231111130Sali.jafri@arm.comCache::isCachedAbove(PacketPtr pkt, bool is_timing) const
231211051Sandreas.hansson@arm.com{
231311051Sandreas.hansson@arm.com    if (!forwardSnoops)
231411051Sandreas.hansson@arm.com        return false;
231511051Sandreas.hansson@arm.com    // Mirroring the flow of HardPFReqs, the cache sends CleanEvict and
231611051Sandreas.hansson@arm.com    // Writeback snoops into upper level caches to check for copies of the
231711051Sandreas.hansson@arm.com    // same block. Using the BLOCK_CACHED flag with the Writeback/CleanEvict
231811051Sandreas.hansson@arm.com    // packet, the cache can inform the crossbar below of presence or absence
231911051Sandreas.hansson@arm.com    // of the block.
232011130Sali.jafri@arm.com    if (is_timing) {
232111130Sali.jafri@arm.com        Packet snoop_pkt(pkt, true, false);
232211130Sali.jafri@arm.com        snoop_pkt.setExpressSnoop();
232311130Sali.jafri@arm.com        // Assert that packet is either Writeback or CleanEvict and not a
232411130Sali.jafri@arm.com        // prefetch request because prefetch requests need an MSHR and may
232511130Sali.jafri@arm.com        // generate a snoop response.
232611199Sandreas.hansson@arm.com        assert(pkt->isEviction());
232711484Snikos.nikoleris@arm.com        snoop_pkt.senderState = nullptr;
232811130Sali.jafri@arm.com        cpuSidePort->sendTimingSnoopReq(&snoop_pkt);
232911130Sali.jafri@arm.com        // Writeback/CleanEvict snoops do not generate a snoop response.
233011284Sandreas.hansson@arm.com        assert(!(snoop_pkt.cacheResponding()));
233111130Sali.jafri@arm.com        return snoop_pkt.isBlockCached();
233211130Sali.jafri@arm.com    } else {
233311130Sali.jafri@arm.com        cpuSidePort->sendAtomicSnoop(pkt);
233411130Sali.jafri@arm.com        return pkt->isBlockCached();
233511130Sali.jafri@arm.com    }
233611051Sandreas.hansson@arm.com}
233711051Sandreas.hansson@arm.com
233811375Sandreas.hansson@arm.comTick
233911375Sandreas.hansson@arm.comCache::nextQueueReadyTime() const
234011051Sandreas.hansson@arm.com{
234111375Sandreas.hansson@arm.com    Tick nextReady = std::min(mshrQueue.nextReadyTime(),
234211375Sandreas.hansson@arm.com                              writeBuffer.nextReadyTime());
234311375Sandreas.hansson@arm.com
234411375Sandreas.hansson@arm.com    // Don't signal prefetch ready time if no MSHRs available
234511375Sandreas.hansson@arm.com    // Will signal once enoguh MSHRs are deallocated
234611375Sandreas.hansson@arm.com    if (prefetcher && mshrQueue.canPrefetch()) {
234711375Sandreas.hansson@arm.com        nextReady = std::min(nextReady,
234811375Sandreas.hansson@arm.com                             prefetcher->nextPrefetchReadyTime());
234911051Sandreas.hansson@arm.com    }
235011051Sandreas.hansson@arm.com
235111375Sandreas.hansson@arm.com    return nextReady;
235211375Sandreas.hansson@arm.com}
235311375Sandreas.hansson@arm.com
235411375Sandreas.hansson@arm.combool
235511375Sandreas.hansson@arm.comCache::sendMSHRQueuePacket(MSHR* mshr)
235611375Sandreas.hansson@arm.com{
235711375Sandreas.hansson@arm.com    assert(mshr);
235811375Sandreas.hansson@arm.com
235911051Sandreas.hansson@arm.com    // use request from 1st target
236011051Sandreas.hansson@arm.com    PacketPtr tgt_pkt = mshr->getTarget()->pkt;
236111375Sandreas.hansson@arm.com
236211744Snikos.nikoleris@arm.com    DPRINTF(Cache, "%s: MSHR %s\n", __func__, tgt_pkt->print());
236311051Sandreas.hansson@arm.com
236411051Sandreas.hansson@arm.com    CacheBlk *blk = tags->findBlock(mshr->blkAddr, mshr->isSecure);
236511051Sandreas.hansson@arm.com
236611051Sandreas.hansson@arm.com    if (tgt_pkt->cmd == MemCmd::HardPFReq && forwardSnoops) {
236711375Sandreas.hansson@arm.com        // we should never have hardware prefetches to allocated
236811375Sandreas.hansson@arm.com        // blocks
236911484Snikos.nikoleris@arm.com        assert(blk == nullptr);
237011375Sandreas.hansson@arm.com
237111051Sandreas.hansson@arm.com        // We need to check the caches above us to verify that
237211051Sandreas.hansson@arm.com        // they don't have a copy of this block in the dirty state
237311051Sandreas.hansson@arm.com        // at the moment. Without this check we could get a stale
237411051Sandreas.hansson@arm.com        // copy from memory that might get used in place of the
237511051Sandreas.hansson@arm.com        // dirty one.
237611051Sandreas.hansson@arm.com        Packet snoop_pkt(tgt_pkt, true, false);
237711051Sandreas.hansson@arm.com        snoop_pkt.setExpressSnoop();
237811275Sandreas.hansson@arm.com        // We are sending this packet upwards, but if it hits we will
237911275Sandreas.hansson@arm.com        // get a snoop response that we end up treating just like a
238011275Sandreas.hansson@arm.com        // normal response, hence it needs the MSHR as its sender
238111275Sandreas.hansson@arm.com        // state
238211051Sandreas.hansson@arm.com        snoop_pkt.senderState = mshr;
238311051Sandreas.hansson@arm.com        cpuSidePort->sendTimingSnoopReq(&snoop_pkt);
238411051Sandreas.hansson@arm.com
238511051Sandreas.hansson@arm.com        // Check to see if the prefetch was squashed by an upper cache (to
238611051Sandreas.hansson@arm.com        // prevent us from grabbing the line) or if a Check to see if a
238711051Sandreas.hansson@arm.com        // writeback arrived between the time the prefetch was placed in
238811051Sandreas.hansson@arm.com        // the MSHRs and when it was selected to be sent or if the
238911051Sandreas.hansson@arm.com        // prefetch was squashed by an upper cache.
239011051Sandreas.hansson@arm.com
239111284Sandreas.hansson@arm.com        // It is important to check cacheResponding before
239211284Sandreas.hansson@arm.com        // prefetchSquashed. If another cache has committed to
239311284Sandreas.hansson@arm.com        // responding, it will be sending a dirty response which will
239411284Sandreas.hansson@arm.com        // arrive at the MSHR allocated for this request. Checking the
239511284Sandreas.hansson@arm.com        // prefetchSquash first may result in the MSHR being
239611284Sandreas.hansson@arm.com        // prematurely deallocated.
239711284Sandreas.hansson@arm.com        if (snoop_pkt.cacheResponding()) {
239811276Sandreas.hansson@arm.com            auto M5_VAR_USED r = outstandingSnoop.insert(snoop_pkt.req);
239911276Sandreas.hansson@arm.com            assert(r.second);
240011284Sandreas.hansson@arm.com
240111284Sandreas.hansson@arm.com            // if we are getting a snoop response with no sharers it
240211284Sandreas.hansson@arm.com            // will be allocated as Modified
240311284Sandreas.hansson@arm.com            bool pending_modified_resp = !snoop_pkt.hasSharers();
240411284Sandreas.hansson@arm.com            markInService(mshr, pending_modified_resp);
240511284Sandreas.hansson@arm.com
240611051Sandreas.hansson@arm.com            DPRINTF(Cache, "Upward snoop of prefetch for addr"
240711051Sandreas.hansson@arm.com                    " %#x (%s) hit\n",
240811051Sandreas.hansson@arm.com                    tgt_pkt->getAddr(), tgt_pkt->isSecure()? "s": "ns");
240911375Sandreas.hansson@arm.com            return false;
241011051Sandreas.hansson@arm.com        }
241111051Sandreas.hansson@arm.com
241211375Sandreas.hansson@arm.com        if (snoop_pkt.isBlockCached()) {
241311051Sandreas.hansson@arm.com            DPRINTF(Cache, "Block present, prefetch squashed by cache.  "
241411051Sandreas.hansson@arm.com                    "Deallocating mshr target %#x.\n",
241511051Sandreas.hansson@arm.com                    mshr->blkAddr);
241611375Sandreas.hansson@arm.com
241711051Sandreas.hansson@arm.com            // Deallocate the mshr target
241811375Sandreas.hansson@arm.com            if (mshrQueue.forceDeallocateTarget(mshr)) {
241911277Sandreas.hansson@arm.com                // Clear block if this deallocation resulted freed an
242011277Sandreas.hansson@arm.com                // mshr when all had previously been utilized
242111375Sandreas.hansson@arm.com                clearBlocked(Blocked_NoMSHRs);
242211051Sandreas.hansson@arm.com            }
242311375Sandreas.hansson@arm.com            return false;
242411051Sandreas.hansson@arm.com        }
242511051Sandreas.hansson@arm.com    }
242611051Sandreas.hansson@arm.com
242711375Sandreas.hansson@arm.com    // either a prefetch that is not present upstream, or a normal
242811375Sandreas.hansson@arm.com    // MSHR request, proceed to get the packet to send downstream
242911452Sandreas.hansson@arm.com    PacketPtr pkt = createMissPacket(tgt_pkt, blk, mshr->needsWritable());
243011375Sandreas.hansson@arm.com
243111484Snikos.nikoleris@arm.com    mshr->isForward = (pkt == nullptr);
243211375Sandreas.hansson@arm.com
243311375Sandreas.hansson@arm.com    if (mshr->isForward) {
243411375Sandreas.hansson@arm.com        // not a cache block request, but a response is expected
243511375Sandreas.hansson@arm.com        // make copy of current packet to forward, keep current
243611375Sandreas.hansson@arm.com        // copy for response handling
243711375Sandreas.hansson@arm.com        pkt = new Packet(tgt_pkt, false, true);
243811375Sandreas.hansson@arm.com        assert(!pkt->isWrite());
243911375Sandreas.hansson@arm.com    }
244011375Sandreas.hansson@arm.com
244111375Sandreas.hansson@arm.com    // play it safe and append (rather than set) the sender state,
244211375Sandreas.hansson@arm.com    // as forwarded packets may already have existing state
244311375Sandreas.hansson@arm.com    pkt->pushSenderState(mshr);
244411375Sandreas.hansson@arm.com
244511375Sandreas.hansson@arm.com    if (!memSidePort->sendTimingReq(pkt)) {
244611375Sandreas.hansson@arm.com        // we are awaiting a retry, but we
244711375Sandreas.hansson@arm.com        // delete the packet and will be creating a new packet
244811375Sandreas.hansson@arm.com        // when we get the opportunity
244911375Sandreas.hansson@arm.com        delete pkt;
245011375Sandreas.hansson@arm.com
245111375Sandreas.hansson@arm.com        // note that we have now masked any requestBus and
245211375Sandreas.hansson@arm.com        // schedSendEvent (we will wait for a retry before
245311375Sandreas.hansson@arm.com        // doing anything), and this is so even if we do not
245411375Sandreas.hansson@arm.com        // care about this packet and might override it before
245511375Sandreas.hansson@arm.com        // it gets retried
245611375Sandreas.hansson@arm.com        return true;
245711375Sandreas.hansson@arm.com    } else {
245811375Sandreas.hansson@arm.com        // As part of the call to sendTimingReq the packet is
245911375Sandreas.hansson@arm.com        // forwarded to all neighbouring caches (and any caches
246011375Sandreas.hansson@arm.com        // above them) as a snoop. Thus at this point we know if
246111375Sandreas.hansson@arm.com        // any of the neighbouring caches are responding, and if
246211375Sandreas.hansson@arm.com        // so, we know it is dirty, and we can determine if it is
246311375Sandreas.hansson@arm.com        // being passed as Modified, making our MSHR the ordering
246411375Sandreas.hansson@arm.com        // point
246511375Sandreas.hansson@arm.com        bool pending_modified_resp = !pkt->hasSharers() &&
246611375Sandreas.hansson@arm.com            pkt->cacheResponding();
246711375Sandreas.hansson@arm.com        markInService(mshr, pending_modified_resp);
246811375Sandreas.hansson@arm.com        return false;
246911375Sandreas.hansson@arm.com    }
247011375Sandreas.hansson@arm.com}
247111375Sandreas.hansson@arm.com
247211375Sandreas.hansson@arm.combool
247311375Sandreas.hansson@arm.comCache::sendWriteQueuePacket(WriteQueueEntry* wq_entry)
247411375Sandreas.hansson@arm.com{
247511375Sandreas.hansson@arm.com    assert(wq_entry);
247611375Sandreas.hansson@arm.com
247711375Sandreas.hansson@arm.com    // always a single target for write queue entries
247811375Sandreas.hansson@arm.com    PacketPtr tgt_pkt = wq_entry->getTarget()->pkt;
247911375Sandreas.hansson@arm.com
248011744Snikos.nikoleris@arm.com    DPRINTF(Cache, "%s: write %s\n", __func__, tgt_pkt->print());
248111375Sandreas.hansson@arm.com
248211453Sandreas.hansson@arm.com    // forward as is, both for evictions and uncacheable writes
248311453Sandreas.hansson@arm.com    if (!memSidePort->sendTimingReq(tgt_pkt)) {
248411375Sandreas.hansson@arm.com        // note that we have now masked any requestBus and
248511375Sandreas.hansson@arm.com        // schedSendEvent (we will wait for a retry before
248611375Sandreas.hansson@arm.com        // doing anything), and this is so even if we do not
248711375Sandreas.hansson@arm.com        // care about this packet and might override it before
248811375Sandreas.hansson@arm.com        // it gets retried
248911375Sandreas.hansson@arm.com        return true;
249011375Sandreas.hansson@arm.com    } else {
249111375Sandreas.hansson@arm.com        markInService(wq_entry);
249211375Sandreas.hansson@arm.com        return false;
249311051Sandreas.hansson@arm.com    }
249411051Sandreas.hansson@arm.com}
249511051Sandreas.hansson@arm.com
249611051Sandreas.hansson@arm.comvoid
249711051Sandreas.hansson@arm.comCache::serialize(CheckpointOut &cp) const
249811051Sandreas.hansson@arm.com{
249911051Sandreas.hansson@arm.com    bool dirty(isDirty());
250011051Sandreas.hansson@arm.com
250111051Sandreas.hansson@arm.com    if (dirty) {
250211051Sandreas.hansson@arm.com        warn("*** The cache still contains dirty data. ***\n");
250311051Sandreas.hansson@arm.com        warn("    Make sure to drain the system using the correct flags.\n");
250411483Snikos.nikoleris@arm.com        warn("    This checkpoint will not restore correctly and dirty data "
250511483Snikos.nikoleris@arm.com             "    in the cache will be lost!\n");
250611051Sandreas.hansson@arm.com    }
250711051Sandreas.hansson@arm.com
250811051Sandreas.hansson@arm.com    // Since we don't checkpoint the data in the cache, any dirty data
250911051Sandreas.hansson@arm.com    // will be lost when restoring from a checkpoint of a system that
251011051Sandreas.hansson@arm.com    // wasn't drained properly. Flag the checkpoint as invalid if the
251111051Sandreas.hansson@arm.com    // cache contains dirty data.
251211051Sandreas.hansson@arm.com    bool bad_checkpoint(dirty);
251311051Sandreas.hansson@arm.com    SERIALIZE_SCALAR(bad_checkpoint);
251411051Sandreas.hansson@arm.com}
251511051Sandreas.hansson@arm.com
251611051Sandreas.hansson@arm.comvoid
251711051Sandreas.hansson@arm.comCache::unserialize(CheckpointIn &cp)
251811051Sandreas.hansson@arm.com{
251911051Sandreas.hansson@arm.com    bool bad_checkpoint;
252011051Sandreas.hansson@arm.com    UNSERIALIZE_SCALAR(bad_checkpoint);
252111051Sandreas.hansson@arm.com    if (bad_checkpoint) {
252211051Sandreas.hansson@arm.com        fatal("Restoring from checkpoints with dirty caches is not supported "
252311051Sandreas.hansson@arm.com              "in the classic memory system. Please remove any caches or "
252411051Sandreas.hansson@arm.com              " drain them properly before taking checkpoints.\n");
252511051Sandreas.hansson@arm.com    }
252611051Sandreas.hansson@arm.com}
252711051Sandreas.hansson@arm.com
252811051Sandreas.hansson@arm.com///////////////
252911051Sandreas.hansson@arm.com//
253011051Sandreas.hansson@arm.com// CpuSidePort
253111051Sandreas.hansson@arm.com//
253211051Sandreas.hansson@arm.com///////////////
253311051Sandreas.hansson@arm.com
253411051Sandreas.hansson@arm.comAddrRangeList
253511051Sandreas.hansson@arm.comCache::CpuSidePort::getAddrRanges() const
253611051Sandreas.hansson@arm.com{
253711051Sandreas.hansson@arm.com    return cache->getAddrRanges();
253811051Sandreas.hansson@arm.com}
253911051Sandreas.hansson@arm.com
254011051Sandreas.hansson@arm.combool
254111051Sandreas.hansson@arm.comCache::CpuSidePort::recvTimingReq(PacketPtr pkt)
254211051Sandreas.hansson@arm.com{
254311051Sandreas.hansson@arm.com    assert(!cache->system->bypassCaches());
254411051Sandreas.hansson@arm.com
254511051Sandreas.hansson@arm.com    bool success = false;
254611051Sandreas.hansson@arm.com
254711334Sandreas.hansson@arm.com    // always let express snoop packets through if even if blocked
254811334Sandreas.hansson@arm.com    if (pkt->isExpressSnoop()) {
254911051Sandreas.hansson@arm.com        // do not change the current retry state
255011051Sandreas.hansson@arm.com        bool M5_VAR_USED bypass_success = cache->recvTimingReq(pkt);
255111051Sandreas.hansson@arm.com        assert(bypass_success);
255211051Sandreas.hansson@arm.com        return true;
255311051Sandreas.hansson@arm.com    } else if (blocked || mustSendRetry) {
255411051Sandreas.hansson@arm.com        // either already committed to send a retry, or blocked
255511051Sandreas.hansson@arm.com        success = false;
255611051Sandreas.hansson@arm.com    } else {
255711051Sandreas.hansson@arm.com        // pass it on to the cache, and let the cache decide if we
255811051Sandreas.hansson@arm.com        // have to retry or not
255911051Sandreas.hansson@arm.com        success = cache->recvTimingReq(pkt);
256011051Sandreas.hansson@arm.com    }
256111051Sandreas.hansson@arm.com
256211051Sandreas.hansson@arm.com    // remember if we have to retry
256311051Sandreas.hansson@arm.com    mustSendRetry = !success;
256411051Sandreas.hansson@arm.com    return success;
256511051Sandreas.hansson@arm.com}
256611051Sandreas.hansson@arm.com
256711051Sandreas.hansson@arm.comTick
256811051Sandreas.hansson@arm.comCache::CpuSidePort::recvAtomic(PacketPtr pkt)
256911051Sandreas.hansson@arm.com{
257011051Sandreas.hansson@arm.com    return cache->recvAtomic(pkt);
257111051Sandreas.hansson@arm.com}
257211051Sandreas.hansson@arm.com
257311051Sandreas.hansson@arm.comvoid
257411051Sandreas.hansson@arm.comCache::CpuSidePort::recvFunctional(PacketPtr pkt)
257511051Sandreas.hansson@arm.com{
257611051Sandreas.hansson@arm.com    // functional request
257711051Sandreas.hansson@arm.com    cache->functionalAccess(pkt, true);
257811051Sandreas.hansson@arm.com}
257911051Sandreas.hansson@arm.com
258011051Sandreas.hansson@arm.comCache::
258111051Sandreas.hansson@arm.comCpuSidePort::CpuSidePort(const std::string &_name, Cache *_cache,
258211051Sandreas.hansson@arm.com                         const std::string &_label)
258311051Sandreas.hansson@arm.com    : BaseCache::CacheSlavePort(_name, _cache, _label), cache(_cache)
258411051Sandreas.hansson@arm.com{
258511051Sandreas.hansson@arm.com}
258611051Sandreas.hansson@arm.com
258711053Sandreas.hansson@arm.comCache*
258811053Sandreas.hansson@arm.comCacheParams::create()
258911053Sandreas.hansson@arm.com{
259011053Sandreas.hansson@arm.com    assert(tags);
259111053Sandreas.hansson@arm.com
259211053Sandreas.hansson@arm.com    return new Cache(this);
259311053Sandreas.hansson@arm.com}
259411051Sandreas.hansson@arm.com///////////////
259511051Sandreas.hansson@arm.com//
259611051Sandreas.hansson@arm.com// MemSidePort
259711051Sandreas.hansson@arm.com//
259811051Sandreas.hansson@arm.com///////////////
259911051Sandreas.hansson@arm.com
260011051Sandreas.hansson@arm.combool
260111051Sandreas.hansson@arm.comCache::MemSidePort::recvTimingResp(PacketPtr pkt)
260211051Sandreas.hansson@arm.com{
260311051Sandreas.hansson@arm.com    cache->recvTimingResp(pkt);
260411051Sandreas.hansson@arm.com    return true;
260511051Sandreas.hansson@arm.com}
260611051Sandreas.hansson@arm.com
260711051Sandreas.hansson@arm.com// Express snooping requests to memside port
260811051Sandreas.hansson@arm.comvoid
260911051Sandreas.hansson@arm.comCache::MemSidePort::recvTimingSnoopReq(PacketPtr pkt)
261011051Sandreas.hansson@arm.com{
261111051Sandreas.hansson@arm.com    // handle snooping requests
261211051Sandreas.hansson@arm.com    cache->recvTimingSnoopReq(pkt);
261311051Sandreas.hansson@arm.com}
261411051Sandreas.hansson@arm.com
261511051Sandreas.hansson@arm.comTick
261611051Sandreas.hansson@arm.comCache::MemSidePort::recvAtomicSnoop(PacketPtr pkt)
261711051Sandreas.hansson@arm.com{
261811051Sandreas.hansson@arm.com    return cache->recvAtomicSnoop(pkt);
261911051Sandreas.hansson@arm.com}
262011051Sandreas.hansson@arm.com
262111051Sandreas.hansson@arm.comvoid
262211051Sandreas.hansson@arm.comCache::MemSidePort::recvFunctionalSnoop(PacketPtr pkt)
262311051Sandreas.hansson@arm.com{
262411051Sandreas.hansson@arm.com    // functional snoop (note that in contrast to atomic we don't have
262511051Sandreas.hansson@arm.com    // a specific functionalSnoop method, as they have the same
262611051Sandreas.hansson@arm.com    // behaviour regardless)
262711051Sandreas.hansson@arm.com    cache->functionalAccess(pkt, false);
262811051Sandreas.hansson@arm.com}
262911051Sandreas.hansson@arm.com
263011051Sandreas.hansson@arm.comvoid
263111051Sandreas.hansson@arm.comCache::CacheReqPacketQueue::sendDeferredPacket()
263211051Sandreas.hansson@arm.com{
263311051Sandreas.hansson@arm.com    // sanity check
263411051Sandreas.hansson@arm.com    assert(!waitingOnRetry);
263511051Sandreas.hansson@arm.com
263611051Sandreas.hansson@arm.com    // there should never be any deferred request packets in the
263711051Sandreas.hansson@arm.com    // queue, instead we resly on the cache to provide the packets
263811051Sandreas.hansson@arm.com    // from the MSHR queue or write queue
263911051Sandreas.hansson@arm.com    assert(deferredPacketReadyTime() == MaxTick);
264011051Sandreas.hansson@arm.com
264111051Sandreas.hansson@arm.com    // check for request packets (requests & writebacks)
264211375Sandreas.hansson@arm.com    QueueEntry* entry = cache.getNextQueueEntry();
264311375Sandreas.hansson@arm.com
264411375Sandreas.hansson@arm.com    if (!entry) {
264511051Sandreas.hansson@arm.com        // can happen if e.g. we attempt a writeback and fail, but
264611051Sandreas.hansson@arm.com        // before the retry, the writeback is eliminated because
264711051Sandreas.hansson@arm.com        // we snoop another cache's ReadEx.
264811051Sandreas.hansson@arm.com    } else {
264911051Sandreas.hansson@arm.com        // let our snoop responses go first if there are responses to
265011375Sandreas.hansson@arm.com        // the same addresses
265111375Sandreas.hansson@arm.com        if (checkConflictingSnoop(entry->blkAddr)) {
265211051Sandreas.hansson@arm.com            return;
265311051Sandreas.hansson@arm.com        }
265411375Sandreas.hansson@arm.com        waitingOnRetry = entry->sendPacket(cache);
265511051Sandreas.hansson@arm.com    }
265611051Sandreas.hansson@arm.com
265711051Sandreas.hansson@arm.com    // if we succeeded and are not waiting for a retry, schedule the
265811375Sandreas.hansson@arm.com    // next send considering when the next queue is ready, note that
265911051Sandreas.hansson@arm.com    // snoop responses have their own packet queue and thus schedule
266011051Sandreas.hansson@arm.com    // their own events
266111051Sandreas.hansson@arm.com    if (!waitingOnRetry) {
266211375Sandreas.hansson@arm.com        schedSendEvent(cache.nextQueueReadyTime());
266311051Sandreas.hansson@arm.com    }
266411051Sandreas.hansson@arm.com}
266511051Sandreas.hansson@arm.com
266611051Sandreas.hansson@arm.comCache::
266711051Sandreas.hansson@arm.comMemSidePort::MemSidePort(const std::string &_name, Cache *_cache,
266811051Sandreas.hansson@arm.com                         const std::string &_label)
266911051Sandreas.hansson@arm.com    : BaseCache::CacheMasterPort(_name, _cache, _reqQueue, _snoopRespQueue),
267011051Sandreas.hansson@arm.com      _reqQueue(*_cache, *this, _snoopRespQueue, _label),
267111051Sandreas.hansson@arm.com      _snoopRespQueue(*_cache, *this, _label), cache(_cache)
267211051Sandreas.hansson@arm.com{
267311051Sandreas.hansson@arm.com}
2674