base.cc revision 13862
12810SN/A/*
212724Snikos.nikoleris@arm.com * Copyright (c) 2012-2013, 2018 ARM Limited
38856Sandreas.hansson@arm.com * All rights reserved.
48856Sandreas.hansson@arm.com *
58856Sandreas.hansson@arm.com * The license below extends only to copyright in the software and shall
68856Sandreas.hansson@arm.com * not be construed as granting a license to any other intellectual
78856Sandreas.hansson@arm.com * property including but not limited to intellectual property relating
88856Sandreas.hansson@arm.com * to a hardware implementation of the functionality of the software
98856Sandreas.hansson@arm.com * licensed hereunder.  You may use the software subject to the license
108856Sandreas.hansson@arm.com * terms below provided that you ensure that this notice is replicated
118856Sandreas.hansson@arm.com * unmodified and in its entirety in all distributions of the software,
128856Sandreas.hansson@arm.com * modified or unmodified, in source code or in binary form.
138856Sandreas.hansson@arm.com *
142810SN/A * Copyright (c) 2003-2005 The Regents of The University of Michigan
152810SN/A * All rights reserved.
162810SN/A *
172810SN/A * Redistribution and use in source and binary forms, with or without
182810SN/A * modification, are permitted provided that the following conditions are
192810SN/A * met: redistributions of source code must retain the above copyright
202810SN/A * notice, this list of conditions and the following disclaimer;
212810SN/A * redistributions in binary form must reproduce the above copyright
222810SN/A * notice, this list of conditions and the following disclaimer in the
232810SN/A * documentation and/or other materials provided with the distribution;
242810SN/A * neither the name of the copyright holders nor the names of its
252810SN/A * contributors may be used to endorse or promote products derived from
262810SN/A * this software without specific prior written permission.
272810SN/A *
282810SN/A * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
292810SN/A * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
302810SN/A * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
312810SN/A * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
322810SN/A * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
332810SN/A * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
342810SN/A * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
352810SN/A * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
362810SN/A * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
372810SN/A * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
382810SN/A * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
392810SN/A *
402810SN/A * Authors: Erik Hallnor
4112724Snikos.nikoleris@arm.com *          Nikos Nikoleris
422810SN/A */
432810SN/A
442810SN/A/**
452810SN/A * @file
462810SN/A * Definition of BaseCache functions.
472810SN/A */
482810SN/A
4911486Snikos.nikoleris@arm.com#include "mem/cache/base.hh"
5011486Snikos.nikoleris@arm.com
5112724Snikos.nikoleris@arm.com#include "base/compiler.hh"
5212724Snikos.nikoleris@arm.com#include "base/logging.hh"
538232Snate@binkert.org#include "debug/Cache.hh"
5412724Snikos.nikoleris@arm.com#include "debug/CachePort.hh"
5513222Sodanrc@yahoo.com.br#include "debug/CacheRepl.hh"
5612724Snikos.nikoleris@arm.com#include "debug/CacheVerbose.hh"
5711486Snikos.nikoleris@arm.com#include "mem/cache/mshr.hh"
5812724Snikos.nikoleris@arm.com#include "mem/cache/prefetch/base.hh"
5912724Snikos.nikoleris@arm.com#include "mem/cache/queue_entry.hh"
6012724Snikos.nikoleris@arm.com#include "params/BaseCache.hh"
6113352Snikos.nikoleris@arm.com#include "params/WriteAllocator.hh"
6212724Snikos.nikoleris@arm.com#include "sim/core.hh"
6312724Snikos.nikoleris@arm.com
6412724Snikos.nikoleris@arm.comclass BaseMasterPort;
6512724Snikos.nikoleris@arm.comclass BaseSlavePort;
662810SN/A
672810SN/Ausing namespace std;
682810SN/A
698856Sandreas.hansson@arm.comBaseCache::CacheSlavePort::CacheSlavePort(const std::string &_name,
708856Sandreas.hansson@arm.com                                          BaseCache *_cache,
718856Sandreas.hansson@arm.com                                          const std::string &_label)
7213564Snikos.nikoleris@arm.com    : QueuedSlavePort(_name, _cache, queue),
7313564Snikos.nikoleris@arm.com      queue(*_cache, *this, true, _label),
7412084Sspwilson2@wisc.edu      blocked(false), mustSendRetry(false),
7512084Sspwilson2@wisc.edu      sendRetryEvent([this]{ processSendRetry(); }, _name)
768856Sandreas.hansson@arm.com{
778856Sandreas.hansson@arm.com}
784475SN/A
7911053Sandreas.hansson@arm.comBaseCache::BaseCache(const BaseCacheParams *p, unsigned blk_size)
805034SN/A    : MemObject(p),
8112724Snikos.nikoleris@arm.com      cpuSidePort (p->name + ".cpu_side", this, "CpuSidePort"),
8212724Snikos.nikoleris@arm.com      memSidePort(p->name + ".mem_side", this, "MemSidePort"),
8311377Sandreas.hansson@arm.com      mshrQueue("MSHRs", p->mshrs, 0, p->demand_mshr_reserve), // see below
8411377Sandreas.hansson@arm.com      writeBuffer("write buffer", p->write_buffers, p->mshrs), // see below
8512724Snikos.nikoleris@arm.com      tags(p->tags),
8612724Snikos.nikoleris@arm.com      prefetcher(p->prefetcher),
8713352Snikos.nikoleris@arm.com      writeAllocator(p->write_allocator),
8812724Snikos.nikoleris@arm.com      writebackClean(p->writeback_clean),
8912724Snikos.nikoleris@arm.com      tempBlockWriteback(nullptr),
9012724Snikos.nikoleris@arm.com      writebackTempBlockAtomicEvent([this]{ writebackTempBlockAtomic(); },
9112724Snikos.nikoleris@arm.com                                    name(), false,
9212724Snikos.nikoleris@arm.com                                    EventBase::Delayed_Writeback_Pri),
9311053Sandreas.hansson@arm.com      blkSize(blk_size),
9411722Ssophiane.senni@gmail.com      lookupLatency(p->tag_latency),
9511722Ssophiane.senni@gmail.com      dataLatency(p->data_latency),
9611722Ssophiane.senni@gmail.com      forwardLatency(p->tag_latency),
9711722Ssophiane.senni@gmail.com      fillLatency(p->data_latency),
989263Smrinmoy.ghosh@arm.com      responseLatency(p->response_latency),
9913418Sodanrc@yahoo.com.br      sequentialAccess(p->sequential_access),
1005034SN/A      numTarget(p->tgts_per_mshr),
10111331Sandreas.hansson@arm.com      forwardSnoops(true),
10212724Snikos.nikoleris@arm.com      clusivity(p->clusivity),
10310884Sandreas.hansson@arm.com      isReadOnly(p->is_read_only),
1044626SN/A      blocked(0),
10510360Sandreas.hansson@arm.com      order(0),
10611484Snikos.nikoleris@arm.com      noTargetMSHR(nullptr),
1075034SN/A      missCount(p->max_miss_count),
1088883SAli.Saidi@ARM.com      addrRanges(p->addr_ranges.begin(), p->addr_ranges.end()),
1098833Sdam.sunwoo@arm.com      system(p->system)
1104458SN/A{
11111377Sandreas.hansson@arm.com    // the MSHR queue has no reserve entries as we check the MSHR
11211377Sandreas.hansson@arm.com    // queue on every single allocation, whereas the write queue has
11311377Sandreas.hansson@arm.com    // as many reserve entries as we have MSHRs, since every MSHR may
11411377Sandreas.hansson@arm.com    // eventually require a writeback, and we do not check the write
11511377Sandreas.hansson@arm.com    // buffer before committing to an MSHR
11611377Sandreas.hansson@arm.com
11711331Sandreas.hansson@arm.com    // forward snoops is overridden in init() once we can query
11811331Sandreas.hansson@arm.com    // whether the connected master is actually snooping or not
11912724Snikos.nikoleris@arm.com
12012843Srmk35@cl.cam.ac.uk    tempBlock = new TempCacheBlk(blkSize);
12112724Snikos.nikoleris@arm.com
12213419Sodanrc@yahoo.com.br    tags->tagsInit();
12312724Snikos.nikoleris@arm.com    if (prefetcher)
12412724Snikos.nikoleris@arm.com        prefetcher->setCache(this);
12512724Snikos.nikoleris@arm.com}
12612724Snikos.nikoleris@arm.com
12712724Snikos.nikoleris@arm.comBaseCache::~BaseCache()
12812724Snikos.nikoleris@arm.com{
12912724Snikos.nikoleris@arm.com    delete tempBlock;
1302810SN/A}
1312810SN/A
1323013SN/Avoid
1338856Sandreas.hansson@arm.comBaseCache::CacheSlavePort::setBlocked()
1342810SN/A{
1353013SN/A    assert(!blocked);
13610714Sandreas.hansson@arm.com    DPRINTF(CachePort, "Port is blocking new requests\n");
1372810SN/A    blocked = true;
1389614Srene.dejong@arm.com    // if we already scheduled a retry in this cycle, but it has not yet
1399614Srene.dejong@arm.com    // happened, cancel it
1409614Srene.dejong@arm.com    if (sendRetryEvent.scheduled()) {
14110345SCurtis.Dunham@arm.com        owner.deschedule(sendRetryEvent);
14210714Sandreas.hansson@arm.com        DPRINTF(CachePort, "Port descheduled retry\n");
14310345SCurtis.Dunham@arm.com        mustSendRetry = true;
1449614Srene.dejong@arm.com    }
1452810SN/A}
1462810SN/A
1472810SN/Avoid
1488856Sandreas.hansson@arm.comBaseCache::CacheSlavePort::clearBlocked()
1492810SN/A{
1503013SN/A    assert(blocked);
15110714Sandreas.hansson@arm.com    DPRINTF(CachePort, "Port is accepting new requests\n");
1523013SN/A    blocked = false;
1538856Sandreas.hansson@arm.com    if (mustSendRetry) {
15410714Sandreas.hansson@arm.com        // @TODO: need to find a better time (next cycle?)
1558922Swilliam.wang@arm.com        owner.schedule(sendRetryEvent, curTick() + 1);
1562897SN/A    }
1572810SN/A}
1582810SN/A
15910344Sandreas.hansson@arm.comvoid
16010344Sandreas.hansson@arm.comBaseCache::CacheSlavePort::processSendRetry()
16110344Sandreas.hansson@arm.com{
16210714Sandreas.hansson@arm.com    DPRINTF(CachePort, "Port is sending retry\n");
16310344Sandreas.hansson@arm.com
16410344Sandreas.hansson@arm.com    // reset the flag and call retry
16510344Sandreas.hansson@arm.com    mustSendRetry = false;
16610713Sandreas.hansson@arm.com    sendRetryReq();
16710344Sandreas.hansson@arm.com}
1682844SN/A
16912730Sodanrc@yahoo.com.brAddr
17012730Sodanrc@yahoo.com.brBaseCache::regenerateBlkAddr(CacheBlk* blk)
17112730Sodanrc@yahoo.com.br{
17212730Sodanrc@yahoo.com.br    if (blk != tempBlock) {
17312730Sodanrc@yahoo.com.br        return tags->regenerateBlkAddr(blk);
17412730Sodanrc@yahoo.com.br    } else {
17512730Sodanrc@yahoo.com.br        return tempBlock->getAddr();
17612730Sodanrc@yahoo.com.br    }
17712730Sodanrc@yahoo.com.br}
17812730Sodanrc@yahoo.com.br
1792810SN/Avoid
1802858SN/ABaseCache::init()
1812858SN/A{
18212724Snikos.nikoleris@arm.com    if (!cpuSidePort.isConnected() || !memSidePort.isConnected())
1838922Swilliam.wang@arm.com        fatal("Cache ports on %s are not connected\n", name());
18412724Snikos.nikoleris@arm.com    cpuSidePort.sendRangeChange();
18512724Snikos.nikoleris@arm.com    forwardSnoops = cpuSidePort.isSnooping();
1862858SN/A}
1872858SN/A
18813784Sgabeblack@google.comPort &
18913784Sgabeblack@google.comBaseCache::getPort(const std::string &if_name, PortID idx)
1908922Swilliam.wang@arm.com{
1918922Swilliam.wang@arm.com    if (if_name == "mem_side") {
19212724Snikos.nikoleris@arm.com        return memSidePort;
19313784Sgabeblack@google.com    } else if (if_name == "cpu_side") {
19413784Sgabeblack@google.com        return cpuSidePort;
1958922Swilliam.wang@arm.com    }  else {
19613784Sgabeblack@google.com        return MemObject::getPort(if_name, idx);
1978922Swilliam.wang@arm.com    }
1988922Swilliam.wang@arm.com}
1994628SN/A
20010821Sandreas.hansson@arm.combool
20110821Sandreas.hansson@arm.comBaseCache::inRange(Addr addr) const
20210821Sandreas.hansson@arm.com{
20310821Sandreas.hansson@arm.com    for (const auto& r : addrRanges) {
20410821Sandreas.hansson@arm.com        if (r.contains(addr)) {
20510821Sandreas.hansson@arm.com            return true;
20610821Sandreas.hansson@arm.com       }
20710821Sandreas.hansson@arm.com    }
20810821Sandreas.hansson@arm.com    return false;
20910821Sandreas.hansson@arm.com}
21010821Sandreas.hansson@arm.com
2112858SN/Avoid
21212724Snikos.nikoleris@arm.comBaseCache::handleTimingReqHit(PacketPtr pkt, CacheBlk *blk, Tick request_time)
21312724Snikos.nikoleris@arm.com{
21412724Snikos.nikoleris@arm.com    if (pkt->needsResponse()) {
21513745Sodanrc@yahoo.com.br        // These delays should have been consumed by now
21613745Sodanrc@yahoo.com.br        assert(pkt->headerDelay == 0);
21713745Sodanrc@yahoo.com.br        assert(pkt->payloadDelay == 0);
21813745Sodanrc@yahoo.com.br
21912724Snikos.nikoleris@arm.com        pkt->makeTimingResponse();
22012724Snikos.nikoleris@arm.com
22112724Snikos.nikoleris@arm.com        // In this case we are considering request_time that takes
22212724Snikos.nikoleris@arm.com        // into account the delay of the xbar, if any, and just
22312724Snikos.nikoleris@arm.com        // lat, neglecting responseLatency, modelling hit latency
22413418Sodanrc@yahoo.com.br        // just as the value of lat overriden by access(), which calls
22513418Sodanrc@yahoo.com.br        // the calculateAccessLatency() function.
22613564Snikos.nikoleris@arm.com        cpuSidePort.schedTimingResp(pkt, request_time);
22712724Snikos.nikoleris@arm.com    } else {
22812724Snikos.nikoleris@arm.com        DPRINTF(Cache, "%s satisfied %s, no response needed\n", __func__,
22912724Snikos.nikoleris@arm.com                pkt->print());
23012724Snikos.nikoleris@arm.com
23112724Snikos.nikoleris@arm.com        // queue the packet for deletion, as the sending cache is
23212724Snikos.nikoleris@arm.com        // still relying on it; if the block is found in access(),
23312724Snikos.nikoleris@arm.com        // CleanEvict and Writeback messages will be deleted
23412724Snikos.nikoleris@arm.com        // here as well
23512724Snikos.nikoleris@arm.com        pendingDelete.reset(pkt);
23612724Snikos.nikoleris@arm.com    }
23712724Snikos.nikoleris@arm.com}
23812724Snikos.nikoleris@arm.com
23912724Snikos.nikoleris@arm.comvoid
24012724Snikos.nikoleris@arm.comBaseCache::handleTimingReqMiss(PacketPtr pkt, MSHR *mshr, CacheBlk *blk,
24112724Snikos.nikoleris@arm.com                               Tick forward_time, Tick request_time)
24212724Snikos.nikoleris@arm.com{
24313352Snikos.nikoleris@arm.com    if (writeAllocator &&
24413352Snikos.nikoleris@arm.com        pkt && pkt->isWrite() && !pkt->req->isUncacheable()) {
24513352Snikos.nikoleris@arm.com        writeAllocator->updateMode(pkt->getAddr(), pkt->getSize(),
24613352Snikos.nikoleris@arm.com                                   pkt->getBlockAddr(blkSize));
24713352Snikos.nikoleris@arm.com    }
24813352Snikos.nikoleris@arm.com
24912724Snikos.nikoleris@arm.com    if (mshr) {
25012724Snikos.nikoleris@arm.com        /// MSHR hit
25112724Snikos.nikoleris@arm.com        /// @note writebacks will be checked in getNextMSHR()
25212724Snikos.nikoleris@arm.com        /// for any conflicting requests to the same block
25312724Snikos.nikoleris@arm.com
25412724Snikos.nikoleris@arm.com        //@todo remove hw_pf here
25512724Snikos.nikoleris@arm.com
25612724Snikos.nikoleris@arm.com        // Coalesce unless it was a software prefetch (see above).
25712724Snikos.nikoleris@arm.com        if (pkt) {
25812724Snikos.nikoleris@arm.com            assert(!pkt->isWriteback());
25912724Snikos.nikoleris@arm.com            // CleanEvicts corresponding to blocks which have
26012724Snikos.nikoleris@arm.com            // outstanding requests in MSHRs are simply sunk here
26112724Snikos.nikoleris@arm.com            if (pkt->cmd == MemCmd::CleanEvict) {
26212724Snikos.nikoleris@arm.com                pendingDelete.reset(pkt);
26312724Snikos.nikoleris@arm.com            } else if (pkt->cmd == MemCmd::WriteClean) {
26412724Snikos.nikoleris@arm.com                // A WriteClean should never coalesce with any
26512724Snikos.nikoleris@arm.com                // outstanding cache maintenance requests.
26612724Snikos.nikoleris@arm.com
26712724Snikos.nikoleris@arm.com                // We use forward_time here because there is an
26812724Snikos.nikoleris@arm.com                // uncached memory write, forwarded to WriteBuffer.
26912724Snikos.nikoleris@arm.com                allocateWriteBuffer(pkt, forward_time);
27012724Snikos.nikoleris@arm.com            } else {
27112724Snikos.nikoleris@arm.com                DPRINTF(Cache, "%s coalescing MSHR for %s\n", __func__,
27212724Snikos.nikoleris@arm.com                        pkt->print());
27312724Snikos.nikoleris@arm.com
27412724Snikos.nikoleris@arm.com                assert(pkt->req->masterId() < system->maxMasters());
27512724Snikos.nikoleris@arm.com                mshr_hits[pkt->cmdToIndex()][pkt->req->masterId()]++;
27612724Snikos.nikoleris@arm.com
27712724Snikos.nikoleris@arm.com                // We use forward_time here because it is the same
27812724Snikos.nikoleris@arm.com                // considering new targets. We have multiple
27912724Snikos.nikoleris@arm.com                // requests for the same address here. It
28012724Snikos.nikoleris@arm.com                // specifies the latency to allocate an internal
28112724Snikos.nikoleris@arm.com                // buffer and to schedule an event to the queued
28212724Snikos.nikoleris@arm.com                // port and also takes into account the additional
28312724Snikos.nikoleris@arm.com                // delay of the xbar.
28412724Snikos.nikoleris@arm.com                mshr->allocateTarget(pkt, forward_time, order++,
28512724Snikos.nikoleris@arm.com                                     allocOnFill(pkt->cmd));
28612724Snikos.nikoleris@arm.com                if (mshr->getNumTargets() == numTarget) {
28712724Snikos.nikoleris@arm.com                    noTargetMSHR = mshr;
28812724Snikos.nikoleris@arm.com                    setBlocked(Blocked_NoTargets);
28912724Snikos.nikoleris@arm.com                    // need to be careful with this... if this mshr isn't
29012724Snikos.nikoleris@arm.com                    // ready yet (i.e. time > curTick()), we don't want to
29112724Snikos.nikoleris@arm.com                    // move it ahead of mshrs that are ready
29212724Snikos.nikoleris@arm.com                    // mshrQueue.moveToFront(mshr);
29312724Snikos.nikoleris@arm.com                }
29412724Snikos.nikoleris@arm.com            }
29512724Snikos.nikoleris@arm.com        }
29612724Snikos.nikoleris@arm.com    } else {
29712724Snikos.nikoleris@arm.com        // no MSHR
29812724Snikos.nikoleris@arm.com        assert(pkt->req->masterId() < system->maxMasters());
29912724Snikos.nikoleris@arm.com        mshr_misses[pkt->cmdToIndex()][pkt->req->masterId()]++;
30012724Snikos.nikoleris@arm.com
30112724Snikos.nikoleris@arm.com        if (pkt->isEviction() || pkt->cmd == MemCmd::WriteClean) {
30212724Snikos.nikoleris@arm.com            // We use forward_time here because there is an
30312724Snikos.nikoleris@arm.com            // writeback or writeclean, forwarded to WriteBuffer.
30412724Snikos.nikoleris@arm.com            allocateWriteBuffer(pkt, forward_time);
30512724Snikos.nikoleris@arm.com        } else {
30612724Snikos.nikoleris@arm.com            if (blk && blk->isValid()) {
30712724Snikos.nikoleris@arm.com                // If we have a write miss to a valid block, we
30812724Snikos.nikoleris@arm.com                // need to mark the block non-readable.  Otherwise
30912724Snikos.nikoleris@arm.com                // if we allow reads while there's an outstanding
31012724Snikos.nikoleris@arm.com                // write miss, the read could return stale data
31112724Snikos.nikoleris@arm.com                // out of the cache block... a more aggressive
31212724Snikos.nikoleris@arm.com                // system could detect the overlap (if any) and
31312724Snikos.nikoleris@arm.com                // forward data out of the MSHRs, but we don't do
31412724Snikos.nikoleris@arm.com                // that yet.  Note that we do need to leave the
31512724Snikos.nikoleris@arm.com                // block valid so that it stays in the cache, in
31612724Snikos.nikoleris@arm.com                // case we get an upgrade response (and hence no
31712724Snikos.nikoleris@arm.com                // new data) when the write miss completes.
31812724Snikos.nikoleris@arm.com                // As long as CPUs do proper store/load forwarding
31912724Snikos.nikoleris@arm.com                // internally, and have a sufficiently weak memory
32012724Snikos.nikoleris@arm.com                // model, this is probably unnecessary, but at some
32112724Snikos.nikoleris@arm.com                // point it must have seemed like we needed it...
32212724Snikos.nikoleris@arm.com                assert((pkt->needsWritable() && !blk->isWritable()) ||
32312724Snikos.nikoleris@arm.com                       pkt->req->isCacheMaintenance());
32412724Snikos.nikoleris@arm.com                blk->status &= ~BlkReadable;
32512724Snikos.nikoleris@arm.com            }
32612724Snikos.nikoleris@arm.com            // Here we are using forward_time, modelling the latency of
32712724Snikos.nikoleris@arm.com            // a miss (outbound) just as forwardLatency, neglecting the
32812724Snikos.nikoleris@arm.com            // lookupLatency component.
32912724Snikos.nikoleris@arm.com            allocateMissBuffer(pkt, forward_time);
33012724Snikos.nikoleris@arm.com        }
33112724Snikos.nikoleris@arm.com    }
33212724Snikos.nikoleris@arm.com}
33312724Snikos.nikoleris@arm.com
33412724Snikos.nikoleris@arm.comvoid
33512724Snikos.nikoleris@arm.comBaseCache::recvTimingReq(PacketPtr pkt)
33612724Snikos.nikoleris@arm.com{
33712724Snikos.nikoleris@arm.com    // anything that is merely forwarded pays for the forward latency and
33812724Snikos.nikoleris@arm.com    // the delay provided by the crossbar
33912724Snikos.nikoleris@arm.com    Tick forward_time = clockEdge(forwardLatency) + pkt->headerDelay;
34012724Snikos.nikoleris@arm.com
34113418Sodanrc@yahoo.com.br    Cycles lat;
34212724Snikos.nikoleris@arm.com    CacheBlk *blk = nullptr;
34312724Snikos.nikoleris@arm.com    bool satisfied = false;
34412724Snikos.nikoleris@arm.com    {
34512724Snikos.nikoleris@arm.com        PacketList writebacks;
34612724Snikos.nikoleris@arm.com        // Note that lat is passed by reference here. The function
34713418Sodanrc@yahoo.com.br        // access() will set the lat value.
34812724Snikos.nikoleris@arm.com        satisfied = access(pkt, blk, lat, writebacks);
34912724Snikos.nikoleris@arm.com
35013747Sodanrc@yahoo.com.br        // After the evicted blocks are selected, they must be forwarded
35113747Sodanrc@yahoo.com.br        // to the write buffer to ensure they logically precede anything
35213747Sodanrc@yahoo.com.br        // happening below
35313747Sodanrc@yahoo.com.br        doWritebacks(writebacks, clockEdge(lat + forwardLatency));
35412724Snikos.nikoleris@arm.com    }
35512724Snikos.nikoleris@arm.com
35612724Snikos.nikoleris@arm.com    // Here we charge the headerDelay that takes into account the latencies
35712724Snikos.nikoleris@arm.com    // of the bus, if the packet comes from it.
35813418Sodanrc@yahoo.com.br    // The latency charged is just the value set by the access() function.
35912724Snikos.nikoleris@arm.com    // In case of a hit we are neglecting response latency.
36012724Snikos.nikoleris@arm.com    // In case of a miss we are neglecting forward latency.
36113746Sodanrc@yahoo.com.br    Tick request_time = clockEdge(lat);
36212724Snikos.nikoleris@arm.com    // Here we reset the timing of the packet.
36312724Snikos.nikoleris@arm.com    pkt->headerDelay = pkt->payloadDelay = 0;
36412724Snikos.nikoleris@arm.com
36512724Snikos.nikoleris@arm.com    if (satisfied) {
36613416Sjavier.bueno@metempsy.com        // notify before anything else as later handleTimingReqHit might turn
36713416Sjavier.bueno@metempsy.com        // the packet in a response
36813416Sjavier.bueno@metempsy.com        ppHit->notify(pkt);
36912724Snikos.nikoleris@arm.com
37013416Sjavier.bueno@metempsy.com        if (prefetcher && blk && blk->wasPrefetched()) {
37113416Sjavier.bueno@metempsy.com            blk->status &= ~BlkHWPrefetched;
37212724Snikos.nikoleris@arm.com        }
37312724Snikos.nikoleris@arm.com
37412724Snikos.nikoleris@arm.com        handleTimingReqHit(pkt, blk, request_time);
37512724Snikos.nikoleris@arm.com    } else {
37612724Snikos.nikoleris@arm.com        handleTimingReqMiss(pkt, blk, forward_time, request_time);
37712724Snikos.nikoleris@arm.com
37813416Sjavier.bueno@metempsy.com        ppMiss->notify(pkt);
37912724Snikos.nikoleris@arm.com    }
38012724Snikos.nikoleris@arm.com
38113416Sjavier.bueno@metempsy.com    if (prefetcher) {
38213416Sjavier.bueno@metempsy.com        // track time of availability of next prefetch, if any
38313416Sjavier.bueno@metempsy.com        Tick next_pf_time = prefetcher->nextPrefetchReadyTime();
38413416Sjavier.bueno@metempsy.com        if (next_pf_time != MaxTick) {
38513416Sjavier.bueno@metempsy.com            schedMemSideSendEvent(next_pf_time);
38613416Sjavier.bueno@metempsy.com        }
38712724Snikos.nikoleris@arm.com    }
38812724Snikos.nikoleris@arm.com}
38912724Snikos.nikoleris@arm.com
39012724Snikos.nikoleris@arm.comvoid
39112724Snikos.nikoleris@arm.comBaseCache::handleUncacheableWriteResp(PacketPtr pkt)
39212724Snikos.nikoleris@arm.com{
39312724Snikos.nikoleris@arm.com    Tick completion_time = clockEdge(responseLatency) +
39412724Snikos.nikoleris@arm.com        pkt->headerDelay + pkt->payloadDelay;
39512724Snikos.nikoleris@arm.com
39612724Snikos.nikoleris@arm.com    // Reset the bus additional time as it is now accounted for
39712724Snikos.nikoleris@arm.com    pkt->headerDelay = pkt->payloadDelay = 0;
39812724Snikos.nikoleris@arm.com
39913564Snikos.nikoleris@arm.com    cpuSidePort.schedTimingResp(pkt, completion_time);
40012724Snikos.nikoleris@arm.com}
40112724Snikos.nikoleris@arm.com
40212724Snikos.nikoleris@arm.comvoid
40312724Snikos.nikoleris@arm.comBaseCache::recvTimingResp(PacketPtr pkt)
40412724Snikos.nikoleris@arm.com{
40512724Snikos.nikoleris@arm.com    assert(pkt->isResponse());
40612724Snikos.nikoleris@arm.com
40712724Snikos.nikoleris@arm.com    // all header delay should be paid for by the crossbar, unless
40812724Snikos.nikoleris@arm.com    // this is a prefetch response from above
40912724Snikos.nikoleris@arm.com    panic_if(pkt->headerDelay != 0 && pkt->cmd != MemCmd::HardPFResp,
41012724Snikos.nikoleris@arm.com             "%s saw a non-zero packet delay\n", name());
41112724Snikos.nikoleris@arm.com
41212724Snikos.nikoleris@arm.com    const bool is_error = pkt->isError();
41312724Snikos.nikoleris@arm.com
41412724Snikos.nikoleris@arm.com    if (is_error) {
41512724Snikos.nikoleris@arm.com        DPRINTF(Cache, "%s: Cache received %s with error\n", __func__,
41612724Snikos.nikoleris@arm.com                pkt->print());
41712724Snikos.nikoleris@arm.com    }
41812724Snikos.nikoleris@arm.com
41912724Snikos.nikoleris@arm.com    DPRINTF(Cache, "%s: Handling response %s\n", __func__,
42012724Snikos.nikoleris@arm.com            pkt->print());
42112724Snikos.nikoleris@arm.com
42212724Snikos.nikoleris@arm.com    // if this is a write, we should be looking at an uncacheable
42312724Snikos.nikoleris@arm.com    // write
42412724Snikos.nikoleris@arm.com    if (pkt->isWrite()) {
42512724Snikos.nikoleris@arm.com        assert(pkt->req->isUncacheable());
42612724Snikos.nikoleris@arm.com        handleUncacheableWriteResp(pkt);
42712724Snikos.nikoleris@arm.com        return;
42812724Snikos.nikoleris@arm.com    }
42912724Snikos.nikoleris@arm.com
43012724Snikos.nikoleris@arm.com    // we have dealt with any (uncacheable) writes above, from here on
43112724Snikos.nikoleris@arm.com    // we know we are dealing with an MSHR due to a miss or a prefetch
43212724Snikos.nikoleris@arm.com    MSHR *mshr = dynamic_cast<MSHR*>(pkt->popSenderState());
43312724Snikos.nikoleris@arm.com    assert(mshr);
43412724Snikos.nikoleris@arm.com
43512724Snikos.nikoleris@arm.com    if (mshr == noTargetMSHR) {
43612724Snikos.nikoleris@arm.com        // we always clear at least one target
43712724Snikos.nikoleris@arm.com        clearBlocked(Blocked_NoTargets);
43812724Snikos.nikoleris@arm.com        noTargetMSHR = nullptr;
43912724Snikos.nikoleris@arm.com    }
44012724Snikos.nikoleris@arm.com
44112724Snikos.nikoleris@arm.com    // Initial target is used just for stats
44213859Sodanrc@yahoo.com.br    QueueEntry::Target *initial_tgt = mshr->getTarget();
44312724Snikos.nikoleris@arm.com    int stats_cmd_idx = initial_tgt->pkt->cmdToIndex();
44412724Snikos.nikoleris@arm.com    Tick miss_latency = curTick() - initial_tgt->recvTime;
44512724Snikos.nikoleris@arm.com
44612724Snikos.nikoleris@arm.com    if (pkt->req->isUncacheable()) {
44712724Snikos.nikoleris@arm.com        assert(pkt->req->masterId() < system->maxMasters());
44812724Snikos.nikoleris@arm.com        mshr_uncacheable_lat[stats_cmd_idx][pkt->req->masterId()] +=
44912724Snikos.nikoleris@arm.com            miss_latency;
45012724Snikos.nikoleris@arm.com    } else {
45112724Snikos.nikoleris@arm.com        assert(pkt->req->masterId() < system->maxMasters());
45212724Snikos.nikoleris@arm.com        mshr_miss_latency[stats_cmd_idx][pkt->req->masterId()] +=
45312724Snikos.nikoleris@arm.com            miss_latency;
45412724Snikos.nikoleris@arm.com    }
45512724Snikos.nikoleris@arm.com
45612724Snikos.nikoleris@arm.com    PacketList writebacks;
45712724Snikos.nikoleris@arm.com
45812724Snikos.nikoleris@arm.com    bool is_fill = !mshr->isForward &&
45913350Snikos.nikoleris@arm.com        (pkt->isRead() || pkt->cmd == MemCmd::UpgradeResp ||
46013350Snikos.nikoleris@arm.com         mshr->wasWholeLineWrite);
46113350Snikos.nikoleris@arm.com
46213350Snikos.nikoleris@arm.com    // make sure that if the mshr was due to a whole line write then
46313350Snikos.nikoleris@arm.com    // the response is an invalidation
46413350Snikos.nikoleris@arm.com    assert(!mshr->wasWholeLineWrite || pkt->isInvalidate());
46512724Snikos.nikoleris@arm.com
46612724Snikos.nikoleris@arm.com    CacheBlk *blk = tags->findBlock(pkt->getAddr(), pkt->isSecure());
46712724Snikos.nikoleris@arm.com
46812724Snikos.nikoleris@arm.com    if (is_fill && !is_error) {
46912724Snikos.nikoleris@arm.com        DPRINTF(Cache, "Block for addr %#llx being updated in Cache\n",
47012724Snikos.nikoleris@arm.com                pkt->getAddr());
47112724Snikos.nikoleris@arm.com
47213352Snikos.nikoleris@arm.com        const bool allocate = (writeAllocator && mshr->wasWholeLineWrite) ?
47313352Snikos.nikoleris@arm.com            writeAllocator->allocate() : mshr->allocOnFill();
47413352Snikos.nikoleris@arm.com        blk = handleFill(pkt, blk, writebacks, allocate);
47512724Snikos.nikoleris@arm.com        assert(blk != nullptr);
47613717Sivan.pizarro@metempsy.com        ppFill->notify(pkt);
47712724Snikos.nikoleris@arm.com    }
47812724Snikos.nikoleris@arm.com
47912724Snikos.nikoleris@arm.com    if (blk && blk->isValid() && pkt->isClean() && !pkt->isInvalidate()) {
48012724Snikos.nikoleris@arm.com        // The block was marked not readable while there was a pending
48112724Snikos.nikoleris@arm.com        // cache maintenance operation, restore its flag.
48212724Snikos.nikoleris@arm.com        blk->status |= BlkReadable;
48312794Snikos.nikoleris@arm.com
48412794Snikos.nikoleris@arm.com        // This was a cache clean operation (without invalidate)
48512794Snikos.nikoleris@arm.com        // and we have a copy of the block already. Since there
48612794Snikos.nikoleris@arm.com        // is no invalidation, we can promote targets that don't
48712794Snikos.nikoleris@arm.com        // require a writable copy
48812794Snikos.nikoleris@arm.com        mshr->promoteReadable();
48912724Snikos.nikoleris@arm.com    }
49012724Snikos.nikoleris@arm.com
49112724Snikos.nikoleris@arm.com    if (blk && blk->isWritable() && !pkt->req->isCacheInvalidate()) {
49212724Snikos.nikoleris@arm.com        // If at this point the referenced block is writable and the
49312724Snikos.nikoleris@arm.com        // response is not a cache invalidate, we promote targets that
49412724Snikos.nikoleris@arm.com        // were deferred as we couldn't guarrantee a writable copy
49512724Snikos.nikoleris@arm.com        mshr->promoteWritable();
49612724Snikos.nikoleris@arm.com    }
49712724Snikos.nikoleris@arm.com
49813478Sodanrc@yahoo.com.br    serviceMSHRTargets(mshr, pkt, blk);
49912724Snikos.nikoleris@arm.com
50012724Snikos.nikoleris@arm.com    if (mshr->promoteDeferredTargets()) {
50112724Snikos.nikoleris@arm.com        // avoid later read getting stale data while write miss is
50212724Snikos.nikoleris@arm.com        // outstanding.. see comment in timingAccess()
50312724Snikos.nikoleris@arm.com        if (blk) {
50412724Snikos.nikoleris@arm.com            blk->status &= ~BlkReadable;
50512724Snikos.nikoleris@arm.com        }
50612724Snikos.nikoleris@arm.com        mshrQueue.markPending(mshr);
50712724Snikos.nikoleris@arm.com        schedMemSideSendEvent(clockEdge() + pkt->payloadDelay);
50812724Snikos.nikoleris@arm.com    } else {
50912724Snikos.nikoleris@arm.com        // while we deallocate an mshr from the queue we still have to
51012724Snikos.nikoleris@arm.com        // check the isFull condition before and after as we might
51112724Snikos.nikoleris@arm.com        // have been using the reserved entries already
51212724Snikos.nikoleris@arm.com        const bool was_full = mshrQueue.isFull();
51312724Snikos.nikoleris@arm.com        mshrQueue.deallocate(mshr);
51412724Snikos.nikoleris@arm.com        if (was_full && !mshrQueue.isFull()) {
51512724Snikos.nikoleris@arm.com            clearBlocked(Blocked_NoMSHRs);
51612724Snikos.nikoleris@arm.com        }
51712724Snikos.nikoleris@arm.com
51812724Snikos.nikoleris@arm.com        // Request the bus for a prefetch if this deallocation freed enough
51912724Snikos.nikoleris@arm.com        // MSHRs for a prefetch to take place
52012724Snikos.nikoleris@arm.com        if (prefetcher && mshrQueue.canPrefetch()) {
52112724Snikos.nikoleris@arm.com            Tick next_pf_time = std::max(prefetcher->nextPrefetchReadyTime(),
52212724Snikos.nikoleris@arm.com                                         clockEdge());
52312724Snikos.nikoleris@arm.com            if (next_pf_time != MaxTick)
52412724Snikos.nikoleris@arm.com                schedMemSideSendEvent(next_pf_time);
52512724Snikos.nikoleris@arm.com        }
52612724Snikos.nikoleris@arm.com    }
52712724Snikos.nikoleris@arm.com
52812724Snikos.nikoleris@arm.com    // if we used temp block, check to see if its valid and then clear it out
52912724Snikos.nikoleris@arm.com    if (blk == tempBlock && tempBlock->isValid()) {
53012724Snikos.nikoleris@arm.com        evictBlock(blk, writebacks);
53112724Snikos.nikoleris@arm.com    }
53212724Snikos.nikoleris@arm.com
53312724Snikos.nikoleris@arm.com    const Tick forward_time = clockEdge(forwardLatency) + pkt->headerDelay;
53412724Snikos.nikoleris@arm.com    // copy writebacks to write buffer
53512724Snikos.nikoleris@arm.com    doWritebacks(writebacks, forward_time);
53612724Snikos.nikoleris@arm.com
53712724Snikos.nikoleris@arm.com    DPRINTF(CacheVerbose, "%s: Leaving with %s\n", __func__, pkt->print());
53812724Snikos.nikoleris@arm.com    delete pkt;
53912724Snikos.nikoleris@arm.com}
54012724Snikos.nikoleris@arm.com
54112724Snikos.nikoleris@arm.com
54212724Snikos.nikoleris@arm.comTick
54312724Snikos.nikoleris@arm.comBaseCache::recvAtomic(PacketPtr pkt)
54412724Snikos.nikoleris@arm.com{
54512724Snikos.nikoleris@arm.com    // should assert here that there are no outstanding MSHRs or
54612724Snikos.nikoleris@arm.com    // writebacks... that would mean that someone used an atomic
54712724Snikos.nikoleris@arm.com    // access in timing mode
54812724Snikos.nikoleris@arm.com
54913412Snikos.nikoleris@arm.com    // We use lookupLatency here because it is used to specify the latency
55013412Snikos.nikoleris@arm.com    // to access.
55113412Snikos.nikoleris@arm.com    Cycles lat = lookupLatency;
55213412Snikos.nikoleris@arm.com
55312724Snikos.nikoleris@arm.com    CacheBlk *blk = nullptr;
55412724Snikos.nikoleris@arm.com    PacketList writebacks;
55512724Snikos.nikoleris@arm.com    bool satisfied = access(pkt, blk, lat, writebacks);
55612724Snikos.nikoleris@arm.com
55712724Snikos.nikoleris@arm.com    if (pkt->isClean() && blk && blk->isDirty()) {
55812724Snikos.nikoleris@arm.com        // A cache clean opearation is looking for a dirty
55912724Snikos.nikoleris@arm.com        // block. If a dirty block is encountered a WriteClean
56012724Snikos.nikoleris@arm.com        // will update any copies to the path to the memory
56112724Snikos.nikoleris@arm.com        // until the point of reference.
56212724Snikos.nikoleris@arm.com        DPRINTF(CacheVerbose, "%s: packet %s found block: %s\n",
56312724Snikos.nikoleris@arm.com                __func__, pkt->print(), blk->print());
56412724Snikos.nikoleris@arm.com        PacketPtr wb_pkt = writecleanBlk(blk, pkt->req->getDest(), pkt->id);
56512724Snikos.nikoleris@arm.com        writebacks.push_back(wb_pkt);
56612724Snikos.nikoleris@arm.com        pkt->setSatisfied();
56712724Snikos.nikoleris@arm.com    }
56812724Snikos.nikoleris@arm.com
56912724Snikos.nikoleris@arm.com    // handle writebacks resulting from the access here to ensure they
57012820Srmk35@cl.cam.ac.uk    // logically precede anything happening below
57112724Snikos.nikoleris@arm.com    doWritebacksAtomic(writebacks);
57212724Snikos.nikoleris@arm.com    assert(writebacks.empty());
57312724Snikos.nikoleris@arm.com
57412724Snikos.nikoleris@arm.com    if (!satisfied) {
57512724Snikos.nikoleris@arm.com        lat += handleAtomicReqMiss(pkt, blk, writebacks);
57612724Snikos.nikoleris@arm.com    }
57712724Snikos.nikoleris@arm.com
57812724Snikos.nikoleris@arm.com    // Note that we don't invoke the prefetcher at all in atomic mode.
57912724Snikos.nikoleris@arm.com    // It's not clear how to do it properly, particularly for
58012724Snikos.nikoleris@arm.com    // prefetchers that aggressively generate prefetch candidates and
58112724Snikos.nikoleris@arm.com    // rely on bandwidth contention to throttle them; these will tend
58212724Snikos.nikoleris@arm.com    // to pollute the cache in atomic mode since there is no bandwidth
58312724Snikos.nikoleris@arm.com    // contention.  If we ever do want to enable prefetching in atomic
58412724Snikos.nikoleris@arm.com    // mode, though, this is the place to do it... see timingAccess()
58512724Snikos.nikoleris@arm.com    // for an example (though we'd want to issue the prefetch(es)
58612724Snikos.nikoleris@arm.com    // immediately rather than calling requestMemSideBus() as we do
58712724Snikos.nikoleris@arm.com    // there).
58812724Snikos.nikoleris@arm.com
58912724Snikos.nikoleris@arm.com    // do any writebacks resulting from the response handling
59012724Snikos.nikoleris@arm.com    doWritebacksAtomic(writebacks);
59112724Snikos.nikoleris@arm.com
59212724Snikos.nikoleris@arm.com    // if we used temp block, check to see if its valid and if so
59312724Snikos.nikoleris@arm.com    // clear it out, but only do so after the call to recvAtomic is
59412724Snikos.nikoleris@arm.com    // finished so that any downstream observers (such as a snoop
59512724Snikos.nikoleris@arm.com    // filter), first see the fill, and only then see the eviction
59612724Snikos.nikoleris@arm.com    if (blk == tempBlock && tempBlock->isValid()) {
59712724Snikos.nikoleris@arm.com        // the atomic CPU calls recvAtomic for fetch and load/store
59812724Snikos.nikoleris@arm.com        // sequentuially, and we may already have a tempBlock
59912724Snikos.nikoleris@arm.com        // writeback from the fetch that we have not yet sent
60012724Snikos.nikoleris@arm.com        if (tempBlockWriteback) {
60112724Snikos.nikoleris@arm.com            // if that is the case, write the prevoius one back, and
60212724Snikos.nikoleris@arm.com            // do not schedule any new event
60312724Snikos.nikoleris@arm.com            writebackTempBlockAtomic();
60412724Snikos.nikoleris@arm.com        } else {
60512724Snikos.nikoleris@arm.com            // the writeback/clean eviction happens after the call to
60612724Snikos.nikoleris@arm.com            // recvAtomic has finished (but before any successive
60712724Snikos.nikoleris@arm.com            // calls), so that the response handling from the fill is
60812724Snikos.nikoleris@arm.com            // allowed to happen first
60912724Snikos.nikoleris@arm.com            schedule(writebackTempBlockAtomicEvent, curTick());
61012724Snikos.nikoleris@arm.com        }
61112724Snikos.nikoleris@arm.com
61212724Snikos.nikoleris@arm.com        tempBlockWriteback = evictBlock(blk);
61312724Snikos.nikoleris@arm.com    }
61412724Snikos.nikoleris@arm.com
61512724Snikos.nikoleris@arm.com    if (pkt->needsResponse()) {
61612724Snikos.nikoleris@arm.com        pkt->makeAtomicResponse();
61712724Snikos.nikoleris@arm.com    }
61812724Snikos.nikoleris@arm.com
61912724Snikos.nikoleris@arm.com    return lat * clockPeriod();
62012724Snikos.nikoleris@arm.com}
62112724Snikos.nikoleris@arm.com
62212724Snikos.nikoleris@arm.comvoid
62312724Snikos.nikoleris@arm.comBaseCache::functionalAccess(PacketPtr pkt, bool from_cpu_side)
62412724Snikos.nikoleris@arm.com{
62512724Snikos.nikoleris@arm.com    Addr blk_addr = pkt->getBlockAddr(blkSize);
62612724Snikos.nikoleris@arm.com    bool is_secure = pkt->isSecure();
62712724Snikos.nikoleris@arm.com    CacheBlk *blk = tags->findBlock(pkt->getAddr(), is_secure);
62812724Snikos.nikoleris@arm.com    MSHR *mshr = mshrQueue.findMatch(blk_addr, is_secure);
62912724Snikos.nikoleris@arm.com
63012724Snikos.nikoleris@arm.com    pkt->pushLabel(name());
63112724Snikos.nikoleris@arm.com
63212724Snikos.nikoleris@arm.com    CacheBlkPrintWrapper cbpw(blk);
63312724Snikos.nikoleris@arm.com
63412724Snikos.nikoleris@arm.com    // Note that just because an L2/L3 has valid data doesn't mean an
63512724Snikos.nikoleris@arm.com    // L1 doesn't have a more up-to-date modified copy that still
63612724Snikos.nikoleris@arm.com    // needs to be found.  As a result we always update the request if
63712724Snikos.nikoleris@arm.com    // we have it, but only declare it satisfied if we are the owner.
63812724Snikos.nikoleris@arm.com
63912724Snikos.nikoleris@arm.com    // see if we have data at all (owned or otherwise)
64012724Snikos.nikoleris@arm.com    bool have_data = blk && blk->isValid()
64112823Srmk35@cl.cam.ac.uk        && pkt->trySatisfyFunctional(&cbpw, blk_addr, is_secure, blkSize,
64212823Srmk35@cl.cam.ac.uk                                     blk->data);
64312724Snikos.nikoleris@arm.com
64412724Snikos.nikoleris@arm.com    // data we have is dirty if marked as such or if we have an
64512724Snikos.nikoleris@arm.com    // in-service MSHR that is pending a modified line
64612724Snikos.nikoleris@arm.com    bool have_dirty =
64712724Snikos.nikoleris@arm.com        have_data && (blk->isDirty() ||
64812724Snikos.nikoleris@arm.com                      (mshr && mshr->inService && mshr->isPendingModified()));
64912724Snikos.nikoleris@arm.com
65012724Snikos.nikoleris@arm.com    bool done = have_dirty ||
65112823Srmk35@cl.cam.ac.uk        cpuSidePort.trySatisfyFunctional(pkt) ||
65213862Sodanrc@yahoo.com.br        mshrQueue.trySatisfyFunctional(pkt) ||
65313862Sodanrc@yahoo.com.br        writeBuffer.trySatisfyFunctional(pkt) ||
65412823Srmk35@cl.cam.ac.uk        memSidePort.trySatisfyFunctional(pkt);
65512724Snikos.nikoleris@arm.com
65612724Snikos.nikoleris@arm.com    DPRINTF(CacheVerbose, "%s: %s %s%s%s\n", __func__,  pkt->print(),
65712724Snikos.nikoleris@arm.com            (blk && blk->isValid()) ? "valid " : "",
65812724Snikos.nikoleris@arm.com            have_data ? "data " : "", done ? "done " : "");
65912724Snikos.nikoleris@arm.com
66012724Snikos.nikoleris@arm.com    // We're leaving the cache, so pop cache->name() label
66112724Snikos.nikoleris@arm.com    pkt->popLabel();
66212724Snikos.nikoleris@arm.com
66312724Snikos.nikoleris@arm.com    if (done) {
66412724Snikos.nikoleris@arm.com        pkt->makeResponse();
66512724Snikos.nikoleris@arm.com    } else {
66612724Snikos.nikoleris@arm.com        // if it came as a request from the CPU side then make sure it
66712724Snikos.nikoleris@arm.com        // continues towards the memory side
66812724Snikos.nikoleris@arm.com        if (from_cpu_side) {
66912724Snikos.nikoleris@arm.com            memSidePort.sendFunctional(pkt);
67012724Snikos.nikoleris@arm.com        } else if (cpuSidePort.isSnooping()) {
67112724Snikos.nikoleris@arm.com            // if it came from the memory side, it must be a snoop request
67212724Snikos.nikoleris@arm.com            // and we should only forward it if we are forwarding snoops
67312724Snikos.nikoleris@arm.com            cpuSidePort.sendFunctionalSnoop(pkt);
67412724Snikos.nikoleris@arm.com        }
67512724Snikos.nikoleris@arm.com    }
67612724Snikos.nikoleris@arm.com}
67712724Snikos.nikoleris@arm.com
67812724Snikos.nikoleris@arm.com
67912724Snikos.nikoleris@arm.comvoid
68012724Snikos.nikoleris@arm.comBaseCache::cmpAndSwap(CacheBlk *blk, PacketPtr pkt)
68112724Snikos.nikoleris@arm.com{
68212724Snikos.nikoleris@arm.com    assert(pkt->isRequest());
68312724Snikos.nikoleris@arm.com
68412724Snikos.nikoleris@arm.com    uint64_t overwrite_val;
68512724Snikos.nikoleris@arm.com    bool overwrite_mem;
68612724Snikos.nikoleris@arm.com    uint64_t condition_val64;
68712724Snikos.nikoleris@arm.com    uint32_t condition_val32;
68812724Snikos.nikoleris@arm.com
68912724Snikos.nikoleris@arm.com    int offset = pkt->getOffset(blkSize);
69012724Snikos.nikoleris@arm.com    uint8_t *blk_data = blk->data + offset;
69112724Snikos.nikoleris@arm.com
69212724Snikos.nikoleris@arm.com    assert(sizeof(uint64_t) >= pkt->getSize());
69312724Snikos.nikoleris@arm.com
69412724Snikos.nikoleris@arm.com    overwrite_mem = true;
69512724Snikos.nikoleris@arm.com    // keep a copy of our possible write value, and copy what is at the
69612724Snikos.nikoleris@arm.com    // memory address into the packet
69712724Snikos.nikoleris@arm.com    pkt->writeData((uint8_t *)&overwrite_val);
69812724Snikos.nikoleris@arm.com    pkt->setData(blk_data);
69912724Snikos.nikoleris@arm.com
70012724Snikos.nikoleris@arm.com    if (pkt->req->isCondSwap()) {
70112724Snikos.nikoleris@arm.com        if (pkt->getSize() == sizeof(uint64_t)) {
70212724Snikos.nikoleris@arm.com            condition_val64 = pkt->req->getExtraData();
70312724Snikos.nikoleris@arm.com            overwrite_mem = !std::memcmp(&condition_val64, blk_data,
70412724Snikos.nikoleris@arm.com                                         sizeof(uint64_t));
70512724Snikos.nikoleris@arm.com        } else if (pkt->getSize() == sizeof(uint32_t)) {
70612724Snikos.nikoleris@arm.com            condition_val32 = (uint32_t)pkt->req->getExtraData();
70712724Snikos.nikoleris@arm.com            overwrite_mem = !std::memcmp(&condition_val32, blk_data,
70812724Snikos.nikoleris@arm.com                                         sizeof(uint32_t));
70912724Snikos.nikoleris@arm.com        } else
71012724Snikos.nikoleris@arm.com            panic("Invalid size for conditional read/write\n");
71112724Snikos.nikoleris@arm.com    }
71212724Snikos.nikoleris@arm.com
71312724Snikos.nikoleris@arm.com    if (overwrite_mem) {
71412724Snikos.nikoleris@arm.com        std::memcpy(blk_data, &overwrite_val, pkt->getSize());
71512724Snikos.nikoleris@arm.com        blk->status |= BlkDirty;
71612724Snikos.nikoleris@arm.com    }
71712724Snikos.nikoleris@arm.com}
71812724Snikos.nikoleris@arm.com
71912724Snikos.nikoleris@arm.comQueueEntry*
72012724Snikos.nikoleris@arm.comBaseCache::getNextQueueEntry()
72112724Snikos.nikoleris@arm.com{
72212724Snikos.nikoleris@arm.com    // Check both MSHR queue and write buffer for potential requests,
72312724Snikos.nikoleris@arm.com    // note that null does not mean there is no request, it could
72412724Snikos.nikoleris@arm.com    // simply be that it is not ready
72512724Snikos.nikoleris@arm.com    MSHR *miss_mshr  = mshrQueue.getNext();
72612724Snikos.nikoleris@arm.com    WriteQueueEntry *wq_entry = writeBuffer.getNext();
72712724Snikos.nikoleris@arm.com
72812724Snikos.nikoleris@arm.com    // If we got a write buffer request ready, first priority is a
72912724Snikos.nikoleris@arm.com    // full write buffer, otherwise we favour the miss requests
73012724Snikos.nikoleris@arm.com    if (wq_entry && (writeBuffer.isFull() || !miss_mshr)) {
73112724Snikos.nikoleris@arm.com        // need to search MSHR queue for conflicting earlier miss.
73213861Sodanrc@yahoo.com.br        MSHR *conflict_mshr = mshrQueue.findPending(wq_entry);
73312724Snikos.nikoleris@arm.com
73412724Snikos.nikoleris@arm.com        if (conflict_mshr && conflict_mshr->order < wq_entry->order) {
73512724Snikos.nikoleris@arm.com            // Service misses in order until conflict is cleared.
73612724Snikos.nikoleris@arm.com            return conflict_mshr;
73712724Snikos.nikoleris@arm.com
73812724Snikos.nikoleris@arm.com            // @todo Note that we ignore the ready time of the conflict here
73912724Snikos.nikoleris@arm.com        }
74012724Snikos.nikoleris@arm.com
74112724Snikos.nikoleris@arm.com        // No conflicts; issue write
74212724Snikos.nikoleris@arm.com        return wq_entry;
74312724Snikos.nikoleris@arm.com    } else if (miss_mshr) {
74412724Snikos.nikoleris@arm.com        // need to check for conflicting earlier writeback
74513861Sodanrc@yahoo.com.br        WriteQueueEntry *conflict_mshr = writeBuffer.findPending(miss_mshr);
74612724Snikos.nikoleris@arm.com        if (conflict_mshr) {
74712724Snikos.nikoleris@arm.com            // not sure why we don't check order here... it was in the
74812724Snikos.nikoleris@arm.com            // original code but commented out.
74912724Snikos.nikoleris@arm.com
75012724Snikos.nikoleris@arm.com            // The only way this happens is if we are
75112724Snikos.nikoleris@arm.com            // doing a write and we didn't have permissions
75212724Snikos.nikoleris@arm.com            // then subsequently saw a writeback (owned got evicted)
75312724Snikos.nikoleris@arm.com            // We need to make sure to perform the writeback first
75412724Snikos.nikoleris@arm.com            // To preserve the dirty data, then we can issue the write
75512724Snikos.nikoleris@arm.com
75612724Snikos.nikoleris@arm.com            // should we return wq_entry here instead?  I.e. do we
75712724Snikos.nikoleris@arm.com            // have to flush writes in order?  I don't think so... not
75812724Snikos.nikoleris@arm.com            // for Alpha anyway.  Maybe for x86?
75912724Snikos.nikoleris@arm.com            return conflict_mshr;
76012724Snikos.nikoleris@arm.com
76112724Snikos.nikoleris@arm.com            // @todo Note that we ignore the ready time of the conflict here
76212724Snikos.nikoleris@arm.com        }
76312724Snikos.nikoleris@arm.com
76412724Snikos.nikoleris@arm.com        // No conflicts; issue read
76512724Snikos.nikoleris@arm.com        return miss_mshr;
76612724Snikos.nikoleris@arm.com    }
76712724Snikos.nikoleris@arm.com
76812724Snikos.nikoleris@arm.com    // fall through... no pending requests.  Try a prefetch.
76912724Snikos.nikoleris@arm.com    assert(!miss_mshr && !wq_entry);
77012724Snikos.nikoleris@arm.com    if (prefetcher && mshrQueue.canPrefetch()) {
77112724Snikos.nikoleris@arm.com        // If we have a miss queue slot, we can try a prefetch
77212724Snikos.nikoleris@arm.com        PacketPtr pkt = prefetcher->getPacket();
77312724Snikos.nikoleris@arm.com        if (pkt) {
77412724Snikos.nikoleris@arm.com            Addr pf_addr = pkt->getBlockAddr(blkSize);
77512724Snikos.nikoleris@arm.com            if (!tags->findBlock(pf_addr, pkt->isSecure()) &&
77612724Snikos.nikoleris@arm.com                !mshrQueue.findMatch(pf_addr, pkt->isSecure()) &&
77712724Snikos.nikoleris@arm.com                !writeBuffer.findMatch(pf_addr, pkt->isSecure())) {
77812724Snikos.nikoleris@arm.com                // Update statistic on number of prefetches issued
77912724Snikos.nikoleris@arm.com                // (hwpf_mshr_misses)
78012724Snikos.nikoleris@arm.com                assert(pkt->req->masterId() < system->maxMasters());
78112724Snikos.nikoleris@arm.com                mshr_misses[pkt->cmdToIndex()][pkt->req->masterId()]++;
78212724Snikos.nikoleris@arm.com
78312724Snikos.nikoleris@arm.com                // allocate an MSHR and return it, note
78412724Snikos.nikoleris@arm.com                // that we send the packet straight away, so do not
78512724Snikos.nikoleris@arm.com                // schedule the send
78612724Snikos.nikoleris@arm.com                return allocateMissBuffer(pkt, curTick(), false);
78712724Snikos.nikoleris@arm.com            } else {
78812724Snikos.nikoleris@arm.com                // free the request and packet
78912724Snikos.nikoleris@arm.com                delete pkt;
79012724Snikos.nikoleris@arm.com            }
79112724Snikos.nikoleris@arm.com        }
79212724Snikos.nikoleris@arm.com    }
79312724Snikos.nikoleris@arm.com
79412724Snikos.nikoleris@arm.com    return nullptr;
79512724Snikos.nikoleris@arm.com}
79612724Snikos.nikoleris@arm.com
79712724Snikos.nikoleris@arm.comvoid
79812724Snikos.nikoleris@arm.comBaseCache::satisfyRequest(PacketPtr pkt, CacheBlk *blk, bool, bool)
79912724Snikos.nikoleris@arm.com{
80012724Snikos.nikoleris@arm.com    assert(pkt->isRequest());
80112724Snikos.nikoleris@arm.com
80212724Snikos.nikoleris@arm.com    assert(blk && blk->isValid());
80312724Snikos.nikoleris@arm.com    // Occasionally this is not true... if we are a lower-level cache
80412724Snikos.nikoleris@arm.com    // satisfying a string of Read and ReadEx requests from
80512724Snikos.nikoleris@arm.com    // upper-level caches, a Read will mark the block as shared but we
80612724Snikos.nikoleris@arm.com    // can satisfy a following ReadEx anyway since we can rely on the
80712724Snikos.nikoleris@arm.com    // Read requester(s) to have buffered the ReadEx snoop and to
80812724Snikos.nikoleris@arm.com    // invalidate their blocks after receiving them.
80912724Snikos.nikoleris@arm.com    // assert(!pkt->needsWritable() || blk->isWritable());
81012724Snikos.nikoleris@arm.com    assert(pkt->getOffset(blkSize) + pkt->getSize() <= blkSize);
81112724Snikos.nikoleris@arm.com
81212724Snikos.nikoleris@arm.com    // Check RMW operations first since both isRead() and
81312724Snikos.nikoleris@arm.com    // isWrite() will be true for them
81412724Snikos.nikoleris@arm.com    if (pkt->cmd == MemCmd::SwapReq) {
81512766Sqtt2@cornell.edu        if (pkt->isAtomicOp()) {
81612766Sqtt2@cornell.edu            // extract data from cache and save it into the data field in
81712766Sqtt2@cornell.edu            // the packet as a return value from this atomic op
81812766Sqtt2@cornell.edu            int offset = tags->extractBlkOffset(pkt->getAddr());
81912766Sqtt2@cornell.edu            uint8_t *blk_data = blk->data + offset;
82013377Sodanrc@yahoo.com.br            pkt->setData(blk_data);
82112766Sqtt2@cornell.edu
82212766Sqtt2@cornell.edu            // execute AMO operation
82312766Sqtt2@cornell.edu            (*(pkt->getAtomicOp()))(blk_data);
82412766Sqtt2@cornell.edu
82512766Sqtt2@cornell.edu            // set block status to dirty
82612766Sqtt2@cornell.edu            blk->status |= BlkDirty;
82712766Sqtt2@cornell.edu        } else {
82812766Sqtt2@cornell.edu            cmpAndSwap(blk, pkt);
82912766Sqtt2@cornell.edu        }
83012724Snikos.nikoleris@arm.com    } else if (pkt->isWrite()) {
83112724Snikos.nikoleris@arm.com        // we have the block in a writable state and can go ahead,
83212724Snikos.nikoleris@arm.com        // note that the line may be also be considered writable in
83312724Snikos.nikoleris@arm.com        // downstream caches along the path to memory, but always
83412724Snikos.nikoleris@arm.com        // Exclusive, and never Modified
83512724Snikos.nikoleris@arm.com        assert(blk->isWritable());
83612724Snikos.nikoleris@arm.com        // Write or WriteLine at the first cache with block in writable state
83712724Snikos.nikoleris@arm.com        if (blk->checkWrite(pkt)) {
83812724Snikos.nikoleris@arm.com            pkt->writeDataToBlock(blk->data, blkSize);
83912724Snikos.nikoleris@arm.com        }
84012724Snikos.nikoleris@arm.com        // Always mark the line as dirty (and thus transition to the
84112724Snikos.nikoleris@arm.com        // Modified state) even if we are a failed StoreCond so we
84212724Snikos.nikoleris@arm.com        // supply data to any snoops that have appended themselves to
84312724Snikos.nikoleris@arm.com        // this cache before knowing the store will fail.
84412724Snikos.nikoleris@arm.com        blk->status |= BlkDirty;
84512724Snikos.nikoleris@arm.com        DPRINTF(CacheVerbose, "%s for %s (write)\n", __func__, pkt->print());
84612724Snikos.nikoleris@arm.com    } else if (pkt->isRead()) {
84712724Snikos.nikoleris@arm.com        if (pkt->isLLSC()) {
84812724Snikos.nikoleris@arm.com            blk->trackLoadLocked(pkt);
84912724Snikos.nikoleris@arm.com        }
85012724Snikos.nikoleris@arm.com
85112724Snikos.nikoleris@arm.com        // all read responses have a data payload
85212724Snikos.nikoleris@arm.com        assert(pkt->hasRespData());
85312724Snikos.nikoleris@arm.com        pkt->setDataFromBlock(blk->data, blkSize);
85412724Snikos.nikoleris@arm.com    } else if (pkt->isUpgrade()) {
85512724Snikos.nikoleris@arm.com        // sanity check
85612724Snikos.nikoleris@arm.com        assert(!pkt->hasSharers());
85712724Snikos.nikoleris@arm.com
85812724Snikos.nikoleris@arm.com        if (blk->isDirty()) {
85912724Snikos.nikoleris@arm.com            // we were in the Owned state, and a cache above us that
86012724Snikos.nikoleris@arm.com            // has the line in Shared state needs to be made aware
86112724Snikos.nikoleris@arm.com            // that the data it already has is in fact dirty
86212724Snikos.nikoleris@arm.com            pkt->setCacheResponding();
86312724Snikos.nikoleris@arm.com            blk->status &= ~BlkDirty;
86412724Snikos.nikoleris@arm.com        }
86512794Snikos.nikoleris@arm.com    } else if (pkt->isClean()) {
86612794Snikos.nikoleris@arm.com        blk->status &= ~BlkDirty;
86712724Snikos.nikoleris@arm.com    } else {
86812724Snikos.nikoleris@arm.com        assert(pkt->isInvalidate());
86912724Snikos.nikoleris@arm.com        invalidateBlock(blk);
87012724Snikos.nikoleris@arm.com        DPRINTF(CacheVerbose, "%s for %s (invalidation)\n", __func__,
87112724Snikos.nikoleris@arm.com                pkt->print());
87212724Snikos.nikoleris@arm.com    }
87312724Snikos.nikoleris@arm.com}
87412724Snikos.nikoleris@arm.com
87512724Snikos.nikoleris@arm.com/////////////////////////////////////////////////////
87612724Snikos.nikoleris@arm.com//
87712724Snikos.nikoleris@arm.com// Access path: requests coming in from the CPU side
87812724Snikos.nikoleris@arm.com//
87912724Snikos.nikoleris@arm.com/////////////////////////////////////////////////////
88013418Sodanrc@yahoo.com.brCycles
88113749Sodanrc@yahoo.com.brBaseCache::calculateTagOnlyLatency(const uint32_t delay,
88213749Sodanrc@yahoo.com.br                                   const Cycles lookup_lat) const
88313749Sodanrc@yahoo.com.br{
88413749Sodanrc@yahoo.com.br    // A tag-only access has to wait for the packet to arrive in order to
88513749Sodanrc@yahoo.com.br    // perform the tag lookup.
88613749Sodanrc@yahoo.com.br    return ticksToCycles(delay) + lookup_lat;
88713749Sodanrc@yahoo.com.br}
88813749Sodanrc@yahoo.com.br
88913749Sodanrc@yahoo.com.brCycles
89013746Sodanrc@yahoo.com.brBaseCache::calculateAccessLatency(const CacheBlk* blk, const uint32_t delay,
89113418Sodanrc@yahoo.com.br                                  const Cycles lookup_lat) const
89213418Sodanrc@yahoo.com.br{
89313746Sodanrc@yahoo.com.br    Cycles lat(0);
89413418Sodanrc@yahoo.com.br
89513418Sodanrc@yahoo.com.br    if (blk != nullptr) {
89613746Sodanrc@yahoo.com.br        // As soon as the access arrives, for sequential accesses first access
89713746Sodanrc@yahoo.com.br        // tags, then the data entry. In the case of parallel accesses the
89813746Sodanrc@yahoo.com.br        // latency is dictated by the slowest of tag and data latencies.
89913418Sodanrc@yahoo.com.br        if (sequentialAccess) {
90013746Sodanrc@yahoo.com.br            lat = ticksToCycles(delay) + lookup_lat + dataLatency;
90113418Sodanrc@yahoo.com.br        } else {
90213746Sodanrc@yahoo.com.br            lat = ticksToCycles(delay) + std::max(lookup_lat, dataLatency);
90313418Sodanrc@yahoo.com.br        }
90413418Sodanrc@yahoo.com.br
90513418Sodanrc@yahoo.com.br        // Check if the block to be accessed is available. If not, apply the
90613477Sodanrc@yahoo.com.br        // access latency on top of when the block is ready to be accessed.
90713746Sodanrc@yahoo.com.br        const Tick tick = curTick() + delay;
90813477Sodanrc@yahoo.com.br        const Tick when_ready = blk->getWhenReady();
90913746Sodanrc@yahoo.com.br        if (when_ready > tick &&
91013746Sodanrc@yahoo.com.br            ticksToCycles(when_ready - tick) > lat) {
91113746Sodanrc@yahoo.com.br            lat += ticksToCycles(when_ready - tick);
91213418Sodanrc@yahoo.com.br        }
91313746Sodanrc@yahoo.com.br    } else {
91413749Sodanrc@yahoo.com.br        // In case of a miss, we neglect the data access in a parallel
91513749Sodanrc@yahoo.com.br        // configuration (i.e., the data access will be stopped as soon as
91613749Sodanrc@yahoo.com.br        // we find out it is a miss), and use the tag-only latency.
91713749Sodanrc@yahoo.com.br        lat = calculateTagOnlyLatency(delay, lookup_lat);
91813418Sodanrc@yahoo.com.br    }
91913418Sodanrc@yahoo.com.br
92013418Sodanrc@yahoo.com.br    return lat;
92113418Sodanrc@yahoo.com.br}
92212724Snikos.nikoleris@arm.com
92312724Snikos.nikoleris@arm.combool
92412724Snikos.nikoleris@arm.comBaseCache::access(PacketPtr pkt, CacheBlk *&blk, Cycles &lat,
92512724Snikos.nikoleris@arm.com                  PacketList &writebacks)
92612724Snikos.nikoleris@arm.com{
92712724Snikos.nikoleris@arm.com    // sanity check
92812724Snikos.nikoleris@arm.com    assert(pkt->isRequest());
92912724Snikos.nikoleris@arm.com
93012724Snikos.nikoleris@arm.com    chatty_assert(!(isReadOnly && pkt->isWrite()),
93112724Snikos.nikoleris@arm.com                  "Should never see a write in a read-only cache %s\n",
93212724Snikos.nikoleris@arm.com                  name());
93312724Snikos.nikoleris@arm.com
93413418Sodanrc@yahoo.com.br    // Access block in the tags
93513418Sodanrc@yahoo.com.br    Cycles tag_latency(0);
93613418Sodanrc@yahoo.com.br    blk = tags->accessBlock(pkt->getAddr(), pkt->isSecure(), tag_latency);
93713418Sodanrc@yahoo.com.br
93812724Snikos.nikoleris@arm.com    DPRINTF(Cache, "%s for %s %s\n", __func__, pkt->print(),
93912724Snikos.nikoleris@arm.com            blk ? "hit " + blk->print() : "miss");
94012724Snikos.nikoleris@arm.com
94112724Snikos.nikoleris@arm.com    if (pkt->req->isCacheMaintenance()) {
94212724Snikos.nikoleris@arm.com        // A cache maintenance operation is always forwarded to the
94312724Snikos.nikoleris@arm.com        // memory below even if the block is found in dirty state.
94412724Snikos.nikoleris@arm.com
94512724Snikos.nikoleris@arm.com        // We defer any changes to the state of the block until we
94612724Snikos.nikoleris@arm.com        // create and mark as in service the mshr for the downstream
94712724Snikos.nikoleris@arm.com        // packet.
94813749Sodanrc@yahoo.com.br
94913749Sodanrc@yahoo.com.br        // Calculate access latency on top of when the packet arrives. This
95013749Sodanrc@yahoo.com.br        // takes into account the bus delay.
95113749Sodanrc@yahoo.com.br        lat = calculateTagOnlyLatency(pkt->headerDelay, tag_latency);
95213749Sodanrc@yahoo.com.br
95312724Snikos.nikoleris@arm.com        return false;
95412724Snikos.nikoleris@arm.com    }
95512724Snikos.nikoleris@arm.com
95612724Snikos.nikoleris@arm.com    if (pkt->isEviction()) {
95712724Snikos.nikoleris@arm.com        // We check for presence of block in above caches before issuing
95812724Snikos.nikoleris@arm.com        // Writeback or CleanEvict to write buffer. Therefore the only
95912724Snikos.nikoleris@arm.com        // possible cases can be of a CleanEvict packet coming from above
96012724Snikos.nikoleris@arm.com        // encountering a Writeback generated in this cache peer cache and
96112724Snikos.nikoleris@arm.com        // waiting in the write buffer. Cases of upper level peer caches
96212724Snikos.nikoleris@arm.com        // generating CleanEvict and Writeback or simply CleanEvict and
96312724Snikos.nikoleris@arm.com        // CleanEvict almost simultaneously will be caught by snoops sent out
96412724Snikos.nikoleris@arm.com        // by crossbar.
96512724Snikos.nikoleris@arm.com        WriteQueueEntry *wb_entry = writeBuffer.findMatch(pkt->getAddr(),
96612724Snikos.nikoleris@arm.com                                                          pkt->isSecure());
96712724Snikos.nikoleris@arm.com        if (wb_entry) {
96812724Snikos.nikoleris@arm.com            assert(wb_entry->getNumTargets() == 1);
96912724Snikos.nikoleris@arm.com            PacketPtr wbPkt = wb_entry->getTarget()->pkt;
97012724Snikos.nikoleris@arm.com            assert(wbPkt->isWriteback());
97112724Snikos.nikoleris@arm.com
97212724Snikos.nikoleris@arm.com            if (pkt->isCleanEviction()) {
97312724Snikos.nikoleris@arm.com                // The CleanEvict and WritebackClean snoops into other
97412724Snikos.nikoleris@arm.com                // peer caches of the same level while traversing the
97512724Snikos.nikoleris@arm.com                // crossbar. If a copy of the block is found, the
97612724Snikos.nikoleris@arm.com                // packet is deleted in the crossbar. Hence, none of
97712724Snikos.nikoleris@arm.com                // the other upper level caches connected to this
97812724Snikos.nikoleris@arm.com                // cache have the block, so we can clear the
97912724Snikos.nikoleris@arm.com                // BLOCK_CACHED flag in the Writeback if set and
98012724Snikos.nikoleris@arm.com                // discard the CleanEvict by returning true.
98112724Snikos.nikoleris@arm.com                wbPkt->clearBlockCached();
98213749Sodanrc@yahoo.com.br
98313749Sodanrc@yahoo.com.br                // A clean evict does not need to access the data array
98413749Sodanrc@yahoo.com.br                lat = calculateTagOnlyLatency(pkt->headerDelay, tag_latency);
98513749Sodanrc@yahoo.com.br
98612724Snikos.nikoleris@arm.com                return true;
98712724Snikos.nikoleris@arm.com            } else {
98812724Snikos.nikoleris@arm.com                assert(pkt->cmd == MemCmd::WritebackDirty);
98912724Snikos.nikoleris@arm.com                // Dirty writeback from above trumps our clean
99012724Snikos.nikoleris@arm.com                // writeback... discard here
99112724Snikos.nikoleris@arm.com                // Note: markInService will remove entry from writeback buffer.
99212724Snikos.nikoleris@arm.com                markInService(wb_entry);
99312724Snikos.nikoleris@arm.com                delete wbPkt;
99412724Snikos.nikoleris@arm.com            }
99512724Snikos.nikoleris@arm.com        }
99612724Snikos.nikoleris@arm.com    }
99712724Snikos.nikoleris@arm.com
99812724Snikos.nikoleris@arm.com    // Writeback handling is special case.  We can write the block into
99912724Snikos.nikoleris@arm.com    // the cache without having a writeable copy (or any copy at all).
100012724Snikos.nikoleris@arm.com    if (pkt->isWriteback()) {
100112724Snikos.nikoleris@arm.com        assert(blkSize == pkt->getSize());
100212724Snikos.nikoleris@arm.com
100312724Snikos.nikoleris@arm.com        // we could get a clean writeback while we are having
100412724Snikos.nikoleris@arm.com        // outstanding accesses to a block, do the simple thing for
100512724Snikos.nikoleris@arm.com        // now and drop the clean writeback so that we do not upset
100612724Snikos.nikoleris@arm.com        // any ordering/decisions about ownership already taken
100712724Snikos.nikoleris@arm.com        if (pkt->cmd == MemCmd::WritebackClean &&
100812724Snikos.nikoleris@arm.com            mshrQueue.findMatch(pkt->getAddr(), pkt->isSecure())) {
100912724Snikos.nikoleris@arm.com            DPRINTF(Cache, "Clean writeback %#llx to block with MSHR, "
101012724Snikos.nikoleris@arm.com                    "dropping\n", pkt->getAddr());
101113749Sodanrc@yahoo.com.br
101213749Sodanrc@yahoo.com.br            // A writeback searches for the block, then writes the data.
101313749Sodanrc@yahoo.com.br            // As the writeback is being dropped, the data is not touched,
101413749Sodanrc@yahoo.com.br            // and we just had to wait for the time to find a match in the
101513749Sodanrc@yahoo.com.br            // MSHR. As of now assume a mshr queue search takes as long as
101613749Sodanrc@yahoo.com.br            // a tag lookup for simplicity.
101713749Sodanrc@yahoo.com.br            lat = calculateTagOnlyLatency(pkt->headerDelay, tag_latency);
101813749Sodanrc@yahoo.com.br
101912724Snikos.nikoleris@arm.com            return true;
102012724Snikos.nikoleris@arm.com        }
102112724Snikos.nikoleris@arm.com
102212724Snikos.nikoleris@arm.com        if (!blk) {
102312724Snikos.nikoleris@arm.com            // need to do a replacement
102412754Sodanrc@yahoo.com.br            blk = allocateBlock(pkt, writebacks);
102512724Snikos.nikoleris@arm.com            if (!blk) {
102612724Snikos.nikoleris@arm.com                // no replaceable block available: give up, fwd to next level.
102712724Snikos.nikoleris@arm.com                incMissCount(pkt);
102813749Sodanrc@yahoo.com.br
102913749Sodanrc@yahoo.com.br                // A writeback searches for the block, then writes the data.
103013749Sodanrc@yahoo.com.br                // As the block could not be found, it was a tag-only access.
103113749Sodanrc@yahoo.com.br                lat = calculateTagOnlyLatency(pkt->headerDelay, tag_latency);
103213749Sodanrc@yahoo.com.br
103312724Snikos.nikoleris@arm.com                return false;
103412724Snikos.nikoleris@arm.com            }
103512724Snikos.nikoleris@arm.com
103613445Sodanrc@yahoo.com.br            blk->status |= BlkReadable;
103712724Snikos.nikoleris@arm.com        }
103812724Snikos.nikoleris@arm.com        // only mark the block dirty if we got a writeback command,
103912724Snikos.nikoleris@arm.com        // and leave it as is for a clean writeback
104012724Snikos.nikoleris@arm.com        if (pkt->cmd == MemCmd::WritebackDirty) {
104112724Snikos.nikoleris@arm.com            // TODO: the coherent cache can assert(!blk->isDirty());
104212724Snikos.nikoleris@arm.com            blk->status |= BlkDirty;
104312724Snikos.nikoleris@arm.com        }
104412724Snikos.nikoleris@arm.com        // if the packet does not have sharers, it is passing
104512724Snikos.nikoleris@arm.com        // writable, and we got the writeback in Modified or Exclusive
104612724Snikos.nikoleris@arm.com        // state, if not we are in the Owned or Shared state
104712724Snikos.nikoleris@arm.com        if (!pkt->hasSharers()) {
104812724Snikos.nikoleris@arm.com            blk->status |= BlkWritable;
104912724Snikos.nikoleris@arm.com        }
105012724Snikos.nikoleris@arm.com        // nothing else to do; writeback doesn't expect response
105112724Snikos.nikoleris@arm.com        assert(!pkt->needsResponse());
105212724Snikos.nikoleris@arm.com        pkt->writeDataToBlock(blk->data, blkSize);
105312724Snikos.nikoleris@arm.com        DPRINTF(Cache, "%s new state is %s\n", __func__, blk->print());
105412724Snikos.nikoleris@arm.com        incHitCount(pkt);
105513748Sodanrc@yahoo.com.br
105613765Sodanrc@yahoo.com.br        // A writeback searches for the block, then writes the data
105713765Sodanrc@yahoo.com.br        lat = calculateAccessLatency(blk, pkt->headerDelay, tag_latency);
105813765Sodanrc@yahoo.com.br
105913748Sodanrc@yahoo.com.br        // When the packet metadata arrives, the tag lookup will be done while
106013748Sodanrc@yahoo.com.br        // the payload is arriving. Then the block will be ready to access as
106113748Sodanrc@yahoo.com.br        // soon as the fill is done
106213477Sodanrc@yahoo.com.br        blk->setWhenReady(clockEdge(fillLatency) + pkt->headerDelay +
106313748Sodanrc@yahoo.com.br            std::max(cyclesToTicks(tag_latency), (uint64_t)pkt->payloadDelay));
106413749Sodanrc@yahoo.com.br
106512724Snikos.nikoleris@arm.com        return true;
106612724Snikos.nikoleris@arm.com    } else if (pkt->cmd == MemCmd::CleanEvict) {
106713749Sodanrc@yahoo.com.br        // A CleanEvict does not need to access the data array
106813749Sodanrc@yahoo.com.br        lat = calculateTagOnlyLatency(pkt->headerDelay, tag_latency);
106913749Sodanrc@yahoo.com.br
107012724Snikos.nikoleris@arm.com        if (blk) {
107112724Snikos.nikoleris@arm.com            // Found the block in the tags, need to stop CleanEvict from
107212724Snikos.nikoleris@arm.com            // propagating further down the hierarchy. Returning true will
107312724Snikos.nikoleris@arm.com            // treat the CleanEvict like a satisfied write request and delete
107412724Snikos.nikoleris@arm.com            // it.
107512724Snikos.nikoleris@arm.com            return true;
107612724Snikos.nikoleris@arm.com        }
107712724Snikos.nikoleris@arm.com        // We didn't find the block here, propagate the CleanEvict further
107812724Snikos.nikoleris@arm.com        // down the memory hierarchy. Returning false will treat the CleanEvict
107912724Snikos.nikoleris@arm.com        // like a Writeback which could not find a replaceable block so has to
108012724Snikos.nikoleris@arm.com        // go to next level.
108112724Snikos.nikoleris@arm.com        return false;
108212724Snikos.nikoleris@arm.com    } else if (pkt->cmd == MemCmd::WriteClean) {
108312724Snikos.nikoleris@arm.com        // WriteClean handling is a special case. We can allocate a
108412724Snikos.nikoleris@arm.com        // block directly if it doesn't exist and we can update the
108512724Snikos.nikoleris@arm.com        // block immediately. The WriteClean transfers the ownership
108612724Snikos.nikoleris@arm.com        // of the block as well.
108712724Snikos.nikoleris@arm.com        assert(blkSize == pkt->getSize());
108812724Snikos.nikoleris@arm.com
108912724Snikos.nikoleris@arm.com        if (!blk) {
109012724Snikos.nikoleris@arm.com            if (pkt->writeThrough()) {
109113749Sodanrc@yahoo.com.br                // A writeback searches for the block, then writes the data.
109213749Sodanrc@yahoo.com.br                // As the block could not be found, it was a tag-only access.
109313749Sodanrc@yahoo.com.br                lat = calculateTagOnlyLatency(pkt->headerDelay, tag_latency);
109413749Sodanrc@yahoo.com.br
109512724Snikos.nikoleris@arm.com                // if this is a write through packet, we don't try to
109612724Snikos.nikoleris@arm.com                // allocate if the block is not present
109712724Snikos.nikoleris@arm.com                return false;
109812724Snikos.nikoleris@arm.com            } else {
109912724Snikos.nikoleris@arm.com                // a writeback that misses needs to allocate a new block
110012754Sodanrc@yahoo.com.br                blk = allocateBlock(pkt, writebacks);
110112724Snikos.nikoleris@arm.com                if (!blk) {
110212724Snikos.nikoleris@arm.com                    // no replaceable block available: give up, fwd to
110312724Snikos.nikoleris@arm.com                    // next level.
110412724Snikos.nikoleris@arm.com                    incMissCount(pkt);
110513749Sodanrc@yahoo.com.br
110613749Sodanrc@yahoo.com.br                    // A writeback searches for the block, then writes the
110713749Sodanrc@yahoo.com.br                    // data. As the block could not be found, it was a tag-only
110813749Sodanrc@yahoo.com.br                    // access.
110913749Sodanrc@yahoo.com.br                    lat = calculateTagOnlyLatency(pkt->headerDelay,
111013749Sodanrc@yahoo.com.br                                                  tag_latency);
111113749Sodanrc@yahoo.com.br
111212724Snikos.nikoleris@arm.com                    return false;
111312724Snikos.nikoleris@arm.com                }
111412724Snikos.nikoleris@arm.com
111513445Sodanrc@yahoo.com.br                blk->status |= BlkReadable;
111612724Snikos.nikoleris@arm.com            }
111712724Snikos.nikoleris@arm.com        }
111812724Snikos.nikoleris@arm.com
111912724Snikos.nikoleris@arm.com        // at this point either this is a writeback or a write-through
112012724Snikos.nikoleris@arm.com        // write clean operation and the block is already in this
112112724Snikos.nikoleris@arm.com        // cache, we need to update the data and the block flags
112212724Snikos.nikoleris@arm.com        assert(blk);
112312724Snikos.nikoleris@arm.com        // TODO: the coherent cache can assert(!blk->isDirty());
112412724Snikos.nikoleris@arm.com        if (!pkt->writeThrough()) {
112512724Snikos.nikoleris@arm.com            blk->status |= BlkDirty;
112612724Snikos.nikoleris@arm.com        }
112712724Snikos.nikoleris@arm.com        // nothing else to do; writeback doesn't expect response
112812724Snikos.nikoleris@arm.com        assert(!pkt->needsResponse());
112912724Snikos.nikoleris@arm.com        pkt->writeDataToBlock(blk->data, blkSize);
113012724Snikos.nikoleris@arm.com        DPRINTF(Cache, "%s new state is %s\n", __func__, blk->print());
113112724Snikos.nikoleris@arm.com
113212724Snikos.nikoleris@arm.com        incHitCount(pkt);
113313748Sodanrc@yahoo.com.br
113413765Sodanrc@yahoo.com.br        // A writeback searches for the block, then writes the data
113513765Sodanrc@yahoo.com.br        lat = calculateAccessLatency(blk, pkt->headerDelay, tag_latency);
113613765Sodanrc@yahoo.com.br
113713748Sodanrc@yahoo.com.br        // When the packet metadata arrives, the tag lookup will be done while
113813748Sodanrc@yahoo.com.br        // the payload is arriving. Then the block will be ready to access as
113913748Sodanrc@yahoo.com.br        // soon as the fill is done
114013477Sodanrc@yahoo.com.br        blk->setWhenReady(clockEdge(fillLatency) + pkt->headerDelay +
114113748Sodanrc@yahoo.com.br            std::max(cyclesToTicks(tag_latency), (uint64_t)pkt->payloadDelay));
114213748Sodanrc@yahoo.com.br
114312724Snikos.nikoleris@arm.com        // if this a write-through packet it will be sent to cache
114412724Snikos.nikoleris@arm.com        // below
114512724Snikos.nikoleris@arm.com        return !pkt->writeThrough();
114612724Snikos.nikoleris@arm.com    } else if (blk && (pkt->needsWritable() ? blk->isWritable() :
114712724Snikos.nikoleris@arm.com                       blk->isReadable())) {
114812724Snikos.nikoleris@arm.com        // OK to satisfy access
114912724Snikos.nikoleris@arm.com        incHitCount(pkt);
115012724Snikos.nikoleris@arm.com
115113749Sodanrc@yahoo.com.br        // Calculate access latency based on the need to access the data array
115213749Sodanrc@yahoo.com.br        if (pkt->isRead() || pkt->isWrite()) {
115313749Sodanrc@yahoo.com.br            lat = calculateAccessLatency(blk, pkt->headerDelay, tag_latency);
115413749Sodanrc@yahoo.com.br        } else {
115513749Sodanrc@yahoo.com.br            lat = calculateTagOnlyLatency(pkt->headerDelay, tag_latency);
115613749Sodanrc@yahoo.com.br        }
115713749Sodanrc@yahoo.com.br
115813765Sodanrc@yahoo.com.br        satisfyRequest(pkt, blk);
115913765Sodanrc@yahoo.com.br        maintainClusivity(pkt->fromCache(), blk);
116013765Sodanrc@yahoo.com.br
116112724Snikos.nikoleris@arm.com        return true;
116212724Snikos.nikoleris@arm.com    }
116312724Snikos.nikoleris@arm.com
116412724Snikos.nikoleris@arm.com    // Can't satisfy access normally... either no block (blk == nullptr)
116512724Snikos.nikoleris@arm.com    // or have block but need writable
116612724Snikos.nikoleris@arm.com
116712724Snikos.nikoleris@arm.com    incMissCount(pkt);
116812724Snikos.nikoleris@arm.com
116913749Sodanrc@yahoo.com.br    lat = calculateAccessLatency(blk, pkt->headerDelay, tag_latency);
117013749Sodanrc@yahoo.com.br
117112724Snikos.nikoleris@arm.com    if (!blk && pkt->isLLSC() && pkt->isWrite()) {
117212724Snikos.nikoleris@arm.com        // complete miss on store conditional... just give up now
117312724Snikos.nikoleris@arm.com        pkt->req->setExtraData(0);
117412724Snikos.nikoleris@arm.com        return true;
117512724Snikos.nikoleris@arm.com    }
117612724Snikos.nikoleris@arm.com
117712724Snikos.nikoleris@arm.com    return false;
117812724Snikos.nikoleris@arm.com}
117912724Snikos.nikoleris@arm.com
118012724Snikos.nikoleris@arm.comvoid
118112724Snikos.nikoleris@arm.comBaseCache::maintainClusivity(bool from_cache, CacheBlk *blk)
118212724Snikos.nikoleris@arm.com{
118312724Snikos.nikoleris@arm.com    if (from_cache && blk && blk->isValid() && !blk->isDirty() &&
118412724Snikos.nikoleris@arm.com        clusivity == Enums::mostly_excl) {
118512724Snikos.nikoleris@arm.com        // if we have responded to a cache, and our block is still
118612724Snikos.nikoleris@arm.com        // valid, but not dirty, and this cache is mostly exclusive
118712724Snikos.nikoleris@arm.com        // with respect to the cache above, drop the block
118812724Snikos.nikoleris@arm.com        invalidateBlock(blk);
118912724Snikos.nikoleris@arm.com    }
119012724Snikos.nikoleris@arm.com}
119112724Snikos.nikoleris@arm.com
119212724Snikos.nikoleris@arm.comCacheBlk*
119312724Snikos.nikoleris@arm.comBaseCache::handleFill(PacketPtr pkt, CacheBlk *blk, PacketList &writebacks,
119412724Snikos.nikoleris@arm.com                      bool allocate)
119512724Snikos.nikoleris@arm.com{
119613350Snikos.nikoleris@arm.com    assert(pkt->isResponse());
119712724Snikos.nikoleris@arm.com    Addr addr = pkt->getAddr();
119812724Snikos.nikoleris@arm.com    bool is_secure = pkt->isSecure();
119912724Snikos.nikoleris@arm.com#if TRACING_ON
120012724Snikos.nikoleris@arm.com    CacheBlk::State old_state = blk ? blk->status : 0;
120112724Snikos.nikoleris@arm.com#endif
120212724Snikos.nikoleris@arm.com
120312724Snikos.nikoleris@arm.com    // When handling a fill, we should have no writes to this line.
120412724Snikos.nikoleris@arm.com    assert(addr == pkt->getBlockAddr(blkSize));
120512724Snikos.nikoleris@arm.com    assert(!writeBuffer.findMatch(addr, is_secure));
120612724Snikos.nikoleris@arm.com
120712724Snikos.nikoleris@arm.com    if (!blk) {
120812724Snikos.nikoleris@arm.com        // better have read new data...
120913350Snikos.nikoleris@arm.com        assert(pkt->hasData() || pkt->cmd == MemCmd::InvalidateResp);
121012724Snikos.nikoleris@arm.com
121112724Snikos.nikoleris@arm.com        // need to do a replacement if allocating, otherwise we stick
121212724Snikos.nikoleris@arm.com        // with the temporary storage
121312754Sodanrc@yahoo.com.br        blk = allocate ? allocateBlock(pkt, writebacks) : nullptr;
121412724Snikos.nikoleris@arm.com
121512724Snikos.nikoleris@arm.com        if (!blk) {
121612724Snikos.nikoleris@arm.com            // No replaceable block or a mostly exclusive
121712724Snikos.nikoleris@arm.com            // cache... just use temporary storage to complete the
121812724Snikos.nikoleris@arm.com            // current request and then get rid of it
121912724Snikos.nikoleris@arm.com            blk = tempBlock;
122012730Sodanrc@yahoo.com.br            tempBlock->insert(addr, is_secure);
122112724Snikos.nikoleris@arm.com            DPRINTF(Cache, "using temp block for %#llx (%s)\n", addr,
122212724Snikos.nikoleris@arm.com                    is_secure ? "s" : "ns");
122312724Snikos.nikoleris@arm.com        }
122412724Snikos.nikoleris@arm.com    } else {
122512724Snikos.nikoleris@arm.com        // existing block... probably an upgrade
122612724Snikos.nikoleris@arm.com        // don't clear block status... if block is already dirty we
122712724Snikos.nikoleris@arm.com        // don't want to lose that
122812724Snikos.nikoleris@arm.com    }
122912724Snikos.nikoleris@arm.com
123013445Sodanrc@yahoo.com.br    // Block is guaranteed to be valid at this point
123113445Sodanrc@yahoo.com.br    assert(blk->isValid());
123213445Sodanrc@yahoo.com.br    assert(blk->isSecure() == is_secure);
123313445Sodanrc@yahoo.com.br    assert(regenerateBlkAddr(blk) == addr);
123413445Sodanrc@yahoo.com.br
123513445Sodanrc@yahoo.com.br    blk->status |= BlkReadable;
123612724Snikos.nikoleris@arm.com
123712724Snikos.nikoleris@arm.com    // sanity check for whole-line writes, which should always be
123812724Snikos.nikoleris@arm.com    // marked as writable as part of the fill, and then later marked
123912724Snikos.nikoleris@arm.com    // dirty as part of satisfyRequest
124013350Snikos.nikoleris@arm.com    if (pkt->cmd == MemCmd::InvalidateResp) {
124112724Snikos.nikoleris@arm.com        assert(!pkt->hasSharers());
124212724Snikos.nikoleris@arm.com    }
124312724Snikos.nikoleris@arm.com
124412724Snikos.nikoleris@arm.com    // here we deal with setting the appropriate state of the line,
124512724Snikos.nikoleris@arm.com    // and we start by looking at the hasSharers flag, and ignore the
124612724Snikos.nikoleris@arm.com    // cacheResponding flag (normally signalling dirty data) if the
124712724Snikos.nikoleris@arm.com    // packet has sharers, thus the line is never allocated as Owned
124812724Snikos.nikoleris@arm.com    // (dirty but not writable), and always ends up being either
124912724Snikos.nikoleris@arm.com    // Shared, Exclusive or Modified, see Packet::setCacheResponding
125012724Snikos.nikoleris@arm.com    // for more details
125112724Snikos.nikoleris@arm.com    if (!pkt->hasSharers()) {
125212724Snikos.nikoleris@arm.com        // we could get a writable line from memory (rather than a
125312724Snikos.nikoleris@arm.com        // cache) even in a read-only cache, note that we set this bit
125412724Snikos.nikoleris@arm.com        // even for a read-only cache, possibly revisit this decision
125512724Snikos.nikoleris@arm.com        blk->status |= BlkWritable;
125612724Snikos.nikoleris@arm.com
125712724Snikos.nikoleris@arm.com        // check if we got this via cache-to-cache transfer (i.e., from a
125812724Snikos.nikoleris@arm.com        // cache that had the block in Modified or Owned state)
125912724Snikos.nikoleris@arm.com        if (pkt->cacheResponding()) {
126012724Snikos.nikoleris@arm.com            // we got the block in Modified state, and invalidated the
126112724Snikos.nikoleris@arm.com            // owners copy
126212724Snikos.nikoleris@arm.com            blk->status |= BlkDirty;
126312724Snikos.nikoleris@arm.com
126412724Snikos.nikoleris@arm.com            chatty_assert(!isReadOnly, "Should never see dirty snoop response "
126512724Snikos.nikoleris@arm.com                          "in read-only cache %s\n", name());
126612724Snikos.nikoleris@arm.com        }
126712724Snikos.nikoleris@arm.com    }
126812724Snikos.nikoleris@arm.com
126912724Snikos.nikoleris@arm.com    DPRINTF(Cache, "Block addr %#llx (%s) moving from state %x to %s\n",
127012724Snikos.nikoleris@arm.com            addr, is_secure ? "s" : "ns", old_state, blk->print());
127112724Snikos.nikoleris@arm.com
127212724Snikos.nikoleris@arm.com    // if we got new data, copy it in (checking for a read response
127312724Snikos.nikoleris@arm.com    // and a response that has data is the same in the end)
127412724Snikos.nikoleris@arm.com    if (pkt->isRead()) {
127512724Snikos.nikoleris@arm.com        // sanity checks
127612724Snikos.nikoleris@arm.com        assert(pkt->hasData());
127712724Snikos.nikoleris@arm.com        assert(pkt->getSize() == blkSize);
127812724Snikos.nikoleris@arm.com
127912724Snikos.nikoleris@arm.com        pkt->writeDataToBlock(blk->data, blkSize);
128012724Snikos.nikoleris@arm.com    }
128113750Sodanrc@yahoo.com.br    // The block will be ready when the payload arrives and the fill is done
128213750Sodanrc@yahoo.com.br    blk->setWhenReady(clockEdge(fillLatency) + pkt->headerDelay +
128313750Sodanrc@yahoo.com.br                      pkt->payloadDelay);
128412724Snikos.nikoleris@arm.com
128512724Snikos.nikoleris@arm.com    return blk;
128612724Snikos.nikoleris@arm.com}
128712724Snikos.nikoleris@arm.com
128812724Snikos.nikoleris@arm.comCacheBlk*
128912754Sodanrc@yahoo.com.brBaseCache::allocateBlock(const PacketPtr pkt, PacketList &writebacks)
129012724Snikos.nikoleris@arm.com{
129112754Sodanrc@yahoo.com.br    // Get address
129212754Sodanrc@yahoo.com.br    const Addr addr = pkt->getAddr();
129312754Sodanrc@yahoo.com.br
129412754Sodanrc@yahoo.com.br    // Get secure bit
129512754Sodanrc@yahoo.com.br    const bool is_secure = pkt->isSecure();
129612754Sodanrc@yahoo.com.br
129712724Snikos.nikoleris@arm.com    // Find replacement victim
129812744Sodanrc@yahoo.com.br    std::vector<CacheBlk*> evict_blks;
129912746Sodanrc@yahoo.com.br    CacheBlk *victim = tags->findVictim(addr, is_secure, evict_blks);
130012724Snikos.nikoleris@arm.com
130112724Snikos.nikoleris@arm.com    // It is valid to return nullptr if there is no victim
130212744Sodanrc@yahoo.com.br    if (!victim)
130312724Snikos.nikoleris@arm.com        return nullptr;
130412724Snikos.nikoleris@arm.com
130513222Sodanrc@yahoo.com.br    // Print victim block's information
130613222Sodanrc@yahoo.com.br    DPRINTF(CacheRepl, "Replacement victim: %s\n", victim->print());
130713222Sodanrc@yahoo.com.br
130812744Sodanrc@yahoo.com.br    // Check for transient state allocations. If any of the entries listed
130912744Sodanrc@yahoo.com.br    // for eviction has a transient state, the allocation fails
131012744Sodanrc@yahoo.com.br    for (const auto& blk : evict_blks) {
131112744Sodanrc@yahoo.com.br        if (blk->isValid()) {
131212744Sodanrc@yahoo.com.br            Addr repl_addr = regenerateBlkAddr(blk);
131312744Sodanrc@yahoo.com.br            MSHR *repl_mshr = mshrQueue.findMatch(repl_addr, blk->isSecure());
131412744Sodanrc@yahoo.com.br            if (repl_mshr) {
131512744Sodanrc@yahoo.com.br                // must be an outstanding upgrade or clean request
131612744Sodanrc@yahoo.com.br                // on a block we're about to replace...
131712744Sodanrc@yahoo.com.br                assert((!blk->isWritable() && repl_mshr->needsWritable()) ||
131812744Sodanrc@yahoo.com.br                       repl_mshr->isCleaning());
131912724Snikos.nikoleris@arm.com
132012744Sodanrc@yahoo.com.br                // too hard to replace block with transient state
132112744Sodanrc@yahoo.com.br                // allocation failed, block not inserted
132212744Sodanrc@yahoo.com.br                return nullptr;
132312744Sodanrc@yahoo.com.br            }
132412744Sodanrc@yahoo.com.br        }
132512744Sodanrc@yahoo.com.br    }
132612744Sodanrc@yahoo.com.br
132712744Sodanrc@yahoo.com.br    // The victim will be replaced by a new entry, so increase the replacement
132812744Sodanrc@yahoo.com.br    // counter if a valid block is being replaced
132912744Sodanrc@yahoo.com.br    if (victim->isValid()) {
133012744Sodanrc@yahoo.com.br        DPRINTF(Cache, "replacement: replacing %#llx (%s) with %#llx "
133112744Sodanrc@yahoo.com.br                "(%s): %s\n", regenerateBlkAddr(victim),
133212744Sodanrc@yahoo.com.br                victim->isSecure() ? "s" : "ns",
133312744Sodanrc@yahoo.com.br                addr, is_secure ? "s" : "ns",
133412744Sodanrc@yahoo.com.br                victim->isDirty() ? "writeback" : "clean");
133512744Sodanrc@yahoo.com.br
133612744Sodanrc@yahoo.com.br        replacements++;
133712744Sodanrc@yahoo.com.br    }
133812744Sodanrc@yahoo.com.br
133912744Sodanrc@yahoo.com.br    // Evict valid blocks associated to this victim block
134012744Sodanrc@yahoo.com.br    for (const auto& blk : evict_blks) {
134112744Sodanrc@yahoo.com.br        if (blk->isValid()) {
134212724Snikos.nikoleris@arm.com            if (blk->wasPrefetched()) {
134312724Snikos.nikoleris@arm.com                unusedPrefetches++;
134412724Snikos.nikoleris@arm.com            }
134512744Sodanrc@yahoo.com.br
134612724Snikos.nikoleris@arm.com            evictBlock(blk, writebacks);
134712724Snikos.nikoleris@arm.com        }
134812724Snikos.nikoleris@arm.com    }
134912724Snikos.nikoleris@arm.com
135012754Sodanrc@yahoo.com.br    // Insert new block at victimized entry
135113752Sodanrc@yahoo.com.br    tags->insertBlock(pkt, victim);
135212754Sodanrc@yahoo.com.br
135312744Sodanrc@yahoo.com.br    return victim;
135412724Snikos.nikoleris@arm.com}
135512724Snikos.nikoleris@arm.com
135612724Snikos.nikoleris@arm.comvoid
135712724Snikos.nikoleris@arm.comBaseCache::invalidateBlock(CacheBlk *blk)
135812724Snikos.nikoleris@arm.com{
135913376Sodanrc@yahoo.com.br    // If handling a block present in the Tags, let it do its invalidation
136013376Sodanrc@yahoo.com.br    // process, which will update stats and invalidate the block itself
136113376Sodanrc@yahoo.com.br    if (blk != tempBlock) {
136212724Snikos.nikoleris@arm.com        tags->invalidate(blk);
136313376Sodanrc@yahoo.com.br    } else {
136413376Sodanrc@yahoo.com.br        tempBlock->invalidate();
136513376Sodanrc@yahoo.com.br    }
136612724Snikos.nikoleris@arm.com}
136712724Snikos.nikoleris@arm.com
136813358Sodanrc@yahoo.com.brvoid
136913358Sodanrc@yahoo.com.brBaseCache::evictBlock(CacheBlk *blk, PacketList &writebacks)
137013358Sodanrc@yahoo.com.br{
137113358Sodanrc@yahoo.com.br    PacketPtr pkt = evictBlock(blk);
137213358Sodanrc@yahoo.com.br    if (pkt) {
137313358Sodanrc@yahoo.com.br        writebacks.push_back(pkt);
137413358Sodanrc@yahoo.com.br    }
137513358Sodanrc@yahoo.com.br}
137613358Sodanrc@yahoo.com.br
137712724Snikos.nikoleris@arm.comPacketPtr
137812724Snikos.nikoleris@arm.comBaseCache::writebackBlk(CacheBlk *blk)
137912724Snikos.nikoleris@arm.com{
138012724Snikos.nikoleris@arm.com    chatty_assert(!isReadOnly || writebackClean,
138112724Snikos.nikoleris@arm.com                  "Writeback from read-only cache");
138212724Snikos.nikoleris@arm.com    assert(blk && blk->isValid() && (blk->isDirty() || writebackClean));
138312724Snikos.nikoleris@arm.com
138412724Snikos.nikoleris@arm.com    writebacks[Request::wbMasterId]++;
138512724Snikos.nikoleris@arm.com
138612749Sgiacomo.travaglini@arm.com    RequestPtr req = std::make_shared<Request>(
138712749Sgiacomo.travaglini@arm.com        regenerateBlkAddr(blk), blkSize, 0, Request::wbMasterId);
138812749Sgiacomo.travaglini@arm.com
138912724Snikos.nikoleris@arm.com    if (blk->isSecure())
139012724Snikos.nikoleris@arm.com        req->setFlags(Request::SECURE);
139112724Snikos.nikoleris@arm.com
139212724Snikos.nikoleris@arm.com    req->taskId(blk->task_id);
139312724Snikos.nikoleris@arm.com
139412724Snikos.nikoleris@arm.com    PacketPtr pkt =
139512724Snikos.nikoleris@arm.com        new Packet(req, blk->isDirty() ?
139612724Snikos.nikoleris@arm.com                   MemCmd::WritebackDirty : MemCmd::WritebackClean);
139712724Snikos.nikoleris@arm.com
139812724Snikos.nikoleris@arm.com    DPRINTF(Cache, "Create Writeback %s writable: %d, dirty: %d\n",
139912724Snikos.nikoleris@arm.com            pkt->print(), blk->isWritable(), blk->isDirty());
140012724Snikos.nikoleris@arm.com
140112724Snikos.nikoleris@arm.com    if (blk->isWritable()) {
140212724Snikos.nikoleris@arm.com        // not asserting shared means we pass the block in modified
140312724Snikos.nikoleris@arm.com        // state, mark our own block non-writeable
140412724Snikos.nikoleris@arm.com        blk->status &= ~BlkWritable;
140512724Snikos.nikoleris@arm.com    } else {
140612724Snikos.nikoleris@arm.com        // we are in the Owned state, tell the receiver
140712724Snikos.nikoleris@arm.com        pkt->setHasSharers();
140812724Snikos.nikoleris@arm.com    }
140912724Snikos.nikoleris@arm.com
141012724Snikos.nikoleris@arm.com    // make sure the block is not marked dirty
141112724Snikos.nikoleris@arm.com    blk->status &= ~BlkDirty;
141212724Snikos.nikoleris@arm.com
141312724Snikos.nikoleris@arm.com    pkt->allocate();
141412724Snikos.nikoleris@arm.com    pkt->setDataFromBlock(blk->data, blkSize);
141512724Snikos.nikoleris@arm.com
141612724Snikos.nikoleris@arm.com    return pkt;
141712724Snikos.nikoleris@arm.com}
141812724Snikos.nikoleris@arm.com
141912724Snikos.nikoleris@arm.comPacketPtr
142012724Snikos.nikoleris@arm.comBaseCache::writecleanBlk(CacheBlk *blk, Request::Flags dest, PacketId id)
142112724Snikos.nikoleris@arm.com{
142212749Sgiacomo.travaglini@arm.com    RequestPtr req = std::make_shared<Request>(
142312749Sgiacomo.travaglini@arm.com        regenerateBlkAddr(blk), blkSize, 0, Request::wbMasterId);
142412749Sgiacomo.travaglini@arm.com
142512724Snikos.nikoleris@arm.com    if (blk->isSecure()) {
142612724Snikos.nikoleris@arm.com        req->setFlags(Request::SECURE);
142712724Snikos.nikoleris@arm.com    }
142812724Snikos.nikoleris@arm.com    req->taskId(blk->task_id);
142912724Snikos.nikoleris@arm.com
143012724Snikos.nikoleris@arm.com    PacketPtr pkt = new Packet(req, MemCmd::WriteClean, blkSize, id);
143112724Snikos.nikoleris@arm.com
143212724Snikos.nikoleris@arm.com    if (dest) {
143312724Snikos.nikoleris@arm.com        req->setFlags(dest);
143412724Snikos.nikoleris@arm.com        pkt->setWriteThrough();
143512724Snikos.nikoleris@arm.com    }
143612724Snikos.nikoleris@arm.com
143712724Snikos.nikoleris@arm.com    DPRINTF(Cache, "Create %s writable: %d, dirty: %d\n", pkt->print(),
143812724Snikos.nikoleris@arm.com            blk->isWritable(), blk->isDirty());
143912724Snikos.nikoleris@arm.com
144012724Snikos.nikoleris@arm.com    if (blk->isWritable()) {
144112724Snikos.nikoleris@arm.com        // not asserting shared means we pass the block in modified
144212724Snikos.nikoleris@arm.com        // state, mark our own block non-writeable
144312724Snikos.nikoleris@arm.com        blk->status &= ~BlkWritable;
144412724Snikos.nikoleris@arm.com    } else {
144512724Snikos.nikoleris@arm.com        // we are in the Owned state, tell the receiver
144612724Snikos.nikoleris@arm.com        pkt->setHasSharers();
144712724Snikos.nikoleris@arm.com    }
144812724Snikos.nikoleris@arm.com
144912724Snikos.nikoleris@arm.com    // make sure the block is not marked dirty
145012724Snikos.nikoleris@arm.com    blk->status &= ~BlkDirty;
145112724Snikos.nikoleris@arm.com
145212724Snikos.nikoleris@arm.com    pkt->allocate();
145312724Snikos.nikoleris@arm.com    pkt->setDataFromBlock(blk->data, blkSize);
145412724Snikos.nikoleris@arm.com
145512724Snikos.nikoleris@arm.com    return pkt;
145612724Snikos.nikoleris@arm.com}
145712724Snikos.nikoleris@arm.com
145812724Snikos.nikoleris@arm.com
145912724Snikos.nikoleris@arm.comvoid
146012724Snikos.nikoleris@arm.comBaseCache::memWriteback()
146112724Snikos.nikoleris@arm.com{
146212728Snikos.nikoleris@arm.com    tags->forEachBlk([this](CacheBlk &blk) { writebackVisitor(blk); });
146312724Snikos.nikoleris@arm.com}
146412724Snikos.nikoleris@arm.com
146512724Snikos.nikoleris@arm.comvoid
146612724Snikos.nikoleris@arm.comBaseCache::memInvalidate()
146712724Snikos.nikoleris@arm.com{
146812728Snikos.nikoleris@arm.com    tags->forEachBlk([this](CacheBlk &blk) { invalidateVisitor(blk); });
146912724Snikos.nikoleris@arm.com}
147012724Snikos.nikoleris@arm.com
147112724Snikos.nikoleris@arm.combool
147212724Snikos.nikoleris@arm.comBaseCache::isDirty() const
147312724Snikos.nikoleris@arm.com{
147412728Snikos.nikoleris@arm.com    return tags->anyBlk([](CacheBlk &blk) { return blk.isDirty(); });
147512724Snikos.nikoleris@arm.com}
147612724Snikos.nikoleris@arm.com
147713416Sjavier.bueno@metempsy.combool
147813416Sjavier.bueno@metempsy.comBaseCache::coalesce() const
147913416Sjavier.bueno@metempsy.com{
148013416Sjavier.bueno@metempsy.com    return writeAllocator && writeAllocator->coalesce();
148113416Sjavier.bueno@metempsy.com}
148213416Sjavier.bueno@metempsy.com
148312728Snikos.nikoleris@arm.comvoid
148412724Snikos.nikoleris@arm.comBaseCache::writebackVisitor(CacheBlk &blk)
148512724Snikos.nikoleris@arm.com{
148612724Snikos.nikoleris@arm.com    if (blk.isDirty()) {
148712724Snikos.nikoleris@arm.com        assert(blk.isValid());
148812724Snikos.nikoleris@arm.com
148912749Sgiacomo.travaglini@arm.com        RequestPtr request = std::make_shared<Request>(
149012749Sgiacomo.travaglini@arm.com            regenerateBlkAddr(&blk), blkSize, 0, Request::funcMasterId);
149112749Sgiacomo.travaglini@arm.com
149212749Sgiacomo.travaglini@arm.com        request->taskId(blk.task_id);
149312724Snikos.nikoleris@arm.com        if (blk.isSecure()) {
149412749Sgiacomo.travaglini@arm.com            request->setFlags(Request::SECURE);
149512724Snikos.nikoleris@arm.com        }
149612724Snikos.nikoleris@arm.com
149712749Sgiacomo.travaglini@arm.com        Packet packet(request, MemCmd::WriteReq);
149812724Snikos.nikoleris@arm.com        packet.dataStatic(blk.data);
149912724Snikos.nikoleris@arm.com
150012724Snikos.nikoleris@arm.com        memSidePort.sendFunctional(&packet);
150112724Snikos.nikoleris@arm.com
150212724Snikos.nikoleris@arm.com        blk.status &= ~BlkDirty;
150312724Snikos.nikoleris@arm.com    }
150412724Snikos.nikoleris@arm.com}
150512724Snikos.nikoleris@arm.com
150612728Snikos.nikoleris@arm.comvoid
150712724Snikos.nikoleris@arm.comBaseCache::invalidateVisitor(CacheBlk &blk)
150812724Snikos.nikoleris@arm.com{
150912724Snikos.nikoleris@arm.com    if (blk.isDirty())
151012724Snikos.nikoleris@arm.com        warn_once("Invalidating dirty cache lines. " \
151112724Snikos.nikoleris@arm.com                  "Expect things to break.\n");
151212724Snikos.nikoleris@arm.com
151312724Snikos.nikoleris@arm.com    if (blk.isValid()) {
151412724Snikos.nikoleris@arm.com        assert(!blk.isDirty());
151512724Snikos.nikoleris@arm.com        invalidateBlock(&blk);
151612724Snikos.nikoleris@arm.com    }
151712724Snikos.nikoleris@arm.com}
151812724Snikos.nikoleris@arm.com
151912724Snikos.nikoleris@arm.comTick
152012724Snikos.nikoleris@arm.comBaseCache::nextQueueReadyTime() const
152112724Snikos.nikoleris@arm.com{
152212724Snikos.nikoleris@arm.com    Tick nextReady = std::min(mshrQueue.nextReadyTime(),
152312724Snikos.nikoleris@arm.com                              writeBuffer.nextReadyTime());
152412724Snikos.nikoleris@arm.com
152512724Snikos.nikoleris@arm.com    // Don't signal prefetch ready time if no MSHRs available
152612724Snikos.nikoleris@arm.com    // Will signal once enoguh MSHRs are deallocated
152712724Snikos.nikoleris@arm.com    if (prefetcher && mshrQueue.canPrefetch()) {
152812724Snikos.nikoleris@arm.com        nextReady = std::min(nextReady,
152912724Snikos.nikoleris@arm.com                             prefetcher->nextPrefetchReadyTime());
153012724Snikos.nikoleris@arm.com    }
153112724Snikos.nikoleris@arm.com
153212724Snikos.nikoleris@arm.com    return nextReady;
153312724Snikos.nikoleris@arm.com}
153412724Snikos.nikoleris@arm.com
153512724Snikos.nikoleris@arm.com
153612724Snikos.nikoleris@arm.combool
153712724Snikos.nikoleris@arm.comBaseCache::sendMSHRQueuePacket(MSHR* mshr)
153812724Snikos.nikoleris@arm.com{
153912724Snikos.nikoleris@arm.com    assert(mshr);
154012724Snikos.nikoleris@arm.com
154112724Snikos.nikoleris@arm.com    // use request from 1st target
154212724Snikos.nikoleris@arm.com    PacketPtr tgt_pkt = mshr->getTarget()->pkt;
154312724Snikos.nikoleris@arm.com
154412724Snikos.nikoleris@arm.com    DPRINTF(Cache, "%s: MSHR %s\n", __func__, tgt_pkt->print());
154512724Snikos.nikoleris@arm.com
154613352Snikos.nikoleris@arm.com    // if the cache is in write coalescing mode or (additionally) in
154713352Snikos.nikoleris@arm.com    // no allocation mode, and we have a write packet with an MSHR
154813352Snikos.nikoleris@arm.com    // that is not a whole-line write (due to incompatible flags etc),
154913352Snikos.nikoleris@arm.com    // then reset the write mode
155013352Snikos.nikoleris@arm.com    if (writeAllocator && writeAllocator->coalesce() && tgt_pkt->isWrite()) {
155113352Snikos.nikoleris@arm.com        if (!mshr->isWholeLineWrite()) {
155213352Snikos.nikoleris@arm.com            // if we are currently write coalescing, hold on the
155313352Snikos.nikoleris@arm.com            // MSHR as many cycles extra as we need to completely
155413352Snikos.nikoleris@arm.com            // write a cache line
155513352Snikos.nikoleris@arm.com            if (writeAllocator->delay(mshr->blkAddr)) {
155613352Snikos.nikoleris@arm.com                Tick delay = blkSize / tgt_pkt->getSize() * clockPeriod();
155713352Snikos.nikoleris@arm.com                DPRINTF(CacheVerbose, "Delaying pkt %s %llu ticks to allow "
155813352Snikos.nikoleris@arm.com                        "for write coalescing\n", tgt_pkt->print(), delay);
155913352Snikos.nikoleris@arm.com                mshrQueue.delay(mshr, delay);
156013352Snikos.nikoleris@arm.com                return false;
156113352Snikos.nikoleris@arm.com            } else {
156213352Snikos.nikoleris@arm.com                writeAllocator->reset();
156313352Snikos.nikoleris@arm.com            }
156413352Snikos.nikoleris@arm.com        } else {
156513352Snikos.nikoleris@arm.com            writeAllocator->resetDelay(mshr->blkAddr);
156613352Snikos.nikoleris@arm.com        }
156713352Snikos.nikoleris@arm.com    }
156813352Snikos.nikoleris@arm.com
156912724Snikos.nikoleris@arm.com    CacheBlk *blk = tags->findBlock(mshr->blkAddr, mshr->isSecure);
157012724Snikos.nikoleris@arm.com
157112724Snikos.nikoleris@arm.com    // either a prefetch that is not present upstream, or a normal
157212724Snikos.nikoleris@arm.com    // MSHR request, proceed to get the packet to send downstream
157313350Snikos.nikoleris@arm.com    PacketPtr pkt = createMissPacket(tgt_pkt, blk, mshr->needsWritable(),
157413350Snikos.nikoleris@arm.com                                     mshr->isWholeLineWrite());
157512724Snikos.nikoleris@arm.com
157612724Snikos.nikoleris@arm.com    mshr->isForward = (pkt == nullptr);
157712724Snikos.nikoleris@arm.com
157812724Snikos.nikoleris@arm.com    if (mshr->isForward) {
157912724Snikos.nikoleris@arm.com        // not a cache block request, but a response is expected
158012724Snikos.nikoleris@arm.com        // make copy of current packet to forward, keep current
158112724Snikos.nikoleris@arm.com        // copy for response handling
158212724Snikos.nikoleris@arm.com        pkt = new Packet(tgt_pkt, false, true);
158312724Snikos.nikoleris@arm.com        assert(!pkt->isWrite());
158412724Snikos.nikoleris@arm.com    }
158512724Snikos.nikoleris@arm.com
158612724Snikos.nikoleris@arm.com    // play it safe and append (rather than set) the sender state,
158712724Snikos.nikoleris@arm.com    // as forwarded packets may already have existing state
158812724Snikos.nikoleris@arm.com    pkt->pushSenderState(mshr);
158912724Snikos.nikoleris@arm.com
159012724Snikos.nikoleris@arm.com    if (pkt->isClean() && blk && blk->isDirty()) {
159112724Snikos.nikoleris@arm.com        // A cache clean opearation is looking for a dirty block. Mark
159212724Snikos.nikoleris@arm.com        // the packet so that the destination xbar can determine that
159312724Snikos.nikoleris@arm.com        // there will be a follow-up write packet as well.
159412724Snikos.nikoleris@arm.com        pkt->setSatisfied();
159512724Snikos.nikoleris@arm.com    }
159612724Snikos.nikoleris@arm.com
159712724Snikos.nikoleris@arm.com    if (!memSidePort.sendTimingReq(pkt)) {
159812724Snikos.nikoleris@arm.com        // we are awaiting a retry, but we
159912724Snikos.nikoleris@arm.com        // delete the packet and will be creating a new packet
160012724Snikos.nikoleris@arm.com        // when we get the opportunity
160112724Snikos.nikoleris@arm.com        delete pkt;
160212724Snikos.nikoleris@arm.com
160312724Snikos.nikoleris@arm.com        // note that we have now masked any requestBus and
160412724Snikos.nikoleris@arm.com        // schedSendEvent (we will wait for a retry before
160512724Snikos.nikoleris@arm.com        // doing anything), and this is so even if we do not
160612724Snikos.nikoleris@arm.com        // care about this packet and might override it before
160712724Snikos.nikoleris@arm.com        // it gets retried
160812724Snikos.nikoleris@arm.com        return true;
160912724Snikos.nikoleris@arm.com    } else {
161012724Snikos.nikoleris@arm.com        // As part of the call to sendTimingReq the packet is
161112724Snikos.nikoleris@arm.com        // forwarded to all neighbouring caches (and any caches
161212724Snikos.nikoleris@arm.com        // above them) as a snoop. Thus at this point we know if
161312724Snikos.nikoleris@arm.com        // any of the neighbouring caches are responding, and if
161412724Snikos.nikoleris@arm.com        // so, we know it is dirty, and we can determine if it is
161512724Snikos.nikoleris@arm.com        // being passed as Modified, making our MSHR the ordering
161612724Snikos.nikoleris@arm.com        // point
161712724Snikos.nikoleris@arm.com        bool pending_modified_resp = !pkt->hasSharers() &&
161812724Snikos.nikoleris@arm.com            pkt->cacheResponding();
161912724Snikos.nikoleris@arm.com        markInService(mshr, pending_modified_resp);
162012724Snikos.nikoleris@arm.com
162112724Snikos.nikoleris@arm.com        if (pkt->isClean() && blk && blk->isDirty()) {
162212724Snikos.nikoleris@arm.com            // A cache clean opearation is looking for a dirty
162312724Snikos.nikoleris@arm.com            // block. If a dirty block is encountered a WriteClean
162412724Snikos.nikoleris@arm.com            // will update any copies to the path to the memory
162512724Snikos.nikoleris@arm.com            // until the point of reference.
162612724Snikos.nikoleris@arm.com            DPRINTF(CacheVerbose, "%s: packet %s found block: %s\n",
162712724Snikos.nikoleris@arm.com                    __func__, pkt->print(), blk->print());
162812724Snikos.nikoleris@arm.com            PacketPtr wb_pkt = writecleanBlk(blk, pkt->req->getDest(),
162912724Snikos.nikoleris@arm.com                                             pkt->id);
163012724Snikos.nikoleris@arm.com            PacketList writebacks;
163112724Snikos.nikoleris@arm.com            writebacks.push_back(wb_pkt);
163212724Snikos.nikoleris@arm.com            doWritebacks(writebacks, 0);
163312724Snikos.nikoleris@arm.com        }
163412724Snikos.nikoleris@arm.com
163512724Snikos.nikoleris@arm.com        return false;
163612724Snikos.nikoleris@arm.com    }
163712724Snikos.nikoleris@arm.com}
163812724Snikos.nikoleris@arm.com
163912724Snikos.nikoleris@arm.combool
164012724Snikos.nikoleris@arm.comBaseCache::sendWriteQueuePacket(WriteQueueEntry* wq_entry)
164112724Snikos.nikoleris@arm.com{
164212724Snikos.nikoleris@arm.com    assert(wq_entry);
164312724Snikos.nikoleris@arm.com
164412724Snikos.nikoleris@arm.com    // always a single target for write queue entries
164512724Snikos.nikoleris@arm.com    PacketPtr tgt_pkt = wq_entry->getTarget()->pkt;
164612724Snikos.nikoleris@arm.com
164712724Snikos.nikoleris@arm.com    DPRINTF(Cache, "%s: write %s\n", __func__, tgt_pkt->print());
164812724Snikos.nikoleris@arm.com
164912724Snikos.nikoleris@arm.com    // forward as is, both for evictions and uncacheable writes
165012724Snikos.nikoleris@arm.com    if (!memSidePort.sendTimingReq(tgt_pkt)) {
165112724Snikos.nikoleris@arm.com        // note that we have now masked any requestBus and
165212724Snikos.nikoleris@arm.com        // schedSendEvent (we will wait for a retry before
165312724Snikos.nikoleris@arm.com        // doing anything), and this is so even if we do not
165412724Snikos.nikoleris@arm.com        // care about this packet and might override it before
165512724Snikos.nikoleris@arm.com        // it gets retried
165612724Snikos.nikoleris@arm.com        return true;
165712724Snikos.nikoleris@arm.com    } else {
165812724Snikos.nikoleris@arm.com        markInService(wq_entry);
165912724Snikos.nikoleris@arm.com        return false;
166012724Snikos.nikoleris@arm.com    }
166112724Snikos.nikoleris@arm.com}
166212724Snikos.nikoleris@arm.com
166312724Snikos.nikoleris@arm.comvoid
166412724Snikos.nikoleris@arm.comBaseCache::serialize(CheckpointOut &cp) const
166512724Snikos.nikoleris@arm.com{
166612724Snikos.nikoleris@arm.com    bool dirty(isDirty());
166712724Snikos.nikoleris@arm.com
166812724Snikos.nikoleris@arm.com    if (dirty) {
166912724Snikos.nikoleris@arm.com        warn("*** The cache still contains dirty data. ***\n");
167012724Snikos.nikoleris@arm.com        warn("    Make sure to drain the system using the correct flags.\n");
167112724Snikos.nikoleris@arm.com        warn("    This checkpoint will not restore correctly " \
167212724Snikos.nikoleris@arm.com             "and dirty data in the cache will be lost!\n");
167312724Snikos.nikoleris@arm.com    }
167412724Snikos.nikoleris@arm.com
167512724Snikos.nikoleris@arm.com    // Since we don't checkpoint the data in the cache, any dirty data
167612724Snikos.nikoleris@arm.com    // will be lost when restoring from a checkpoint of a system that
167712724Snikos.nikoleris@arm.com    // wasn't drained properly. Flag the checkpoint as invalid if the
167812724Snikos.nikoleris@arm.com    // cache contains dirty data.
167912724Snikos.nikoleris@arm.com    bool bad_checkpoint(dirty);
168012724Snikos.nikoleris@arm.com    SERIALIZE_SCALAR(bad_checkpoint);
168112724Snikos.nikoleris@arm.com}
168212724Snikos.nikoleris@arm.com
168312724Snikos.nikoleris@arm.comvoid
168412724Snikos.nikoleris@arm.comBaseCache::unserialize(CheckpointIn &cp)
168512724Snikos.nikoleris@arm.com{
168612724Snikos.nikoleris@arm.com    bool bad_checkpoint;
168712724Snikos.nikoleris@arm.com    UNSERIALIZE_SCALAR(bad_checkpoint);
168812724Snikos.nikoleris@arm.com    if (bad_checkpoint) {
168912724Snikos.nikoleris@arm.com        fatal("Restoring from checkpoints with dirty caches is not "
169012724Snikos.nikoleris@arm.com              "supported in the classic memory system. Please remove any "
169112724Snikos.nikoleris@arm.com              "caches or drain them properly before taking checkpoints.\n");
169212724Snikos.nikoleris@arm.com    }
169312724Snikos.nikoleris@arm.com}
169412724Snikos.nikoleris@arm.com
169512724Snikos.nikoleris@arm.comvoid
16962810SN/ABaseCache::regStats()
16972810SN/A{
169811522Sstephan.diestelhorst@arm.com    MemObject::regStats();
169911522Sstephan.diestelhorst@arm.com
17002810SN/A    using namespace Stats;
17012810SN/A
17022810SN/A    // Hit statistics
17034022SN/A    for (int access_idx = 0; access_idx < MemCmd::NUM_MEM_CMDS; ++access_idx) {
17044022SN/A        MemCmd cmd(access_idx);
17054022SN/A        const string &cstr = cmd.toString();
17062810SN/A
17072810SN/A        hits[access_idx]
17088833Sdam.sunwoo@arm.com            .init(system->maxMasters())
17092810SN/A            .name(name() + "." + cstr + "_hits")
17102810SN/A            .desc("number of " + cstr + " hits")
17112810SN/A            .flags(total | nozero | nonan)
17122810SN/A            ;
17138833Sdam.sunwoo@arm.com        for (int i = 0; i < system->maxMasters(); i++) {
17148833Sdam.sunwoo@arm.com            hits[access_idx].subname(i, system->getMasterName(i));
17158833Sdam.sunwoo@arm.com        }
17162810SN/A    }
17172810SN/A
17184871SN/A// These macros make it easier to sum the right subset of commands and
17194871SN/A// to change the subset of commands that are considered "demand" vs
17204871SN/A// "non-demand"
17214871SN/A#define SUM_DEMAND(s) \
172211455Sandreas.hansson@arm.com    (s[MemCmd::ReadReq] + s[MemCmd::WriteReq] + s[MemCmd::WriteLineReq] + \
172310885Sandreas.hansson@arm.com     s[MemCmd::ReadExReq] + s[MemCmd::ReadCleanReq] + s[MemCmd::ReadSharedReq])
17244871SN/A
17254871SN/A// should writebacks be included here?  prior code was inconsistent...
17264871SN/A#define SUM_NON_DEMAND(s) \
172713367Syuetsu.kodama@riken.jp    (s[MemCmd::SoftPFReq] + s[MemCmd::HardPFReq] + s[MemCmd::SoftPFExReq])
17284871SN/A
17292810SN/A    demandHits
17302810SN/A        .name(name() + ".demand_hits")
17312810SN/A        .desc("number of demand (read+write) hits")
17328833Sdam.sunwoo@arm.com        .flags(total | nozero | nonan)
17332810SN/A        ;
17344871SN/A    demandHits = SUM_DEMAND(hits);
17358833Sdam.sunwoo@arm.com    for (int i = 0; i < system->maxMasters(); i++) {
17368833Sdam.sunwoo@arm.com        demandHits.subname(i, system->getMasterName(i));
17378833Sdam.sunwoo@arm.com    }
17382810SN/A
17392810SN/A    overallHits
17402810SN/A        .name(name() + ".overall_hits")
17412810SN/A        .desc("number of overall hits")
17428833Sdam.sunwoo@arm.com        .flags(total | nozero | nonan)
17432810SN/A        ;
17444871SN/A    overallHits = demandHits + SUM_NON_DEMAND(hits);
17458833Sdam.sunwoo@arm.com    for (int i = 0; i < system->maxMasters(); i++) {
17468833Sdam.sunwoo@arm.com        overallHits.subname(i, system->getMasterName(i));
17478833Sdam.sunwoo@arm.com    }
17482810SN/A
17492810SN/A    // Miss statistics
17504022SN/A    for (int access_idx = 0; access_idx < MemCmd::NUM_MEM_CMDS; ++access_idx) {
17514022SN/A        MemCmd cmd(access_idx);
17524022SN/A        const string &cstr = cmd.toString();
17532810SN/A
17542810SN/A        misses[access_idx]
17558833Sdam.sunwoo@arm.com            .init(system->maxMasters())
17562810SN/A            .name(name() + "." + cstr + "_misses")
17572810SN/A            .desc("number of " + cstr + " misses")
17582810SN/A            .flags(total | nozero | nonan)
17592810SN/A            ;
17608833Sdam.sunwoo@arm.com        for (int i = 0; i < system->maxMasters(); i++) {
17618833Sdam.sunwoo@arm.com            misses[access_idx].subname(i, system->getMasterName(i));
17628833Sdam.sunwoo@arm.com        }
17632810SN/A    }
17642810SN/A
17652810SN/A    demandMisses
17662810SN/A        .name(name() + ".demand_misses")
17672810SN/A        .desc("number of demand (read+write) misses")
17688833Sdam.sunwoo@arm.com        .flags(total | nozero | nonan)
17692810SN/A        ;
17704871SN/A    demandMisses = SUM_DEMAND(misses);
17718833Sdam.sunwoo@arm.com    for (int i = 0; i < system->maxMasters(); i++) {
17728833Sdam.sunwoo@arm.com        demandMisses.subname(i, system->getMasterName(i));
17738833Sdam.sunwoo@arm.com    }
17742810SN/A
17752810SN/A    overallMisses
17762810SN/A        .name(name() + ".overall_misses")
17772810SN/A        .desc("number of overall misses")
17788833Sdam.sunwoo@arm.com        .flags(total | nozero | nonan)
17792810SN/A        ;
17804871SN/A    overallMisses = demandMisses + SUM_NON_DEMAND(misses);
17818833Sdam.sunwoo@arm.com    for (int i = 0; i < system->maxMasters(); i++) {
17828833Sdam.sunwoo@arm.com        overallMisses.subname(i, system->getMasterName(i));
17838833Sdam.sunwoo@arm.com    }
17842810SN/A
17852810SN/A    // Miss latency statistics
17864022SN/A    for (int access_idx = 0; access_idx < MemCmd::NUM_MEM_CMDS; ++access_idx) {
17874022SN/A        MemCmd cmd(access_idx);
17884022SN/A        const string &cstr = cmd.toString();
17892810SN/A
17902810SN/A        missLatency[access_idx]
17918833Sdam.sunwoo@arm.com            .init(system->maxMasters())
17922810SN/A            .name(name() + "." + cstr + "_miss_latency")
17932810SN/A            .desc("number of " + cstr + " miss cycles")
17942810SN/A            .flags(total | nozero | nonan)
17952810SN/A            ;
17968833Sdam.sunwoo@arm.com        for (int i = 0; i < system->maxMasters(); i++) {
17978833Sdam.sunwoo@arm.com            missLatency[access_idx].subname(i, system->getMasterName(i));
17988833Sdam.sunwoo@arm.com        }
17992810SN/A    }
18002810SN/A
18012810SN/A    demandMissLatency
18022810SN/A        .name(name() + ".demand_miss_latency")
18032810SN/A        .desc("number of demand (read+write) miss cycles")
18048833Sdam.sunwoo@arm.com        .flags(total | nozero | nonan)
18052810SN/A        ;
18064871SN/A    demandMissLatency = SUM_DEMAND(missLatency);
18078833Sdam.sunwoo@arm.com    for (int i = 0; i < system->maxMasters(); i++) {
18088833Sdam.sunwoo@arm.com        demandMissLatency.subname(i, system->getMasterName(i));
18098833Sdam.sunwoo@arm.com    }
18102810SN/A
18112810SN/A    overallMissLatency
18122810SN/A        .name(name() + ".overall_miss_latency")
18132810SN/A        .desc("number of overall miss cycles")
18148833Sdam.sunwoo@arm.com        .flags(total | nozero | nonan)
18152810SN/A        ;
18164871SN/A    overallMissLatency = demandMissLatency + SUM_NON_DEMAND(missLatency);
18178833Sdam.sunwoo@arm.com    for (int i = 0; i < system->maxMasters(); i++) {
18188833Sdam.sunwoo@arm.com        overallMissLatency.subname(i, system->getMasterName(i));
18198833Sdam.sunwoo@arm.com    }
18202810SN/A
18212810SN/A    // access formulas
18224022SN/A    for (int access_idx = 0; access_idx < MemCmd::NUM_MEM_CMDS; ++access_idx) {
18234022SN/A        MemCmd cmd(access_idx);
18244022SN/A        const string &cstr = cmd.toString();
18252810SN/A
18262810SN/A        accesses[access_idx]
18272810SN/A            .name(name() + "." + cstr + "_accesses")
18282810SN/A            .desc("number of " + cstr + " accesses(hits+misses)")
18292810SN/A            .flags(total | nozero | nonan)
18302810SN/A            ;
18318833Sdam.sunwoo@arm.com        accesses[access_idx] = hits[access_idx] + misses[access_idx];
18322810SN/A
18338833Sdam.sunwoo@arm.com        for (int i = 0; i < system->maxMasters(); i++) {
18348833Sdam.sunwoo@arm.com            accesses[access_idx].subname(i, system->getMasterName(i));
18358833Sdam.sunwoo@arm.com        }
18362810SN/A    }
18372810SN/A
18382810SN/A    demandAccesses
18392810SN/A        .name(name() + ".demand_accesses")
18402810SN/A        .desc("number of demand (read+write) accesses")
18418833Sdam.sunwoo@arm.com        .flags(total | nozero | nonan)
18422810SN/A        ;
18432810SN/A    demandAccesses = demandHits + demandMisses;
18448833Sdam.sunwoo@arm.com    for (int i = 0; i < system->maxMasters(); i++) {
18458833Sdam.sunwoo@arm.com        demandAccesses.subname(i, system->getMasterName(i));
18468833Sdam.sunwoo@arm.com    }
18472810SN/A
18482810SN/A    overallAccesses
18492810SN/A        .name(name() + ".overall_accesses")
18502810SN/A        .desc("number of overall (read+write) accesses")
18518833Sdam.sunwoo@arm.com        .flags(total | nozero | nonan)
18522810SN/A        ;
18532810SN/A    overallAccesses = overallHits + overallMisses;
18548833Sdam.sunwoo@arm.com    for (int i = 0; i < system->maxMasters(); i++) {
18558833Sdam.sunwoo@arm.com        overallAccesses.subname(i, system->getMasterName(i));
18568833Sdam.sunwoo@arm.com    }
18572810SN/A
18582810SN/A    // miss rate formulas
18594022SN/A    for (int access_idx = 0; access_idx < MemCmd::NUM_MEM_CMDS; ++access_idx) {
18604022SN/A        MemCmd cmd(access_idx);
18614022SN/A        const string &cstr = cmd.toString();
18622810SN/A
18632810SN/A        missRate[access_idx]
18642810SN/A            .name(name() + "." + cstr + "_miss_rate")
18652810SN/A            .desc("miss rate for " + cstr + " accesses")
18662810SN/A            .flags(total | nozero | nonan)
18672810SN/A            ;
18688833Sdam.sunwoo@arm.com        missRate[access_idx] = misses[access_idx] / accesses[access_idx];
18692810SN/A
18708833Sdam.sunwoo@arm.com        for (int i = 0; i < system->maxMasters(); i++) {
18718833Sdam.sunwoo@arm.com            missRate[access_idx].subname(i, system->getMasterName(i));
18728833Sdam.sunwoo@arm.com        }
18732810SN/A    }
18742810SN/A
18752810SN/A    demandMissRate
18762810SN/A        .name(name() + ".demand_miss_rate")
18772810SN/A        .desc("miss rate for demand accesses")
18788833Sdam.sunwoo@arm.com        .flags(total | nozero | nonan)
18792810SN/A        ;
18802810SN/A    demandMissRate = demandMisses / demandAccesses;
18818833Sdam.sunwoo@arm.com    for (int i = 0; i < system->maxMasters(); i++) {
18828833Sdam.sunwoo@arm.com        demandMissRate.subname(i, system->getMasterName(i));
18838833Sdam.sunwoo@arm.com    }
18842810SN/A
18852810SN/A    overallMissRate
18862810SN/A        .name(name() + ".overall_miss_rate")
18872810SN/A        .desc("miss rate for overall accesses")
18888833Sdam.sunwoo@arm.com        .flags(total | nozero | nonan)
18892810SN/A        ;
18902810SN/A    overallMissRate = overallMisses / overallAccesses;
18918833Sdam.sunwoo@arm.com    for (int i = 0; i < system->maxMasters(); i++) {
18928833Sdam.sunwoo@arm.com        overallMissRate.subname(i, system->getMasterName(i));
18938833Sdam.sunwoo@arm.com    }
18942810SN/A
18952810SN/A    // miss latency formulas
18964022SN/A    for (int access_idx = 0; access_idx < MemCmd::NUM_MEM_CMDS; ++access_idx) {
18974022SN/A        MemCmd cmd(access_idx);
18984022SN/A        const string &cstr = cmd.toString();
18992810SN/A
19002810SN/A        avgMissLatency[access_idx]
19012810SN/A            .name(name() + "." + cstr + "_avg_miss_latency")
19022810SN/A            .desc("average " + cstr + " miss latency")
19032810SN/A            .flags(total | nozero | nonan)
19042810SN/A            ;
19052810SN/A        avgMissLatency[access_idx] =
19062810SN/A            missLatency[access_idx] / misses[access_idx];
19078833Sdam.sunwoo@arm.com
19088833Sdam.sunwoo@arm.com        for (int i = 0; i < system->maxMasters(); i++) {
19098833Sdam.sunwoo@arm.com            avgMissLatency[access_idx].subname(i, system->getMasterName(i));
19108833Sdam.sunwoo@arm.com        }
19112810SN/A    }
19122810SN/A
19132810SN/A    demandAvgMissLatency
19142810SN/A        .name(name() + ".demand_avg_miss_latency")
19152810SN/A        .desc("average overall miss latency")
19168833Sdam.sunwoo@arm.com        .flags(total | nozero | nonan)
19172810SN/A        ;
19182810SN/A    demandAvgMissLatency = demandMissLatency / demandMisses;
19198833Sdam.sunwoo@arm.com    for (int i = 0; i < system->maxMasters(); i++) {
19208833Sdam.sunwoo@arm.com        demandAvgMissLatency.subname(i, system->getMasterName(i));
19218833Sdam.sunwoo@arm.com    }
19222810SN/A
19232810SN/A    overallAvgMissLatency
19242810SN/A        .name(name() + ".overall_avg_miss_latency")
19252810SN/A        .desc("average overall miss latency")
19268833Sdam.sunwoo@arm.com        .flags(total | nozero | nonan)
19272810SN/A        ;
19282810SN/A    overallAvgMissLatency = overallMissLatency / overallMisses;
19298833Sdam.sunwoo@arm.com    for (int i = 0; i < system->maxMasters(); i++) {
19308833Sdam.sunwoo@arm.com        overallAvgMissLatency.subname(i, system->getMasterName(i));
19318833Sdam.sunwoo@arm.com    }
19322810SN/A
19332810SN/A    blocked_cycles.init(NUM_BLOCKED_CAUSES);
19342810SN/A    blocked_cycles
19352810SN/A        .name(name() + ".blocked_cycles")
19362810SN/A        .desc("number of cycles access was blocked")
19372810SN/A        .subname(Blocked_NoMSHRs, "no_mshrs")
19382810SN/A        .subname(Blocked_NoTargets, "no_targets")
19392810SN/A        ;
19402810SN/A
19412810SN/A
19422810SN/A    blocked_causes.init(NUM_BLOCKED_CAUSES);
19432810SN/A    blocked_causes
19442810SN/A        .name(name() + ".blocked")
19452810SN/A        .desc("number of cycles access was blocked")
19462810SN/A        .subname(Blocked_NoMSHRs, "no_mshrs")
19472810SN/A        .subname(Blocked_NoTargets, "no_targets")
19482810SN/A        ;
19492810SN/A
19502810SN/A    avg_blocked
19512810SN/A        .name(name() + ".avg_blocked_cycles")
19522810SN/A        .desc("average number of cycles each access was blocked")
19532810SN/A        .subname(Blocked_NoMSHRs, "no_mshrs")
19542810SN/A        .subname(Blocked_NoTargets, "no_targets")
19552810SN/A        ;
19562810SN/A
19572810SN/A    avg_blocked = blocked_cycles / blocked_causes;
19582810SN/A
195911436SRekai.GonzalezAlberquilla@arm.com    unusedPrefetches
196011436SRekai.GonzalezAlberquilla@arm.com        .name(name() + ".unused_prefetches")
196111436SRekai.GonzalezAlberquilla@arm.com        .desc("number of HardPF blocks evicted w/o reference")
196211436SRekai.GonzalezAlberquilla@arm.com        .flags(nozero)
196311436SRekai.GonzalezAlberquilla@arm.com        ;
196411436SRekai.GonzalezAlberquilla@arm.com
19654626SN/A    writebacks
19668833Sdam.sunwoo@arm.com        .init(system->maxMasters())
19674626SN/A        .name(name() + ".writebacks")
19684626SN/A        .desc("number of writebacks")
19698833Sdam.sunwoo@arm.com        .flags(total | nozero | nonan)
19704626SN/A        ;
19718833Sdam.sunwoo@arm.com    for (int i = 0; i < system->maxMasters(); i++) {
19728833Sdam.sunwoo@arm.com        writebacks.subname(i, system->getMasterName(i));
19738833Sdam.sunwoo@arm.com    }
19744626SN/A
19754626SN/A    // MSHR statistics
19764626SN/A    // MSHR hit statistics
19774626SN/A    for (int access_idx = 0; access_idx < MemCmd::NUM_MEM_CMDS; ++access_idx) {
19784626SN/A        MemCmd cmd(access_idx);
19794626SN/A        const string &cstr = cmd.toString();
19804626SN/A
19814626SN/A        mshr_hits[access_idx]
19828833Sdam.sunwoo@arm.com            .init(system->maxMasters())
19834626SN/A            .name(name() + "." + cstr + "_mshr_hits")
19844626SN/A            .desc("number of " + cstr + " MSHR hits")
19854626SN/A            .flags(total | nozero | nonan)
19864626SN/A            ;
19878833Sdam.sunwoo@arm.com        for (int i = 0; i < system->maxMasters(); i++) {
19888833Sdam.sunwoo@arm.com            mshr_hits[access_idx].subname(i, system->getMasterName(i));
19898833Sdam.sunwoo@arm.com        }
19904626SN/A    }
19914626SN/A
19924626SN/A    demandMshrHits
19934626SN/A        .name(name() + ".demand_mshr_hits")
19944626SN/A        .desc("number of demand (read+write) MSHR hits")
19958833Sdam.sunwoo@arm.com        .flags(total | nozero | nonan)
19964626SN/A        ;
19974871SN/A    demandMshrHits = SUM_DEMAND(mshr_hits);
19988833Sdam.sunwoo@arm.com    for (int i = 0; i < system->maxMasters(); i++) {
19998833Sdam.sunwoo@arm.com        demandMshrHits.subname(i, system->getMasterName(i));
20008833Sdam.sunwoo@arm.com    }
20014626SN/A
20024626SN/A    overallMshrHits
20034626SN/A        .name(name() + ".overall_mshr_hits")
20044626SN/A        .desc("number of overall MSHR hits")
20058833Sdam.sunwoo@arm.com        .flags(total | nozero | nonan)
20064626SN/A        ;
20074871SN/A    overallMshrHits = demandMshrHits + SUM_NON_DEMAND(mshr_hits);
20088833Sdam.sunwoo@arm.com    for (int i = 0; i < system->maxMasters(); i++) {
20098833Sdam.sunwoo@arm.com        overallMshrHits.subname(i, system->getMasterName(i));
20108833Sdam.sunwoo@arm.com    }
20114626SN/A
20124626SN/A    // MSHR miss statistics
20134626SN/A    for (int access_idx = 0; access_idx < MemCmd::NUM_MEM_CMDS; ++access_idx) {
20144626SN/A        MemCmd cmd(access_idx);
20154626SN/A        const string &cstr = cmd.toString();
20164626SN/A
20174626SN/A        mshr_misses[access_idx]
20188833Sdam.sunwoo@arm.com            .init(system->maxMasters())
20194626SN/A            .name(name() + "." + cstr + "_mshr_misses")
20204626SN/A            .desc("number of " + cstr + " MSHR misses")
20214626SN/A            .flags(total | nozero | nonan)
20224626SN/A            ;
20238833Sdam.sunwoo@arm.com        for (int i = 0; i < system->maxMasters(); i++) {
20248833Sdam.sunwoo@arm.com            mshr_misses[access_idx].subname(i, system->getMasterName(i));
20258833Sdam.sunwoo@arm.com        }
20264626SN/A    }
20274626SN/A
20284626SN/A    demandMshrMisses
20294626SN/A        .name(name() + ".demand_mshr_misses")
20304626SN/A        .desc("number of demand (read+write) MSHR misses")
20318833Sdam.sunwoo@arm.com        .flags(total | nozero | nonan)
20324626SN/A        ;
20334871SN/A    demandMshrMisses = SUM_DEMAND(mshr_misses);
20348833Sdam.sunwoo@arm.com    for (int i = 0; i < system->maxMasters(); i++) {
20358833Sdam.sunwoo@arm.com        demandMshrMisses.subname(i, system->getMasterName(i));
20368833Sdam.sunwoo@arm.com    }
20374626SN/A
20384626SN/A    overallMshrMisses
20394626SN/A        .name(name() + ".overall_mshr_misses")
20404626SN/A        .desc("number of overall MSHR misses")
20418833Sdam.sunwoo@arm.com        .flags(total | nozero | nonan)
20424626SN/A        ;
20434871SN/A    overallMshrMisses = demandMshrMisses + SUM_NON_DEMAND(mshr_misses);
20448833Sdam.sunwoo@arm.com    for (int i = 0; i < system->maxMasters(); i++) {
20458833Sdam.sunwoo@arm.com        overallMshrMisses.subname(i, system->getMasterName(i));
20468833Sdam.sunwoo@arm.com    }
20474626SN/A
20484626SN/A    // MSHR miss latency statistics
20494626SN/A    for (int access_idx = 0; access_idx < MemCmd::NUM_MEM_CMDS; ++access_idx) {
20504626SN/A        MemCmd cmd(access_idx);
20514626SN/A        const string &cstr = cmd.toString();
20524626SN/A
20534626SN/A        mshr_miss_latency[access_idx]
20548833Sdam.sunwoo@arm.com            .init(system->maxMasters())
20554626SN/A            .name(name() + "." + cstr + "_mshr_miss_latency")
20564626SN/A            .desc("number of " + cstr + " MSHR miss cycles")
20574626SN/A            .flags(total | nozero | nonan)
20584626SN/A            ;
20598833Sdam.sunwoo@arm.com        for (int i = 0; i < system->maxMasters(); i++) {
20608833Sdam.sunwoo@arm.com            mshr_miss_latency[access_idx].subname(i, system->getMasterName(i));
20618833Sdam.sunwoo@arm.com        }
20624626SN/A    }
20634626SN/A
20644626SN/A    demandMshrMissLatency
20654626SN/A        .name(name() + ".demand_mshr_miss_latency")
20664626SN/A        .desc("number of demand (read+write) MSHR miss cycles")
20678833Sdam.sunwoo@arm.com        .flags(total | nozero | nonan)
20684626SN/A        ;
20694871SN/A    demandMshrMissLatency = SUM_DEMAND(mshr_miss_latency);
20708833Sdam.sunwoo@arm.com    for (int i = 0; i < system->maxMasters(); i++) {
20718833Sdam.sunwoo@arm.com        demandMshrMissLatency.subname(i, system->getMasterName(i));
20728833Sdam.sunwoo@arm.com    }
20734626SN/A
20744626SN/A    overallMshrMissLatency
20754626SN/A        .name(name() + ".overall_mshr_miss_latency")
20764626SN/A        .desc("number of overall MSHR miss cycles")
20778833Sdam.sunwoo@arm.com        .flags(total | nozero | nonan)
20784626SN/A        ;
20794871SN/A    overallMshrMissLatency =
20804871SN/A        demandMshrMissLatency + SUM_NON_DEMAND(mshr_miss_latency);
20818833Sdam.sunwoo@arm.com    for (int i = 0; i < system->maxMasters(); i++) {
20828833Sdam.sunwoo@arm.com        overallMshrMissLatency.subname(i, system->getMasterName(i));
20838833Sdam.sunwoo@arm.com    }
20844626SN/A
20854626SN/A    // MSHR uncacheable statistics
20864626SN/A    for (int access_idx = 0; access_idx < MemCmd::NUM_MEM_CMDS; ++access_idx) {
20874626SN/A        MemCmd cmd(access_idx);
20884626SN/A        const string &cstr = cmd.toString();
20894626SN/A
20904626SN/A        mshr_uncacheable[access_idx]
20918833Sdam.sunwoo@arm.com            .init(system->maxMasters())
20924626SN/A            .name(name() + "." + cstr + "_mshr_uncacheable")
20934626SN/A            .desc("number of " + cstr + " MSHR uncacheable")
20944626SN/A            .flags(total | nozero | nonan)
20954626SN/A            ;
20968833Sdam.sunwoo@arm.com        for (int i = 0; i < system->maxMasters(); i++) {
20978833Sdam.sunwoo@arm.com            mshr_uncacheable[access_idx].subname(i, system->getMasterName(i));
20988833Sdam.sunwoo@arm.com        }
20994626SN/A    }
21004626SN/A
21014626SN/A    overallMshrUncacheable
21024626SN/A        .name(name() + ".overall_mshr_uncacheable_misses")
21034626SN/A        .desc("number of overall MSHR uncacheable misses")
21048833Sdam.sunwoo@arm.com        .flags(total | nozero | nonan)
21054626SN/A        ;
21064871SN/A    overallMshrUncacheable =
21074871SN/A        SUM_DEMAND(mshr_uncacheable) + SUM_NON_DEMAND(mshr_uncacheable);
21088833Sdam.sunwoo@arm.com    for (int i = 0; i < system->maxMasters(); i++) {
21098833Sdam.sunwoo@arm.com        overallMshrUncacheable.subname(i, system->getMasterName(i));
21108833Sdam.sunwoo@arm.com    }
21114626SN/A
21124626SN/A    // MSHR miss latency statistics
21134626SN/A    for (int access_idx = 0; access_idx < MemCmd::NUM_MEM_CMDS; ++access_idx) {
21144626SN/A        MemCmd cmd(access_idx);
21154626SN/A        const string &cstr = cmd.toString();
21164626SN/A
21174626SN/A        mshr_uncacheable_lat[access_idx]
21188833Sdam.sunwoo@arm.com            .init(system->maxMasters())
21194626SN/A            .name(name() + "." + cstr + "_mshr_uncacheable_latency")
21204626SN/A            .desc("number of " + cstr + " MSHR uncacheable cycles")
21214626SN/A            .flags(total | nozero | nonan)
21224626SN/A            ;
21238833Sdam.sunwoo@arm.com        for (int i = 0; i < system->maxMasters(); i++) {
212411483Snikos.nikoleris@arm.com            mshr_uncacheable_lat[access_idx].subname(
212511483Snikos.nikoleris@arm.com                i, system->getMasterName(i));
21268833Sdam.sunwoo@arm.com        }
21274626SN/A    }
21284626SN/A
21294626SN/A    overallMshrUncacheableLatency
21304626SN/A        .name(name() + ".overall_mshr_uncacheable_latency")
21314626SN/A        .desc("number of overall MSHR uncacheable cycles")
21328833Sdam.sunwoo@arm.com        .flags(total | nozero | nonan)
21334626SN/A        ;
21344871SN/A    overallMshrUncacheableLatency =
21354871SN/A        SUM_DEMAND(mshr_uncacheable_lat) +
21364871SN/A        SUM_NON_DEMAND(mshr_uncacheable_lat);
21378833Sdam.sunwoo@arm.com    for (int i = 0; i < system->maxMasters(); i++) {
21388833Sdam.sunwoo@arm.com        overallMshrUncacheableLatency.subname(i, system->getMasterName(i));
21398833Sdam.sunwoo@arm.com    }
21404626SN/A
21414626SN/A#if 0
21424626SN/A    // MSHR access formulas
21434626SN/A    for (int access_idx = 0; access_idx < MemCmd::NUM_MEM_CMDS; ++access_idx) {
21444626SN/A        MemCmd cmd(access_idx);
21454626SN/A        const string &cstr = cmd.toString();
21464626SN/A
21474626SN/A        mshrAccesses[access_idx]
21484626SN/A            .name(name() + "." + cstr + "_mshr_accesses")
21494626SN/A            .desc("number of " + cstr + " mshr accesses(hits+misses)")
21504626SN/A            .flags(total | nozero | nonan)
21514626SN/A            ;
21524626SN/A        mshrAccesses[access_idx] =
21534626SN/A            mshr_hits[access_idx] + mshr_misses[access_idx]
21544626SN/A            + mshr_uncacheable[access_idx];
21554626SN/A    }
21564626SN/A
21574626SN/A    demandMshrAccesses
21584626SN/A        .name(name() + ".demand_mshr_accesses")
21594626SN/A        .desc("number of demand (read+write) mshr accesses")
21604626SN/A        .flags(total | nozero | nonan)
21614626SN/A        ;
21624626SN/A    demandMshrAccesses = demandMshrHits + demandMshrMisses;
21634626SN/A
21644626SN/A    overallMshrAccesses
21654626SN/A        .name(name() + ".overall_mshr_accesses")
21664626SN/A        .desc("number of overall (read+write) mshr accesses")
21674626SN/A        .flags(total | nozero | nonan)
21684626SN/A        ;
21694626SN/A    overallMshrAccesses = overallMshrHits + overallMshrMisses
21704626SN/A        + overallMshrUncacheable;
21714626SN/A#endif
21724626SN/A
21734626SN/A    // MSHR miss rate formulas
21744626SN/A    for (int access_idx = 0; access_idx < MemCmd::NUM_MEM_CMDS; ++access_idx) {
21754626SN/A        MemCmd cmd(access_idx);
21764626SN/A        const string &cstr = cmd.toString();
21774626SN/A
21784626SN/A        mshrMissRate[access_idx]
21794626SN/A            .name(name() + "." + cstr + "_mshr_miss_rate")
21804626SN/A            .desc("mshr miss rate for " + cstr + " accesses")
21814626SN/A            .flags(total | nozero | nonan)
21824626SN/A            ;
21834626SN/A        mshrMissRate[access_idx] =
21844626SN/A            mshr_misses[access_idx] / accesses[access_idx];
21858833Sdam.sunwoo@arm.com
21868833Sdam.sunwoo@arm.com        for (int i = 0; i < system->maxMasters(); i++) {
21878833Sdam.sunwoo@arm.com            mshrMissRate[access_idx].subname(i, system->getMasterName(i));
21888833Sdam.sunwoo@arm.com        }
21894626SN/A    }
21904626SN/A
21914626SN/A    demandMshrMissRate
21924626SN/A        .name(name() + ".demand_mshr_miss_rate")
21934626SN/A        .desc("mshr miss rate for demand accesses")
21948833Sdam.sunwoo@arm.com        .flags(total | nozero | nonan)
21954626SN/A        ;
21964626SN/A    demandMshrMissRate = demandMshrMisses / demandAccesses;
21978833Sdam.sunwoo@arm.com    for (int i = 0; i < system->maxMasters(); i++) {
21988833Sdam.sunwoo@arm.com        demandMshrMissRate.subname(i, system->getMasterName(i));
21998833Sdam.sunwoo@arm.com    }
22004626SN/A
22014626SN/A    overallMshrMissRate
22024626SN/A        .name(name() + ".overall_mshr_miss_rate")
22034626SN/A        .desc("mshr miss rate for overall accesses")
22048833Sdam.sunwoo@arm.com        .flags(total | nozero | nonan)
22054626SN/A        ;
22064626SN/A    overallMshrMissRate = overallMshrMisses / overallAccesses;
22078833Sdam.sunwoo@arm.com    for (int i = 0; i < system->maxMasters(); i++) {
22088833Sdam.sunwoo@arm.com        overallMshrMissRate.subname(i, system->getMasterName(i));
22098833Sdam.sunwoo@arm.com    }
22104626SN/A
22114626SN/A    // mshrMiss latency formulas
22124626SN/A    for (int access_idx = 0; access_idx < MemCmd::NUM_MEM_CMDS; ++access_idx) {
22134626SN/A        MemCmd cmd(access_idx);
22144626SN/A        const string &cstr = cmd.toString();
22154626SN/A
22164626SN/A        avgMshrMissLatency[access_idx]
22174626SN/A            .name(name() + "." + cstr + "_avg_mshr_miss_latency")
22184626SN/A            .desc("average " + cstr + " mshr miss latency")
22194626SN/A            .flags(total | nozero | nonan)
22204626SN/A            ;
22214626SN/A        avgMshrMissLatency[access_idx] =
22224626SN/A            mshr_miss_latency[access_idx] / mshr_misses[access_idx];
22238833Sdam.sunwoo@arm.com
22248833Sdam.sunwoo@arm.com        for (int i = 0; i < system->maxMasters(); i++) {
222511483Snikos.nikoleris@arm.com            avgMshrMissLatency[access_idx].subname(
222611483Snikos.nikoleris@arm.com                i, system->getMasterName(i));
22278833Sdam.sunwoo@arm.com        }
22284626SN/A    }
22294626SN/A
22304626SN/A    demandAvgMshrMissLatency
22314626SN/A        .name(name() + ".demand_avg_mshr_miss_latency")
22324626SN/A        .desc("average overall mshr miss latency")
22338833Sdam.sunwoo@arm.com        .flags(total | nozero | nonan)
22344626SN/A        ;
22354626SN/A    demandAvgMshrMissLatency = demandMshrMissLatency / demandMshrMisses;
22368833Sdam.sunwoo@arm.com    for (int i = 0; i < system->maxMasters(); i++) {
22378833Sdam.sunwoo@arm.com        demandAvgMshrMissLatency.subname(i, system->getMasterName(i));
22388833Sdam.sunwoo@arm.com    }
22394626SN/A
22404626SN/A    overallAvgMshrMissLatency
22414626SN/A        .name(name() + ".overall_avg_mshr_miss_latency")
22424626SN/A        .desc("average overall mshr miss latency")
22438833Sdam.sunwoo@arm.com        .flags(total | nozero | nonan)
22444626SN/A        ;
22454626SN/A    overallAvgMshrMissLatency = overallMshrMissLatency / overallMshrMisses;
22468833Sdam.sunwoo@arm.com    for (int i = 0; i < system->maxMasters(); i++) {
22478833Sdam.sunwoo@arm.com        overallAvgMshrMissLatency.subname(i, system->getMasterName(i));
22488833Sdam.sunwoo@arm.com    }
22494626SN/A
22504626SN/A    // mshrUncacheable latency formulas
22514626SN/A    for (int access_idx = 0; access_idx < MemCmd::NUM_MEM_CMDS; ++access_idx) {
22524626SN/A        MemCmd cmd(access_idx);
22534626SN/A        const string &cstr = cmd.toString();
22544626SN/A
22554626SN/A        avgMshrUncacheableLatency[access_idx]
22564626SN/A            .name(name() + "." + cstr + "_avg_mshr_uncacheable_latency")
22574626SN/A            .desc("average " + cstr + " mshr uncacheable latency")
22584626SN/A            .flags(total | nozero | nonan)
22594626SN/A            ;
22604626SN/A        avgMshrUncacheableLatency[access_idx] =
22614626SN/A            mshr_uncacheable_lat[access_idx] / mshr_uncacheable[access_idx];
22628833Sdam.sunwoo@arm.com
22638833Sdam.sunwoo@arm.com        for (int i = 0; i < system->maxMasters(); i++) {
226411483Snikos.nikoleris@arm.com            avgMshrUncacheableLatency[access_idx].subname(
226511483Snikos.nikoleris@arm.com                i, system->getMasterName(i));
22668833Sdam.sunwoo@arm.com        }
22674626SN/A    }
22684626SN/A
22694626SN/A    overallAvgMshrUncacheableLatency
22704626SN/A        .name(name() + ".overall_avg_mshr_uncacheable_latency")
22714626SN/A        .desc("average overall mshr uncacheable latency")
22728833Sdam.sunwoo@arm.com        .flags(total | nozero | nonan)
22734626SN/A        ;
227411483Snikos.nikoleris@arm.com    overallAvgMshrUncacheableLatency =
227511483Snikos.nikoleris@arm.com        overallMshrUncacheableLatency / overallMshrUncacheable;
22768833Sdam.sunwoo@arm.com    for (int i = 0; i < system->maxMasters(); i++) {
22778833Sdam.sunwoo@arm.com        overallAvgMshrUncacheableLatency.subname(i, system->getMasterName(i));
22788833Sdam.sunwoo@arm.com    }
22794626SN/A
228012702Snikos.nikoleris@arm.com    replacements
228112702Snikos.nikoleris@arm.com        .name(name() + ".replacements")
228212702Snikos.nikoleris@arm.com        .desc("number of replacements")
228312702Snikos.nikoleris@arm.com        ;
22842810SN/A}
228512724Snikos.nikoleris@arm.com
228613416Sjavier.bueno@metempsy.comvoid
228713416Sjavier.bueno@metempsy.comBaseCache::regProbePoints()
228813416Sjavier.bueno@metempsy.com{
228913416Sjavier.bueno@metempsy.com    ppHit = new ProbePointArg<PacketPtr>(this->getProbeManager(), "Hit");
229013416Sjavier.bueno@metempsy.com    ppMiss = new ProbePointArg<PacketPtr>(this->getProbeManager(), "Miss");
229113717Sivan.pizarro@metempsy.com    ppFill = new ProbePointArg<PacketPtr>(this->getProbeManager(), "Fill");
229213416Sjavier.bueno@metempsy.com}
229313416Sjavier.bueno@metempsy.com
229412724Snikos.nikoleris@arm.com///////////////
229512724Snikos.nikoleris@arm.com//
229612724Snikos.nikoleris@arm.com// CpuSidePort
229712724Snikos.nikoleris@arm.com//
229812724Snikos.nikoleris@arm.com///////////////
229912724Snikos.nikoleris@arm.combool
230012724Snikos.nikoleris@arm.comBaseCache::CpuSidePort::recvTimingSnoopResp(PacketPtr pkt)
230112724Snikos.nikoleris@arm.com{
230212725Snikos.nikoleris@arm.com    // Snoops shouldn't happen when bypassing caches
230312725Snikos.nikoleris@arm.com    assert(!cache->system->bypassCaches());
230412725Snikos.nikoleris@arm.com
230512725Snikos.nikoleris@arm.com    assert(pkt->isResponse());
230612725Snikos.nikoleris@arm.com
230712724Snikos.nikoleris@arm.com    // Express snoop responses from master to slave, e.g., from L1 to L2
230812724Snikos.nikoleris@arm.com    cache->recvTimingSnoopResp(pkt);
230912724Snikos.nikoleris@arm.com    return true;
231012724Snikos.nikoleris@arm.com}
231112724Snikos.nikoleris@arm.com
231212724Snikos.nikoleris@arm.com
231312724Snikos.nikoleris@arm.combool
231412724Snikos.nikoleris@arm.comBaseCache::CpuSidePort::tryTiming(PacketPtr pkt)
231512724Snikos.nikoleris@arm.com{
231612725Snikos.nikoleris@arm.com    if (cache->system->bypassCaches() || pkt->isExpressSnoop()) {
231712724Snikos.nikoleris@arm.com        // always let express snoop packets through even if blocked
231812724Snikos.nikoleris@arm.com        return true;
231912724Snikos.nikoleris@arm.com    } else if (blocked || mustSendRetry) {
232012724Snikos.nikoleris@arm.com        // either already committed to send a retry, or blocked
232112724Snikos.nikoleris@arm.com        mustSendRetry = true;
232212724Snikos.nikoleris@arm.com        return false;
232312724Snikos.nikoleris@arm.com    }
232412724Snikos.nikoleris@arm.com    mustSendRetry = false;
232512724Snikos.nikoleris@arm.com    return true;
232612724Snikos.nikoleris@arm.com}
232712724Snikos.nikoleris@arm.com
232812724Snikos.nikoleris@arm.combool
232912724Snikos.nikoleris@arm.comBaseCache::CpuSidePort::recvTimingReq(PacketPtr pkt)
233012724Snikos.nikoleris@arm.com{
233112725Snikos.nikoleris@arm.com    assert(pkt->isRequest());
233212725Snikos.nikoleris@arm.com
233312725Snikos.nikoleris@arm.com    if (cache->system->bypassCaches()) {
233412725Snikos.nikoleris@arm.com        // Just forward the packet if caches are disabled.
233512725Snikos.nikoleris@arm.com        // @todo This should really enqueue the packet rather
233612725Snikos.nikoleris@arm.com        bool M5_VAR_USED success = cache->memSidePort.sendTimingReq(pkt);
233712725Snikos.nikoleris@arm.com        assert(success);
233812725Snikos.nikoleris@arm.com        return true;
233912725Snikos.nikoleris@arm.com    } else if (tryTiming(pkt)) {
234012724Snikos.nikoleris@arm.com        cache->recvTimingReq(pkt);
234112724Snikos.nikoleris@arm.com        return true;
234212724Snikos.nikoleris@arm.com    }
234312724Snikos.nikoleris@arm.com    return false;
234412724Snikos.nikoleris@arm.com}
234512724Snikos.nikoleris@arm.com
234612724Snikos.nikoleris@arm.comTick
234712724Snikos.nikoleris@arm.comBaseCache::CpuSidePort::recvAtomic(PacketPtr pkt)
234812724Snikos.nikoleris@arm.com{
234912725Snikos.nikoleris@arm.com    if (cache->system->bypassCaches()) {
235012725Snikos.nikoleris@arm.com        // Forward the request if the system is in cache bypass mode.
235112725Snikos.nikoleris@arm.com        return cache->memSidePort.sendAtomic(pkt);
235212725Snikos.nikoleris@arm.com    } else {
235312725Snikos.nikoleris@arm.com        return cache->recvAtomic(pkt);
235412725Snikos.nikoleris@arm.com    }
235512724Snikos.nikoleris@arm.com}
235612724Snikos.nikoleris@arm.com
235712724Snikos.nikoleris@arm.comvoid
235812724Snikos.nikoleris@arm.comBaseCache::CpuSidePort::recvFunctional(PacketPtr pkt)
235912724Snikos.nikoleris@arm.com{
236012725Snikos.nikoleris@arm.com    if (cache->system->bypassCaches()) {
236112725Snikos.nikoleris@arm.com        // The cache should be flushed if we are in cache bypass mode,
236212725Snikos.nikoleris@arm.com        // so we don't need to check if we need to update anything.
236312725Snikos.nikoleris@arm.com        cache->memSidePort.sendFunctional(pkt);
236412725Snikos.nikoleris@arm.com        return;
236512725Snikos.nikoleris@arm.com    }
236612725Snikos.nikoleris@arm.com
236712724Snikos.nikoleris@arm.com    // functional request
236812724Snikos.nikoleris@arm.com    cache->functionalAccess(pkt, true);
236912724Snikos.nikoleris@arm.com}
237012724Snikos.nikoleris@arm.com
237112724Snikos.nikoleris@arm.comAddrRangeList
237212724Snikos.nikoleris@arm.comBaseCache::CpuSidePort::getAddrRanges() const
237312724Snikos.nikoleris@arm.com{
237412724Snikos.nikoleris@arm.com    return cache->getAddrRanges();
237512724Snikos.nikoleris@arm.com}
237612724Snikos.nikoleris@arm.com
237712724Snikos.nikoleris@arm.com
237812724Snikos.nikoleris@arm.comBaseCache::
237912724Snikos.nikoleris@arm.comCpuSidePort::CpuSidePort(const std::string &_name, BaseCache *_cache,
238012724Snikos.nikoleris@arm.com                         const std::string &_label)
238112724Snikos.nikoleris@arm.com    : CacheSlavePort(_name, _cache, _label), cache(_cache)
238212724Snikos.nikoleris@arm.com{
238312724Snikos.nikoleris@arm.com}
238412724Snikos.nikoleris@arm.com
238512724Snikos.nikoleris@arm.com///////////////
238612724Snikos.nikoleris@arm.com//
238712724Snikos.nikoleris@arm.com// MemSidePort
238812724Snikos.nikoleris@arm.com//
238912724Snikos.nikoleris@arm.com///////////////
239012724Snikos.nikoleris@arm.combool
239112724Snikos.nikoleris@arm.comBaseCache::MemSidePort::recvTimingResp(PacketPtr pkt)
239212724Snikos.nikoleris@arm.com{
239312724Snikos.nikoleris@arm.com    cache->recvTimingResp(pkt);
239412724Snikos.nikoleris@arm.com    return true;
239512724Snikos.nikoleris@arm.com}
239612724Snikos.nikoleris@arm.com
239712724Snikos.nikoleris@arm.com// Express snooping requests to memside port
239812724Snikos.nikoleris@arm.comvoid
239912724Snikos.nikoleris@arm.comBaseCache::MemSidePort::recvTimingSnoopReq(PacketPtr pkt)
240012724Snikos.nikoleris@arm.com{
240112725Snikos.nikoleris@arm.com    // Snoops shouldn't happen when bypassing caches
240212725Snikos.nikoleris@arm.com    assert(!cache->system->bypassCaches());
240312725Snikos.nikoleris@arm.com
240412724Snikos.nikoleris@arm.com    // handle snooping requests
240512724Snikos.nikoleris@arm.com    cache->recvTimingSnoopReq(pkt);
240612724Snikos.nikoleris@arm.com}
240712724Snikos.nikoleris@arm.com
240812724Snikos.nikoleris@arm.comTick
240912724Snikos.nikoleris@arm.comBaseCache::MemSidePort::recvAtomicSnoop(PacketPtr pkt)
241012724Snikos.nikoleris@arm.com{
241112725Snikos.nikoleris@arm.com    // Snoops shouldn't happen when bypassing caches
241212725Snikos.nikoleris@arm.com    assert(!cache->system->bypassCaches());
241312725Snikos.nikoleris@arm.com
241412724Snikos.nikoleris@arm.com    return cache->recvAtomicSnoop(pkt);
241512724Snikos.nikoleris@arm.com}
241612724Snikos.nikoleris@arm.com
241712724Snikos.nikoleris@arm.comvoid
241812724Snikos.nikoleris@arm.comBaseCache::MemSidePort::recvFunctionalSnoop(PacketPtr pkt)
241912724Snikos.nikoleris@arm.com{
242012725Snikos.nikoleris@arm.com    // Snoops shouldn't happen when bypassing caches
242112725Snikos.nikoleris@arm.com    assert(!cache->system->bypassCaches());
242212725Snikos.nikoleris@arm.com
242312724Snikos.nikoleris@arm.com    // functional snoop (note that in contrast to atomic we don't have
242412724Snikos.nikoleris@arm.com    // a specific functionalSnoop method, as they have the same
242512724Snikos.nikoleris@arm.com    // behaviour regardless)
242612724Snikos.nikoleris@arm.com    cache->functionalAccess(pkt, false);
242712724Snikos.nikoleris@arm.com}
242812724Snikos.nikoleris@arm.com
242912724Snikos.nikoleris@arm.comvoid
243012724Snikos.nikoleris@arm.comBaseCache::CacheReqPacketQueue::sendDeferredPacket()
243112724Snikos.nikoleris@arm.com{
243212724Snikos.nikoleris@arm.com    // sanity check
243312724Snikos.nikoleris@arm.com    assert(!waitingOnRetry);
243412724Snikos.nikoleris@arm.com
243512724Snikos.nikoleris@arm.com    // there should never be any deferred request packets in the
243612724Snikos.nikoleris@arm.com    // queue, instead we resly on the cache to provide the packets
243712724Snikos.nikoleris@arm.com    // from the MSHR queue or write queue
243812724Snikos.nikoleris@arm.com    assert(deferredPacketReadyTime() == MaxTick);
243912724Snikos.nikoleris@arm.com
244012724Snikos.nikoleris@arm.com    // check for request packets (requests & writebacks)
244112724Snikos.nikoleris@arm.com    QueueEntry* entry = cache.getNextQueueEntry();
244212724Snikos.nikoleris@arm.com
244312724Snikos.nikoleris@arm.com    if (!entry) {
244412724Snikos.nikoleris@arm.com        // can happen if e.g. we attempt a writeback and fail, but
244512724Snikos.nikoleris@arm.com        // before the retry, the writeback is eliminated because
244612724Snikos.nikoleris@arm.com        // we snoop another cache's ReadEx.
244712724Snikos.nikoleris@arm.com    } else {
244812724Snikos.nikoleris@arm.com        // let our snoop responses go first if there are responses to
244912724Snikos.nikoleris@arm.com        // the same addresses
245013860Sodanrc@yahoo.com.br        if (checkConflictingSnoop(entry->getTarget()->pkt)) {
245112724Snikos.nikoleris@arm.com            return;
245212724Snikos.nikoleris@arm.com        }
245312724Snikos.nikoleris@arm.com        waitingOnRetry = entry->sendPacket(cache);
245412724Snikos.nikoleris@arm.com    }
245512724Snikos.nikoleris@arm.com
245612724Snikos.nikoleris@arm.com    // if we succeeded and are not waiting for a retry, schedule the
245712724Snikos.nikoleris@arm.com    // next send considering when the next queue is ready, note that
245812724Snikos.nikoleris@arm.com    // snoop responses have their own packet queue and thus schedule
245912724Snikos.nikoleris@arm.com    // their own events
246012724Snikos.nikoleris@arm.com    if (!waitingOnRetry) {
246112724Snikos.nikoleris@arm.com        schedSendEvent(cache.nextQueueReadyTime());
246212724Snikos.nikoleris@arm.com    }
246312724Snikos.nikoleris@arm.com}
246412724Snikos.nikoleris@arm.com
246512724Snikos.nikoleris@arm.comBaseCache::MemSidePort::MemSidePort(const std::string &_name,
246612724Snikos.nikoleris@arm.com                                    BaseCache *_cache,
246712724Snikos.nikoleris@arm.com                                    const std::string &_label)
246812724Snikos.nikoleris@arm.com    : CacheMasterPort(_name, _cache, _reqQueue, _snoopRespQueue),
246912724Snikos.nikoleris@arm.com      _reqQueue(*_cache, *this, _snoopRespQueue, _label),
247013564Snikos.nikoleris@arm.com      _snoopRespQueue(*_cache, *this, true, _label), cache(_cache)
247112724Snikos.nikoleris@arm.com{
247212724Snikos.nikoleris@arm.com}
247313352Snikos.nikoleris@arm.com
247413352Snikos.nikoleris@arm.comvoid
247513352Snikos.nikoleris@arm.comWriteAllocator::updateMode(Addr write_addr, unsigned write_size,
247613352Snikos.nikoleris@arm.com                           Addr blk_addr)
247713352Snikos.nikoleris@arm.com{
247813352Snikos.nikoleris@arm.com    // check if we are continuing where the last write ended
247913352Snikos.nikoleris@arm.com    if (nextAddr == write_addr) {
248013352Snikos.nikoleris@arm.com        delayCtr[blk_addr] = delayThreshold;
248113352Snikos.nikoleris@arm.com        // stop if we have already saturated
248213352Snikos.nikoleris@arm.com        if (mode != WriteMode::NO_ALLOCATE) {
248313352Snikos.nikoleris@arm.com            byteCount += write_size;
248413352Snikos.nikoleris@arm.com            // switch to streaming mode if we have passed the lower
248513352Snikos.nikoleris@arm.com            // threshold
248613352Snikos.nikoleris@arm.com            if (mode == WriteMode::ALLOCATE &&
248713352Snikos.nikoleris@arm.com                byteCount > coalesceLimit) {
248813352Snikos.nikoleris@arm.com                mode = WriteMode::COALESCE;
248913352Snikos.nikoleris@arm.com                DPRINTF(Cache, "Switched to write coalescing\n");
249013352Snikos.nikoleris@arm.com            } else if (mode == WriteMode::COALESCE &&
249113352Snikos.nikoleris@arm.com                       byteCount > noAllocateLimit) {
249213352Snikos.nikoleris@arm.com                // and continue and switch to non-allocating mode if we
249313352Snikos.nikoleris@arm.com                // pass the upper threshold
249413352Snikos.nikoleris@arm.com                mode = WriteMode::NO_ALLOCATE;
249513352Snikos.nikoleris@arm.com                DPRINTF(Cache, "Switched to write-no-allocate\n");
249613352Snikos.nikoleris@arm.com            }
249713352Snikos.nikoleris@arm.com        }
249813352Snikos.nikoleris@arm.com    } else {
249913352Snikos.nikoleris@arm.com        // we did not see a write matching the previous one, start
250013352Snikos.nikoleris@arm.com        // over again
250113352Snikos.nikoleris@arm.com        byteCount = write_size;
250213352Snikos.nikoleris@arm.com        mode = WriteMode::ALLOCATE;
250313352Snikos.nikoleris@arm.com        resetDelay(blk_addr);
250413352Snikos.nikoleris@arm.com    }
250513352Snikos.nikoleris@arm.com    nextAddr = write_addr + write_size;
250613352Snikos.nikoleris@arm.com}
250713352Snikos.nikoleris@arm.com
250813352Snikos.nikoleris@arm.comWriteAllocator*
250913352Snikos.nikoleris@arm.comWriteAllocatorParams::create()
251013352Snikos.nikoleris@arm.com{
251113352Snikos.nikoleris@arm.com    return new WriteAllocator(this);
251213352Snikos.nikoleris@arm.com}
2513