DRAMCtrl.py revision 12706
112706Swendy.elsasser@arm.com# Copyright (c) 2012-2018 ARM Limited
29243SN/A# All rights reserved.
39243SN/A#
49243SN/A# The license below extends only to copyright in the software and shall
59243SN/A# not be construed as granting a license to any other intellectual
69243SN/A# property including but not limited to intellectual property relating
79243SN/A# to a hardware implementation of the functionality of the software
89243SN/A# licensed hereunder.  You may use the software subject to the license
99243SN/A# terms below provided that you ensure that this notice is replicated
109243SN/A# unmodified and in its entirety in all distributions of the software,
119243SN/A# modified or unmodified, in source code or in binary form.
129243SN/A#
139831SN/A# Copyright (c) 2013 Amin Farmahini-Farahani
1410864Sjungma@eit.uni-kl.de# Copyright (c) 2015 University of Kaiserslautern
1511186Serfan.azarkhish@unibo.it# Copyright (c) 2015 The University of Bologna
169831SN/A# All rights reserved.
179831SN/A#
189243SN/A# Redistribution and use in source and binary forms, with or without
199243SN/A# modification, are permitted provided that the following conditions are
209243SN/A# met: redistributions of source code must retain the above copyright
219243SN/A# notice, this list of conditions and the following disclaimer;
229243SN/A# redistributions in binary form must reproduce the above copyright
239243SN/A# notice, this list of conditions and the following disclaimer in the
249243SN/A# documentation and/or other materials provided with the distribution;
259243SN/A# neither the name of the copyright holders nor the names of its
269243SN/A# contributors may be used to endorse or promote products derived from
279243SN/A# this software without specific prior written permission.
289243SN/A#
299243SN/A# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
309243SN/A# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
319243SN/A# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
329243SN/A# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
339243SN/A# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
349243SN/A# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
359243SN/A# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
369243SN/A# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
379243SN/A# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
389243SN/A# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
399243SN/A# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
409243SN/A#
419243SN/A# Authors: Andreas Hansson
429243SN/A#          Ani Udipi
4310864Sjungma@eit.uni-kl.de#          Omar Naji
4410864Sjungma@eit.uni-kl.de#          Matthias Jung
4511186Serfan.azarkhish@unibo.it#          Erfan Azarkhish
469243SN/A
479243SN/Afrom m5.params import *
4812706Swendy.elsasser@arm.comfrom m5.proxy import *
499243SN/Afrom AbstractMemory import *
509243SN/A
519243SN/A# Enum for memory scheduling algorithms, currently First-Come
529243SN/A# First-Served and a First-Row Hit then First-Come First-Served
539243SN/Aclass MemSched(Enum): vals = ['fcfs', 'frfcfs']
549243SN/A
5510136SN/A# Enum for the address mapping. With Ch, Ra, Ba, Ro and Co denoting
5610136SN/A# channel, rank, bank, row and column, respectively, and going from
5710136SN/A# MSB to LSB.  Available are RoRaBaChCo and RoRaBaCoCh, that are
5810136SN/A# suitable for an open-page policy, optimising for sequential accesses
5910136SN/A# hitting in the open row. For a closed-page policy, RoCoRaBaCh
6010136SN/A# maximises parallelism.
6110136SN/Aclass AddrMap(Enum): vals = ['RoRaBaChCo', 'RoRaBaCoCh', 'RoCoRaBaCh']
629243SN/A
6310144SN/A# Enum for the page policy, either open, open_adaptive, close, or
6410144SN/A# close_adaptive.
6510144SN/Aclass PageManage(Enum): vals = ['open', 'open_adaptive', 'close',
6610144SN/A                                'close_adaptive']
679243SN/A
6810146Sandreas.hansson@arm.com# DRAMCtrl is a single-channel single-ported DRAM controller model
699243SN/A# that aims to model the most important system-level performance
709243SN/A# effects of a DRAM without getting into too much detail of the DRAM
719243SN/A# itself.
7210146Sandreas.hansson@arm.comclass DRAMCtrl(AbstractMemory):
7310146Sandreas.hansson@arm.com    type = 'DRAMCtrl'
7410146Sandreas.hansson@arm.com    cxx_header = "mem/dram_ctrl.hh"
759243SN/A
769243SN/A    # single-ported on the system interface side, instantiate with a
779243SN/A    # bus in front of the controller for multiple ports
789243SN/A    port = SlavePort("Slave port")
799243SN/A
8010536Sandreas.hansson@arm.com    # the basic configuration of the controller architecture, note
8110536Sandreas.hansson@arm.com    # that each entry corresponds to a burst for the specific DRAM
8210536Sandreas.hansson@arm.com    # configuration (e.g. x32 with burst length 8 is 32 bytes) and not
8310536Sandreas.hansson@arm.com    # the cacheline size or request/packet size
8410145SN/A    write_buffer_size = Param.Unsigned(64, "Number of write queue entries")
859972SN/A    read_buffer_size = Param.Unsigned(32, "Number of read queue entries")
869243SN/A
8710140SN/A    # threshold in percent for when to forcefully trigger writes and
8810140SN/A    # start emptying the write buffer
8910140SN/A    write_high_thresh_perc = Param.Percent(85, "Threshold to force writes")
909972SN/A
9110140SN/A    # threshold in percentage for when to start writes if the read
9210140SN/A    # queue is empty
9310140SN/A    write_low_thresh_perc = Param.Percent(50, "Threshold to start writes")
9410140SN/A
9510140SN/A    # minimum write bursts to schedule before switching back to reads
9610140SN/A    min_writes_per_switch = Param.Unsigned(16, "Minimum write bursts before "
9710140SN/A                                           "switching to reads")
989243SN/A
999243SN/A    # scheduler, address map and page policy
1009489SN/A    mem_sched_policy = Param.MemSched('frfcfs', "Memory scheduling policy")
10110675Sandreas.hansson@arm.com    addr_mapping = Param.AddrMap('RoRaBaCoCh', "Address mapping policy")
10210145SN/A    page_policy = Param.PageManage('open_adaptive', "Page management policy")
1039243SN/A
10410141SN/A    # enforce a limit on the number of accesses per row
10510141SN/A    max_accesses_per_row = Param.Unsigned(16, "Max accesses per row before "
10610141SN/A                                          "closing");
10710141SN/A
10810489SOmar.Naji@arm.com    # size of DRAM Chip in Bytes
10910489SOmar.Naji@arm.com    device_size = Param.MemorySize("Size of DRAM chip")
11010489SOmar.Naji@arm.com
1119726SN/A    # pipeline latency of the controller and PHY, split into a
1129726SN/A    # frontend part and a backend part, with reads and writes serviced
1139726SN/A    # by the queues only seeing the frontend contribution, and reads
1149726SN/A    # serviced by the memory seeing the sum of the two
1159726SN/A    static_frontend_latency = Param.Latency("10ns", "Static frontend latency")
1169726SN/A    static_backend_latency = Param.Latency("10ns", "Static backend latency")
1179726SN/A
1189489SN/A    # the physical organisation of the DRAM
1199831SN/A    device_bus_width = Param.Unsigned("data bus width in bits for each DRAM "\
1209831SN/A                                      "device/chip")
1219831SN/A    burst_length = Param.Unsigned("Burst lenght (BL) in beats")
1229831SN/A    device_rowbuffer_size = Param.MemorySize("Page (row buffer) size per "\
1239831SN/A                                           "device/chip")
1249831SN/A    devices_per_rank = Param.Unsigned("Number of devices/chips per rank")
1259489SN/A    ranks_per_channel = Param.Unsigned("Number of ranks per channel")
12610394Swendy.elsasser@arm.com
12710394Swendy.elsasser@arm.com    # default to 0 bank groups per rank, indicating bank group architecture
12810394Swendy.elsasser@arm.com    # is not used
12910394Swendy.elsasser@arm.com    # update per memory class when bank group architecture is supported
13010394Swendy.elsasser@arm.com    bank_groups_per_rank = Param.Unsigned(0, "Number of bank groups per rank")
1319489SN/A    banks_per_rank = Param.Unsigned("Number of banks per rank")
1329566SN/A    # only used for the address mapping as the controller by
1339566SN/A    # construction is a single channel and multiple controllers have
1349566SN/A    # to be instantiated for a multi-channel configuration
1359566SN/A    channels = Param.Unsigned(1, "Number of channels")
1369489SN/A
13710430SOmar.Naji@arm.com    # For power modelling we need to know if the DRAM has a DLL or not
13810430SOmar.Naji@arm.com    dll = Param.Bool(True, "DRAM has DLL or not")
13910430SOmar.Naji@arm.com
14010430SOmar.Naji@arm.com    # DRAMPower provides in addition to the core power, the possibility to
14110430SOmar.Naji@arm.com    # include RD/WR termination and IO power. This calculation assumes some
14210430SOmar.Naji@arm.com    # default values. The integration of DRAMPower with gem5 does not include
14310430SOmar.Naji@arm.com    # IO and RD/WR termination power by default. This might be added as an
14410430SOmar.Naji@arm.com    # additional feature in the future.
14510430SOmar.Naji@arm.com
1469243SN/A    # timing behaviour and constraints - all in nanoseconds
1479243SN/A
14810216Sandreas.hansson@arm.com    # the base clock period of the DRAM
14910216Sandreas.hansson@arm.com    tCK = Param.Latency("Clock period")
15010216Sandreas.hansson@arm.com
1519243SN/A    # the amount of time in nanoseconds from issuing an activate command
1529243SN/A    # to the data being available in the row buffer for a read/write
1539489SN/A    tRCD = Param.Latency("RAS to CAS delay")
1549243SN/A
1559243SN/A    # the time from issuing a read/write command to seeing the actual data
1569489SN/A    tCL = Param.Latency("CAS latency")
1579243SN/A
1589243SN/A    # minimum time between a precharge and subsequent activate
1599489SN/A    tRP = Param.Latency("Row precharge time")
1609243SN/A
1619963SN/A    # minimum time between an activate and a precharge to the same row
1629963SN/A    tRAS = Param.Latency("ACT to PRE delay")
1639963SN/A
16410210Sandreas.hansson@arm.com    # minimum time between a write data transfer and a precharge
16510210Sandreas.hansson@arm.com    tWR = Param.Latency("Write recovery time")
16610210Sandreas.hansson@arm.com
16710212Sandreas.hansson@arm.com    # minimum time between a read and precharge command
16810212Sandreas.hansson@arm.com    tRTP = Param.Latency("Read to precharge")
16910212Sandreas.hansson@arm.com
1709243SN/A    # time to complete a burst transfer, typically the burst length
1719243SN/A    # divided by two due to the DDR bus, but by making it a parameter
1729243SN/A    # it is easier to also evaluate SDR memories like WideIO.
1739831SN/A    # This parameter has to account for burst length.
1749831SN/A    # Read/Write requests with data size larger than one full burst are broken
17510146Sandreas.hansson@arm.com    # down into multiple requests in the controller
17610394Swendy.elsasser@arm.com    # tBURST is equivalent to the CAS-to-CAS delay (tCCD)
17710394Swendy.elsasser@arm.com    # With bank group architectures, tBURST represents the CAS-to-CAS
17810394Swendy.elsasser@arm.com    # delay for bursts to different bank groups (tCCD_S)
1799489SN/A    tBURST = Param.Latency("Burst duration (for DDR burst length / 2 cycles)")
1809243SN/A
18110394Swendy.elsasser@arm.com    # CAS-to-CAS delay for bursts to the same bank group
18210394Swendy.elsasser@arm.com    # only utilized with bank group architectures; set to 0 for default case
18310394Swendy.elsasser@arm.com    # tBURST is equivalent to tCCD_S; no explicit parameter required
18410394Swendy.elsasser@arm.com    # for CAS-to-CAS delay for bursts to different bank groups
18510394Swendy.elsasser@arm.com    tCCD_L = Param.Latency("0ns", "Same bank group CAS to CAS delay")
18610394Swendy.elsasser@arm.com
18712706Swendy.elsasser@arm.com    # Write-to-Write delay for bursts to the same bank group
18812706Swendy.elsasser@arm.com    # only utilized with bank group architectures; set to 0 for default case
18912706Swendy.elsasser@arm.com    # This will be used to enable different same bank group delays
19012706Swendy.elsasser@arm.com    # for writes versus reads
19112706Swendy.elsasser@arm.com    tCCD_L_WR = Param.Latency(Self.tCCD_L,
19212706Swendy.elsasser@arm.com        "Same bank group Write to Write delay")
19312706Swendy.elsasser@arm.com
1949243SN/A    # time taken to complete one refresh cycle (N rows in all banks)
1959489SN/A    tRFC = Param.Latency("Refresh cycle time")
1969243SN/A
1979243SN/A    # refresh command interval, how often a "ref" command needs
1989243SN/A    # to be sent. It is 7.8 us for a 64ms refresh requirement
1999489SN/A    tREFI = Param.Latency("Refresh command interval")
2009243SN/A
20110393Swendy.elsasser@arm.com    # write-to-read, same rank turnaround penalty
20210393Swendy.elsasser@arm.com    tWTR = Param.Latency("Write to read, same rank switching time")
2039243SN/A
20410393Swendy.elsasser@arm.com    # read-to-write, same rank turnaround penalty
20510393Swendy.elsasser@arm.com    tRTW = Param.Latency("Read to write, same rank switching time")
20610393Swendy.elsasser@arm.com
20710393Swendy.elsasser@arm.com    # rank-to-rank bus delay penalty
20810393Swendy.elsasser@arm.com    # this does not correlate to a memory timing parameter and encompasses:
20910393Swendy.elsasser@arm.com    # 1) RD-to-RD, 2) WR-to-WR, 3) RD-to-WR, and 4) WR-to-RD
21010393Swendy.elsasser@arm.com    # different rank bus delay
21110393Swendy.elsasser@arm.com    tCS = Param.Latency("Rank to rank switching time")
21210206Sandreas.hansson@arm.com
2139971SN/A    # minimum row activate to row activate delay time
2149971SN/A    tRRD = Param.Latency("ACT to ACT delay")
2159971SN/A
21610394Swendy.elsasser@arm.com    # only utilized with bank group architectures; set to 0 for default case
21710394Swendy.elsasser@arm.com    tRRD_L = Param.Latency("0ns", "Same bank group ACT to ACT delay")
21810394Swendy.elsasser@arm.com
2199488SN/A    # time window in which a maximum number of activates are allowed
2209488SN/A    # to take place, set to 0 to disable
2219489SN/A    tXAW = Param.Latency("X activation window")
2229489SN/A    activation_limit = Param.Unsigned("Max number of activates in window")
2239488SN/A
22410430SOmar.Naji@arm.com    # time to exit power-down mode
22510430SOmar.Naji@arm.com    # Exit power-down to next valid command delay
22610430SOmar.Naji@arm.com    tXP = Param.Latency("0ns", "Power-up Delay")
22710430SOmar.Naji@arm.com
22810430SOmar.Naji@arm.com    # Exit Powerdown to commands requiring a locked DLL
22910430SOmar.Naji@arm.com    tXPDLL = Param.Latency("0ns", "Power-up Delay with locked DLL")
23010430SOmar.Naji@arm.com
23110430SOmar.Naji@arm.com    # time to exit self-refresh mode
23210430SOmar.Naji@arm.com    tXS = Param.Latency("0ns", "Self-refresh exit latency")
23310430SOmar.Naji@arm.com
23410430SOmar.Naji@arm.com    # time to exit self-refresh mode with locked DLL
23510430SOmar.Naji@arm.com    tXSDLL = Param.Latency("0ns", "Self-refresh exit latency DLL")
23610430SOmar.Naji@arm.com
2379488SN/A    # Currently rolled into other params
2389243SN/A    ######################################################################
2399243SN/A
2409963SN/A    # tRC  - assumed to be tRAS + tRP
2419243SN/A
24210430SOmar.Naji@arm.com    # Power Behaviour and Constraints
24310430SOmar.Naji@arm.com    # DRAMs like LPDDR and WideIO have 2 external voltage domains. These are
24410430SOmar.Naji@arm.com    # defined as VDD and VDD2. Each current is defined for each voltage domain
24510430SOmar.Naji@arm.com    # separately. For example, current IDD0 is active-precharge current for
24610430SOmar.Naji@arm.com    # voltage domain VDD and current IDD02 is active-precharge current for
24710430SOmar.Naji@arm.com    # voltage domain VDD2.
24810430SOmar.Naji@arm.com    # By default all currents are set to 0mA. Users who are only interested in
24910430SOmar.Naji@arm.com    # the performance of DRAMs can leave them at 0.
25010430SOmar.Naji@arm.com
25110430SOmar.Naji@arm.com    # Operating 1 Bank Active-Precharge current
25210430SOmar.Naji@arm.com    IDD0 = Param.Current("0mA", "Active precharge current")
25310430SOmar.Naji@arm.com
25410430SOmar.Naji@arm.com    # Operating 1 Bank Active-Precharge current multiple voltage Range
25510430SOmar.Naji@arm.com    IDD02 = Param.Current("0mA", "Active precharge current VDD2")
25610430SOmar.Naji@arm.com
25710430SOmar.Naji@arm.com    # Precharge Power-down Current: Slow exit
25810430SOmar.Naji@arm.com    IDD2P0 = Param.Current("0mA", "Precharge Powerdown slow")
25910430SOmar.Naji@arm.com
26010430SOmar.Naji@arm.com    # Precharge Power-down Current: Slow exit multiple voltage Range
26110430SOmar.Naji@arm.com    IDD2P02 = Param.Current("0mA", "Precharge Powerdown slow VDD2")
26210430SOmar.Naji@arm.com
26310430SOmar.Naji@arm.com    # Precharge Power-down Current: Fast exit
26410430SOmar.Naji@arm.com    IDD2P1 = Param.Current("0mA", "Precharge Powerdown fast")
26510430SOmar.Naji@arm.com
26610430SOmar.Naji@arm.com    # Precharge Power-down Current: Fast exit multiple voltage Range
26710430SOmar.Naji@arm.com    IDD2P12 = Param.Current("0mA", "Precharge Powerdown fast VDD2")
26810430SOmar.Naji@arm.com
26910430SOmar.Naji@arm.com    # Precharge Standby current
27010430SOmar.Naji@arm.com    IDD2N = Param.Current("0mA", "Precharge Standby current")
27110430SOmar.Naji@arm.com
27210430SOmar.Naji@arm.com    # Precharge Standby current multiple voltage range
27310430SOmar.Naji@arm.com    IDD2N2 = Param.Current("0mA", "Precharge Standby current VDD2")
27410430SOmar.Naji@arm.com
27510430SOmar.Naji@arm.com    # Active Power-down current: slow exit
27610430SOmar.Naji@arm.com    IDD3P0 = Param.Current("0mA", "Active Powerdown slow")
27710430SOmar.Naji@arm.com
27810430SOmar.Naji@arm.com    # Active Power-down current: slow exit multiple voltage range
27910430SOmar.Naji@arm.com    IDD3P02 = Param.Current("0mA", "Active Powerdown slow VDD2")
28010430SOmar.Naji@arm.com
28110430SOmar.Naji@arm.com    # Active Power-down current : fast exit
28210430SOmar.Naji@arm.com    IDD3P1 = Param.Current("0mA", "Active Powerdown fast")
28310430SOmar.Naji@arm.com
28410430SOmar.Naji@arm.com    # Active Power-down current : fast exit multiple voltage range
28510430SOmar.Naji@arm.com    IDD3P12 = Param.Current("0mA", "Active Powerdown fast VDD2")
28610430SOmar.Naji@arm.com
28710430SOmar.Naji@arm.com    # Active Standby current
28810430SOmar.Naji@arm.com    IDD3N = Param.Current("0mA", "Active Standby current")
28910430SOmar.Naji@arm.com
29010430SOmar.Naji@arm.com    # Active Standby current multiple voltage range
29110430SOmar.Naji@arm.com    IDD3N2 = Param.Current("0mA", "Active Standby current VDD2")
29210430SOmar.Naji@arm.com
29310430SOmar.Naji@arm.com    # Burst Read Operating Current
29410430SOmar.Naji@arm.com    IDD4R = Param.Current("0mA", "READ current")
29510430SOmar.Naji@arm.com
29610430SOmar.Naji@arm.com    # Burst Read Operating Current multiple voltage range
29710430SOmar.Naji@arm.com    IDD4R2 = Param.Current("0mA", "READ current VDD2")
29810430SOmar.Naji@arm.com
29910430SOmar.Naji@arm.com    # Burst Write Operating Current
30010430SOmar.Naji@arm.com    IDD4W = Param.Current("0mA", "WRITE current")
30110430SOmar.Naji@arm.com
30210430SOmar.Naji@arm.com    # Burst Write Operating Current multiple voltage range
30310430SOmar.Naji@arm.com    IDD4W2 = Param.Current("0mA", "WRITE current VDD2")
30410430SOmar.Naji@arm.com
30510430SOmar.Naji@arm.com    # Refresh Current
30610430SOmar.Naji@arm.com    IDD5 = Param.Current("0mA", "Refresh current")
30710430SOmar.Naji@arm.com
30810430SOmar.Naji@arm.com    # Refresh Current multiple voltage range
30910430SOmar.Naji@arm.com    IDD52 = Param.Current("0mA", "Refresh current VDD2")
31010430SOmar.Naji@arm.com
31110430SOmar.Naji@arm.com    # Self-Refresh Current
31210430SOmar.Naji@arm.com    IDD6 = Param.Current("0mA", "Self-refresh Current")
31310430SOmar.Naji@arm.com
31410430SOmar.Naji@arm.com    # Self-Refresh Current multiple voltage range
31510430SOmar.Naji@arm.com    IDD62 = Param.Current("0mA", "Self-refresh Current VDD2")
31610430SOmar.Naji@arm.com
31710430SOmar.Naji@arm.com    # Main voltage range of the DRAM
31810430SOmar.Naji@arm.com    VDD = Param.Voltage("0V", "Main Voltage Range")
31910430SOmar.Naji@arm.com
32010430SOmar.Naji@arm.com    # Second voltage range defined by some DRAMs
32110430SOmar.Naji@arm.com    VDD2 = Param.Voltage("0V", "2nd Voltage Range")
32210430SOmar.Naji@arm.com
32310217Sandreas.hansson@arm.com# A single DDR3-1600 x64 channel (one command and address bus), with
32410217Sandreas.hansson@arm.com# timings based on a DDR3-1600 4 Gbit datasheet (Micron MT41J512M8) in
32510430SOmar.Naji@arm.com# an 8x8 configuration.
32611837Swendy.elsasser@arm.comclass DDR3_1600_8x8(DRAMCtrl):
32710489SOmar.Naji@arm.com    # size of device in bytes
32810489SOmar.Naji@arm.com    device_size = '512MB'
32910489SOmar.Naji@arm.com
3309831SN/A    # 8x8 configuration, 8 devices each with an 8-bit interface
3319831SN/A    device_bus_width = 8
3329831SN/A
3339831SN/A    # DDR3 is a BL8 device
3349831SN/A    burst_length = 8
3359831SN/A
33610217Sandreas.hansson@arm.com    # Each device has a page (row buffer) size of 1 Kbyte (1K columns x8)
3379831SN/A    device_rowbuffer_size = '1kB'
3389831SN/A
3399831SN/A    # 8x8 configuration, so 8 devices
3409831SN/A    devices_per_rank = 8
3419489SN/A
3429489SN/A    # Use two ranks
3439489SN/A    ranks_per_channel = 2
3449489SN/A
3459489SN/A    # DDR3 has 8 banks in all configurations
3469489SN/A    banks_per_rank = 8
3479489SN/A
34810216Sandreas.hansson@arm.com    # 800 MHz
34910216Sandreas.hansson@arm.com    tCK = '1.25ns'
35010216Sandreas.hansson@arm.com
35110217Sandreas.hansson@arm.com    # 8 beats across an x64 interface translates to 4 clocks @ 800 MHz
35210217Sandreas.hansson@arm.com    tBURST = '5ns'
35310217Sandreas.hansson@arm.com
35410217Sandreas.hansson@arm.com    # DDR3-1600 11-11-11
3559489SN/A    tRCD = '13.75ns'
3569489SN/A    tCL = '13.75ns'
3579489SN/A    tRP = '13.75ns'
3589970SN/A    tRAS = '35ns'
35910217Sandreas.hansson@arm.com    tRRD = '6ns'
36010217Sandreas.hansson@arm.com    tXAW = '30ns'
36110217Sandreas.hansson@arm.com    activation_limit = 4
36210217Sandreas.hansson@arm.com    tRFC = '260ns'
36310217Sandreas.hansson@arm.com
36410210Sandreas.hansson@arm.com    tWR = '15ns'
36510217Sandreas.hansson@arm.com
36610217Sandreas.hansson@arm.com    # Greater of 4 CK or 7.5 ns
36710217Sandreas.hansson@arm.com    tWTR = '7.5ns'
36810217Sandreas.hansson@arm.com
36910217Sandreas.hansson@arm.com    # Greater of 4 CK or 7.5 ns
37010212Sandreas.hansson@arm.com    tRTP = '7.5ns'
3719489SN/A
37210393Swendy.elsasser@arm.com    # Default same rank rd-to-wr bus turnaround to 2 CK, @800 MHz = 2.5 ns
37310206Sandreas.hansson@arm.com    tRTW = '2.5ns'
37410206Sandreas.hansson@arm.com
37510393Swendy.elsasser@arm.com    # Default different rank bus delay to 2 CK, @800 MHz = 2.5 ns
37610393Swendy.elsasser@arm.com    tCS = '2.5ns'
37710393Swendy.elsasser@arm.com
37810217Sandreas.hansson@arm.com    # <=85C, half for >85C
37910217Sandreas.hansson@arm.com    tREFI = '7.8us'
3809971SN/A
38111673SOmar.Naji@arm.com    # active powerdown and precharge powerdown exit time
38211673SOmar.Naji@arm.com    tXP = '6ns'
38311673SOmar.Naji@arm.com
38411673SOmar.Naji@arm.com    # self refresh exit time
38511673SOmar.Naji@arm.com    tXS = '270ns'
38611673SOmar.Naji@arm.com
38711674SOmar.Naji@arm.com    # Current values from datasheet Die Rev E,J
38811674SOmar.Naji@arm.com    IDD0 = '55mA'
38911674SOmar.Naji@arm.com    IDD2N = '32mA'
39011674SOmar.Naji@arm.com    IDD3N = '38mA'
39111674SOmar.Naji@arm.com    IDD4W = '125mA'
39211674SOmar.Naji@arm.com    IDD4R = '157mA'
39311674SOmar.Naji@arm.com    IDD5 = '235mA'
39411679SOmar.Naji@arm.com    IDD3P1 = '38mA'
39511679SOmar.Naji@arm.com    IDD2P1 = '32mA'
39611679SOmar.Naji@arm.com    IDD6 = '20mA'
39710430SOmar.Naji@arm.com    VDD = '1.5V'
39810430SOmar.Naji@arm.com
39910864Sjungma@eit.uni-kl.de# A single HMC-2500 x32 model based on:
40010864Sjungma@eit.uni-kl.de# [1] DRAMSpec: a high-level DRAM bank modelling tool
40110864Sjungma@eit.uni-kl.de# developed at the University of Kaiserslautern. This high level tool
40210864Sjungma@eit.uni-kl.de# uses RC (resistance-capacitance) and CV (capacitance-voltage) models to
40310864Sjungma@eit.uni-kl.de# estimate the DRAM bank latency and power numbers.
40411186Serfan.azarkhish@unibo.it# [2] High performance AXI-4.0 based interconnect for extensible smart memory
40511186Serfan.azarkhish@unibo.it# cubes (E. Azarkhish et. al)
40610864Sjungma@eit.uni-kl.de# Assumed for the HMC model is a 30 nm technology node.
40710864Sjungma@eit.uni-kl.de# The modelled HMC consists of 4 Gbit layers which sum up to 2GB of memory (4
40810864Sjungma@eit.uni-kl.de# layers).
40910864Sjungma@eit.uni-kl.de# Each layer has 16 vaults and each vault consists of 2 banks per layer.
41010864Sjungma@eit.uni-kl.de# In order to be able to use the same controller used for 2D DRAM generations
41110864Sjungma@eit.uni-kl.de# for HMC, the following analogy is done:
41210864Sjungma@eit.uni-kl.de# Channel (DDR) => Vault (HMC)
41310864Sjungma@eit.uni-kl.de# device_size (DDR) => size of a single layer in a vault
41410864Sjungma@eit.uni-kl.de# ranks per channel (DDR) => number of layers
41510864Sjungma@eit.uni-kl.de# banks per rank (DDR) => banks per layer
41610864Sjungma@eit.uni-kl.de# devices per rank (DDR) => devices per layer ( 1 for HMC).
41710864Sjungma@eit.uni-kl.de# The parameters for which no input is available are inherited from the DDR3
41810864Sjungma@eit.uni-kl.de# configuration.
41911186Serfan.azarkhish@unibo.it# This configuration includes the latencies from the DRAM to the logic layer
42011186Serfan.azarkhish@unibo.it# of the HMC
42111837Swendy.elsasser@arm.comclass HMC_2500_1x32(DDR3_1600_8x8):
42210864Sjungma@eit.uni-kl.de    # size of device
42310864Sjungma@eit.uni-kl.de    # two banks per device with each bank 4MB [2]
42410864Sjungma@eit.uni-kl.de    device_size = '8MB'
42510864Sjungma@eit.uni-kl.de
42610864Sjungma@eit.uni-kl.de    # 1x32 configuration, 1 device with 32 TSVs [2]
42710864Sjungma@eit.uni-kl.de    device_bus_width = 32
42810864Sjungma@eit.uni-kl.de
42910864Sjungma@eit.uni-kl.de    # HMC is a BL8 device [2]
43010864Sjungma@eit.uni-kl.de    burst_length = 8
43110864Sjungma@eit.uni-kl.de
43210864Sjungma@eit.uni-kl.de    # Each device has a page (row buffer) size of 256 bytes [2]
43310864Sjungma@eit.uni-kl.de    device_rowbuffer_size = '256B'
43410864Sjungma@eit.uni-kl.de
43510864Sjungma@eit.uni-kl.de    # 1x32 configuration, so 1 device [2]
43610864Sjungma@eit.uni-kl.de    devices_per_rank = 1
43710864Sjungma@eit.uni-kl.de
43810864Sjungma@eit.uni-kl.de    # 4 layers so 4 ranks [2]
43910864Sjungma@eit.uni-kl.de    ranks_per_channel = 4
44010864Sjungma@eit.uni-kl.de
44110864Sjungma@eit.uni-kl.de    # HMC has 2 banks per layer [2]
44210864Sjungma@eit.uni-kl.de    # Each layer represents a rank. With 4 layers and 8 banks in total, each
44310864Sjungma@eit.uni-kl.de    # layer has 2 banks; thus 2 banks per rank.
44410864Sjungma@eit.uni-kl.de    banks_per_rank = 2
44510864Sjungma@eit.uni-kl.de
44610864Sjungma@eit.uni-kl.de    # 1250 MHz [2]
44710864Sjungma@eit.uni-kl.de    tCK = '0.8ns'
44810864Sjungma@eit.uni-kl.de
44910864Sjungma@eit.uni-kl.de    # 8 beats across an x32 interface translates to 4 clocks @ 1250 MHz
45010864Sjungma@eit.uni-kl.de    tBURST = '3.2ns'
45110864Sjungma@eit.uni-kl.de
45210864Sjungma@eit.uni-kl.de    # Values using DRAMSpec HMC model [1]
45310864Sjungma@eit.uni-kl.de    tRCD = '10.2ns'
45410864Sjungma@eit.uni-kl.de    tCL = '9.9ns'
45510864Sjungma@eit.uni-kl.de    tRP = '7.7ns'
45610864Sjungma@eit.uni-kl.de    tRAS = '21.6ns'
45710864Sjungma@eit.uni-kl.de
45810864Sjungma@eit.uni-kl.de    # tRRD depends on the power supply network for each vendor.
45910864Sjungma@eit.uni-kl.de    # We assume a tRRD of a double bank approach to be equal to 4 clock
46010864Sjungma@eit.uni-kl.de    # cycles (Assumption)
46110864Sjungma@eit.uni-kl.de    tRRD = '3.2ns'
46210864Sjungma@eit.uni-kl.de
46311186Serfan.azarkhish@unibo.it    # activation limit is set to 0 since there are only 2 banks per vault
46411186Serfan.azarkhish@unibo.it    # layer.
46510864Sjungma@eit.uni-kl.de    activation_limit = 0
46610864Sjungma@eit.uni-kl.de
46710864Sjungma@eit.uni-kl.de    # Values using DRAMSpec HMC model [1]
46810864Sjungma@eit.uni-kl.de    tRFC = '59ns'
46910864Sjungma@eit.uni-kl.de    tWR = '8ns'
47010864Sjungma@eit.uni-kl.de    tRTP = '4.9ns'
47110864Sjungma@eit.uni-kl.de
47211186Serfan.azarkhish@unibo.it    # Default different rank bus delay assumed to 1 CK for TSVs, @1250 MHz =
47311186Serfan.azarkhish@unibo.it    # 0.8 ns (Assumption)
47410864Sjungma@eit.uni-kl.de    tCS = '0.8ns'
47510864Sjungma@eit.uni-kl.de
47610864Sjungma@eit.uni-kl.de    # Value using DRAMSpec HMC model [1]
47710864Sjungma@eit.uni-kl.de    tREFI = '3.9us'
47810864Sjungma@eit.uni-kl.de
47911186Serfan.azarkhish@unibo.it    # The default page policy in the vault controllers is simple closed page
48011186Serfan.azarkhish@unibo.it    # [2] nevertheless 'close' policy opens and closes the row multiple times
48111186Serfan.azarkhish@unibo.it    # for bursts largers than 32Bytes. For this reason we use 'close_adaptive'
48211186Serfan.azarkhish@unibo.it    page_policy = 'close_adaptive'
48311186Serfan.azarkhish@unibo.it
48411186Serfan.azarkhish@unibo.it    # RoCoRaBaCh resembles the default address mapping in HMC
48510864Sjungma@eit.uni-kl.de    addr_mapping = 'RoCoRaBaCh'
48610864Sjungma@eit.uni-kl.de    min_writes_per_switch = 8
48710864Sjungma@eit.uni-kl.de
48811186Serfan.azarkhish@unibo.it    # These parameters do not directly correlate with buffer_size in real
48911186Serfan.azarkhish@unibo.it    # hardware. Nevertheless, their value has been tuned to achieve a
49011186Serfan.azarkhish@unibo.it    # bandwidth similar to the cycle-accurate model in [2]
49111186Serfan.azarkhish@unibo.it    write_buffer_size = 32
49211186Serfan.azarkhish@unibo.it    read_buffer_size = 32
49311186Serfan.azarkhish@unibo.it
49411186Serfan.azarkhish@unibo.it    # The static latency of the vault controllers is estimated to be smaller
49511186Serfan.azarkhish@unibo.it    # than a full DRAM channel controller
49611186Serfan.azarkhish@unibo.it    static_backend_latency='4ns'
49711186Serfan.azarkhish@unibo.it    static_frontend_latency='4ns'
49811186Serfan.azarkhish@unibo.it
49910217Sandreas.hansson@arm.com# A single DDR3-2133 x64 channel refining a selected subset of the
50010217Sandreas.hansson@arm.com# options for the DDR-1600 configuration, based on the same DDR3-1600
50110217Sandreas.hansson@arm.com# 4 Gbit datasheet (Micron MT41J512M8). Most parameters are kept
50210217Sandreas.hansson@arm.com# consistent across the two configurations.
50311837Swendy.elsasser@arm.comclass DDR3_2133_8x8(DDR3_1600_8x8):
50410217Sandreas.hansson@arm.com    # 1066 MHz
50510217Sandreas.hansson@arm.com    tCK = '0.938ns'
50610217Sandreas.hansson@arm.com
50710217Sandreas.hansson@arm.com    # 8 beats across an x64 interface translates to 4 clocks @ 1066 MHz
50810217Sandreas.hansson@arm.com    tBURST = '3.752ns'
50910217Sandreas.hansson@arm.com
51010217Sandreas.hansson@arm.com    # DDR3-2133 14-14-14
51110217Sandreas.hansson@arm.com    tRCD = '13.09ns'
51210217Sandreas.hansson@arm.com    tCL = '13.09ns'
51310217Sandreas.hansson@arm.com    tRP = '13.09ns'
51410217Sandreas.hansson@arm.com    tRAS = '33ns'
51510217Sandreas.hansson@arm.com    tRRD = '5ns'
51610217Sandreas.hansson@arm.com    tXAW = '25ns'
51710217Sandreas.hansson@arm.com
51810430SOmar.Naji@arm.com    # Current values from datasheet
51910430SOmar.Naji@arm.com    IDD0 = '70mA'
52010430SOmar.Naji@arm.com    IDD2N = '37mA'
52110430SOmar.Naji@arm.com    IDD3N = '44mA'
52210430SOmar.Naji@arm.com    IDD4W = '157mA'
52310430SOmar.Naji@arm.com    IDD4R = '191mA'
52410430SOmar.Naji@arm.com    IDD5 = '250mA'
52511679SOmar.Naji@arm.com    IDD3P1 = '44mA'
52611679SOmar.Naji@arm.com    IDD2P1 = '43mA'
52711679SOmar.Naji@arm.com    IDD6 ='20mA'
52810430SOmar.Naji@arm.com    VDD = '1.5V'
52910430SOmar.Naji@arm.com
53010217Sandreas.hansson@arm.com# A single DDR4-2400 x64 channel (one command and address bus), with
53111837Swendy.elsasser@arm.com# timings based on a DDR4-2400 8 Gbit datasheet (Micron MT40A2G4)
53211837Swendy.elsasser@arm.com# in an 16x4 configuration.
53311837Swendy.elsasser@arm.com# Total channel capacity is 32GB
53411837Swendy.elsasser@arm.com# 16 devices/rank * 2 ranks/channel * 1GB/device = 32GB/channel
53511837Swendy.elsasser@arm.comclass DDR4_2400_16x4(DRAMCtrl):
53610489SOmar.Naji@arm.com    # size of device
53711837Swendy.elsasser@arm.com    device_size = '1GB'
53810489SOmar.Naji@arm.com
53911837Swendy.elsasser@arm.com    # 16x4 configuration, 16 devices each with a 4-bit interface
54011837Swendy.elsasser@arm.com    device_bus_width = 4
54110217Sandreas.hansson@arm.com
54210217Sandreas.hansson@arm.com    # DDR4 is a BL8 device
54310217Sandreas.hansson@arm.com    burst_length = 8
54410217Sandreas.hansson@arm.com
54511837Swendy.elsasser@arm.com    # Each device has a page (row buffer) size of 512 byte (1K columns x4)
54611837Swendy.elsasser@arm.com    device_rowbuffer_size = '512B'
54710217Sandreas.hansson@arm.com
54811837Swendy.elsasser@arm.com    # 16x4 configuration, so 16 devices
54911837Swendy.elsasser@arm.com    devices_per_rank = 16
55010217Sandreas.hansson@arm.com
55110430SOmar.Naji@arm.com    # Match our DDR3 configurations which is dual rank
55210430SOmar.Naji@arm.com    ranks_per_channel = 2
55310217Sandreas.hansson@arm.com
55410394Swendy.elsasser@arm.com    # DDR4 has 2 (x16) or 4 (x4 and x8) bank groups
55511837Swendy.elsasser@arm.com    # Set to 4 for x4 case
55611837Swendy.elsasser@arm.com    bank_groups_per_rank = 4
55710394Swendy.elsasser@arm.com
55811672SOmar.Naji@arm.com    # DDR4 has 16 banks(x4,x8) and 8 banks(x16) (4 bank groups in all
55911672SOmar.Naji@arm.com    # configurations). Currently we do not capture the additional
56010217Sandreas.hansson@arm.com    # constraints incurred by the bank groups
56111837Swendy.elsasser@arm.com    banks_per_rank = 16
56210217Sandreas.hansson@arm.com
56310891Sandreas.hansson@arm.com    # override the default buffer sizes and go for something larger to
56410891Sandreas.hansson@arm.com    # accommodate the larger bank count
56510891Sandreas.hansson@arm.com    write_buffer_size = 128
56610891Sandreas.hansson@arm.com    read_buffer_size = 64
56710891Sandreas.hansson@arm.com
56810217Sandreas.hansson@arm.com    # 1200 MHz
56910217Sandreas.hansson@arm.com    tCK = '0.833ns'
57010217Sandreas.hansson@arm.com
57110217Sandreas.hansson@arm.com    # 8 beats across an x64 interface translates to 4 clocks @ 1200 MHz
57210394Swendy.elsasser@arm.com    # tBURST is equivalent to the CAS-to-CAS delay (tCCD)
57310394Swendy.elsasser@arm.com    # With bank group architectures, tBURST represents the CAS-to-CAS
57410394Swendy.elsasser@arm.com    # delay for bursts to different bank groups (tCCD_S)
57511837Swendy.elsasser@arm.com    tBURST = '3.332ns'
57610217Sandreas.hansson@arm.com
57710394Swendy.elsasser@arm.com    # @2400 data rate, tCCD_L is 6 CK
57810394Swendy.elsasser@arm.com    # CAS-to-CAS delay for bursts to the same bank group
57910394Swendy.elsasser@arm.com    # tBURST is equivalent to tCCD_S; no explicit parameter required
58010394Swendy.elsasser@arm.com    # for CAS-to-CAS delay for bursts to different bank groups
58110394Swendy.elsasser@arm.com    tCCD_L = '5ns';
58210394Swendy.elsasser@arm.com
58311837Swendy.elsasser@arm.com    # DDR4-2400 17-17-17
58411837Swendy.elsasser@arm.com    tRCD = '14.16ns'
58511837Swendy.elsasser@arm.com    tCL = '14.16ns'
58611837Swendy.elsasser@arm.com    tRP = '14.16ns'
58711837Swendy.elsasser@arm.com    tRAS = '32ns'
58810217Sandreas.hansson@arm.com
58911837Swendy.elsasser@arm.com    # RRD_S (different bank group) for 512B page is MAX(4 CK, 3.3ns)
59011837Swendy.elsasser@arm.com    tRRD = '3.332ns'
59110394Swendy.elsasser@arm.com
59211837Swendy.elsasser@arm.com    # RRD_L (same bank group) for 512B page is MAX(4 CK, 4.9ns)
59311837Swendy.elsasser@arm.com    tRRD_L = '4.9ns';
59410394Swendy.elsasser@arm.com
59511837Swendy.elsasser@arm.com    # tFAW for 512B page is MAX(16 CK, 13ns)
59611837Swendy.elsasser@arm.com    tXAW = '13.328ns'
5979489SN/A    activation_limit = 4
59811837Swendy.elsasser@arm.com    # tRFC is 350ns
59911837Swendy.elsasser@arm.com    tRFC = '350ns'
6009489SN/A
60110217Sandreas.hansson@arm.com    tWR = '15ns'
60210217Sandreas.hansson@arm.com
60310217Sandreas.hansson@arm.com    # Here using the average of WTR_S and WTR_L
60410217Sandreas.hansson@arm.com    tWTR = '5ns'
60510217Sandreas.hansson@arm.com
60610217Sandreas.hansson@arm.com    # Greater of 4 CK or 7.5 ns
60710217Sandreas.hansson@arm.com    tRTP = '7.5ns'
60810217Sandreas.hansson@arm.com
60910393Swendy.elsasser@arm.com    # Default same rank rd-to-wr bus turnaround to 2 CK, @1200 MHz = 1.666 ns
61010217Sandreas.hansson@arm.com    tRTW = '1.666ns'
61110217Sandreas.hansson@arm.com
61210393Swendy.elsasser@arm.com    # Default different rank bus delay to 2 CK, @1200 MHz = 1.666 ns
61310393Swendy.elsasser@arm.com    tCS = '1.666ns'
61410393Swendy.elsasser@arm.com
61510217Sandreas.hansson@arm.com    # <=85C, half for >85C
61610217Sandreas.hansson@arm.com    tREFI = '7.8us'
6179489SN/A
61811673SOmar.Naji@arm.com    # active powerdown and precharge powerdown exit time
61911673SOmar.Naji@arm.com    tXP = '6ns'
62011673SOmar.Naji@arm.com
62111673SOmar.Naji@arm.com    # self refresh exit time
62211837Swendy.elsasser@arm.com    # exit delay to ACT, PRE, PREALL, REF, SREF Enter, and PD Enter is:
62311837Swendy.elsasser@arm.com    # tRFC + 10ns = 340ns
62411837Swendy.elsasser@arm.com    tXS = '340ns'
62511673SOmar.Naji@arm.com
62610430SOmar.Naji@arm.com    # Current values from datasheet
62711837Swendy.elsasser@arm.com    IDD0 = '43mA'
62811837Swendy.elsasser@arm.com    IDD02 = '3mA'
62911837Swendy.elsasser@arm.com    IDD2N = '34mA'
63011837Swendy.elsasser@arm.com    IDD3N = '38mA'
63110430SOmar.Naji@arm.com    IDD3N2 = '3mA'
63211837Swendy.elsasser@arm.com    IDD4W = '103mA'
63311837Swendy.elsasser@arm.com    IDD4R = '110mA'
63411837Swendy.elsasser@arm.com    IDD5 = '250mA'
63511837Swendy.elsasser@arm.com    IDD3P1 = '32mA'
63611837Swendy.elsasser@arm.com    IDD2P1 = '25mA'
63711837Swendy.elsasser@arm.com    IDD6 = '30mA'
63810430SOmar.Naji@arm.com    VDD = '1.2V'
63910430SOmar.Naji@arm.com    VDD2 = '2.5V'
64010430SOmar.Naji@arm.com
64111837Swendy.elsasser@arm.com# A single DDR4-2400 x64 channel (one command and address bus), with
64211837Swendy.elsasser@arm.com# timings based on a DDR4-2400 8 Gbit datasheet (Micron MT40A1G8)
64311837Swendy.elsasser@arm.com# in an 8x8 configuration.
64411837Swendy.elsasser@arm.com# Total channel capacity is 16GB
64511837Swendy.elsasser@arm.com# 8 devices/rank * 2 ranks/channel * 1GB/device = 16GB/channel
64611837Swendy.elsasser@arm.comclass DDR4_2400_8x8(DDR4_2400_16x4):
64711837Swendy.elsasser@arm.com    # 8x8 configuration, 8 devices each with an 8-bit interface
64811837Swendy.elsasser@arm.com    device_bus_width = 8
64911837Swendy.elsasser@arm.com
65011837Swendy.elsasser@arm.com    # Each device has a page (row buffer) size of 1 Kbyte (1K columns x8)
65111837Swendy.elsasser@arm.com    device_rowbuffer_size = '1kB'
65211837Swendy.elsasser@arm.com
65312516Swendy.elsasser@arm.com    # 8x8 configuration, so 8 devices
65412516Swendy.elsasser@arm.com    devices_per_rank = 8
65512516Swendy.elsasser@arm.com
65611837Swendy.elsasser@arm.com    # RRD_L (same bank group) for 1K page is MAX(4 CK, 4.9ns)
65711837Swendy.elsasser@arm.com    tRRD_L = '4.9ns';
65811837Swendy.elsasser@arm.com
65911837Swendy.elsasser@arm.com    tXAW = '21ns'
66011837Swendy.elsasser@arm.com
66111837Swendy.elsasser@arm.com    # Current values from datasheet
66211837Swendy.elsasser@arm.com    IDD0 = '48mA'
66311837Swendy.elsasser@arm.com    IDD3N = '43mA'
66411837Swendy.elsasser@arm.com    IDD4W = '123mA'
66511837Swendy.elsasser@arm.com    IDD4R = '135mA'
66611837Swendy.elsasser@arm.com    IDD3P1 = '37mA'
66711837Swendy.elsasser@arm.com
66811837Swendy.elsasser@arm.com# A single DDR4-2400 x64 channel (one command and address bus), with
66911837Swendy.elsasser@arm.com# timings based on a DDR4-2400 8 Gbit datasheet (Micron MT40A512M16)
67011837Swendy.elsasser@arm.com# in an 4x16 configuration.
67111837Swendy.elsasser@arm.com# Total channel capacity is 4GB
67211837Swendy.elsasser@arm.com# 4 devices/rank * 1 ranks/channel * 1GB/device = 4GB/channel
67311837Swendy.elsasser@arm.comclass DDR4_2400_4x16(DDR4_2400_16x4):
67411837Swendy.elsasser@arm.com    # 4x16 configuration, 4 devices each with an 16-bit interface
67511837Swendy.elsasser@arm.com    device_bus_width = 16
67611837Swendy.elsasser@arm.com
67711837Swendy.elsasser@arm.com    # Each device has a page (row buffer) size of 2 Kbyte (1K columns x16)
67811837Swendy.elsasser@arm.com    device_rowbuffer_size = '2kB'
67911837Swendy.elsasser@arm.com
68011837Swendy.elsasser@arm.com    # 4x16 configuration, so 4 devices
68111837Swendy.elsasser@arm.com    devices_per_rank = 4
68211837Swendy.elsasser@arm.com
68311837Swendy.elsasser@arm.com    # Single rank for x16
68411837Swendy.elsasser@arm.com    ranks_per_channel = 1
68511837Swendy.elsasser@arm.com
68611837Swendy.elsasser@arm.com    # DDR4 has 2 (x16) or 4 (x4 and x8) bank groups
68711837Swendy.elsasser@arm.com    # Set to 2 for x16 case
68811837Swendy.elsasser@arm.com    bank_groups_per_rank = 2
68911837Swendy.elsasser@arm.com
69011837Swendy.elsasser@arm.com    # DDR4 has 16 banks(x4,x8) and 8 banks(x16) (4 bank groups in all
69111837Swendy.elsasser@arm.com    # configurations). Currently we do not capture the additional
69211837Swendy.elsasser@arm.com    # constraints incurred by the bank groups
69311837Swendy.elsasser@arm.com    banks_per_rank = 8
69411837Swendy.elsasser@arm.com
69511837Swendy.elsasser@arm.com    # RRD_S (different bank group) for 2K page is MAX(4 CK, 5.3ns)
69611837Swendy.elsasser@arm.com    tRRD = '5.3ns'
69711837Swendy.elsasser@arm.com
69811837Swendy.elsasser@arm.com    # RRD_L (same bank group) for 2K page is MAX(4 CK, 6.4ns)
69911837Swendy.elsasser@arm.com    tRRD_L = '6.4ns';
70011837Swendy.elsasser@arm.com
70111837Swendy.elsasser@arm.com    tXAW = '30ns'
70211837Swendy.elsasser@arm.com
70311837Swendy.elsasser@arm.com    # Current values from datasheet
70411837Swendy.elsasser@arm.com    IDD0 = '80mA'
70511837Swendy.elsasser@arm.com    IDD02 = '4mA'
70611837Swendy.elsasser@arm.com    IDD2N = '34mA'
70711837Swendy.elsasser@arm.com    IDD3N = '47mA'
70811837Swendy.elsasser@arm.com    IDD4W = '228mA'
70911837Swendy.elsasser@arm.com    IDD4R = '243mA'
71011837Swendy.elsasser@arm.com    IDD5 = '280mA'
71111837Swendy.elsasser@arm.com    IDD3P1 = '41mA'
71211837Swendy.elsasser@arm.com
7139728SN/A# A single LPDDR2-S4 x32 interface (one command/address bus), with
71410430SOmar.Naji@arm.com# default timings based on a LPDDR2-1066 4 Gbit part (Micron MT42L128M32D1)
71510430SOmar.Naji@arm.com# in a 1x32 configuration.
71611837Swendy.elsasser@arm.comclass LPDDR2_S4_1066_1x32(DRAMCtrl):
71710430SOmar.Naji@arm.com    # No DLL in LPDDR2
71810430SOmar.Naji@arm.com    dll = False
71910430SOmar.Naji@arm.com
72010489SOmar.Naji@arm.com    # size of device
72110489SOmar.Naji@arm.com    device_size = '512MB'
72210489SOmar.Naji@arm.com
7239831SN/A    # 1x32 configuration, 1 device with a 32-bit interface
7249831SN/A    device_bus_width = 32
7259831SN/A
7269831SN/A    # LPDDR2_S4 is a BL4 and BL8 device
7279831SN/A    burst_length = 8
7289831SN/A
7299831SN/A    # Each device has a page (row buffer) size of 1KB
7309831SN/A    # (this depends on the memory density)
7319831SN/A    device_rowbuffer_size = '1kB'
7329831SN/A
7339831SN/A    # 1x32 configuration, so 1 device
7349831SN/A    devices_per_rank = 1
7359489SN/A
7369708SN/A    # Use a single rank
7379708SN/A    ranks_per_channel = 1
7389489SN/A
7399489SN/A    # LPDDR2-S4 has 8 banks in all configurations
7409489SN/A    banks_per_rank = 8
7419489SN/A
74210216Sandreas.hansson@arm.com    # 533 MHz
74310216Sandreas.hansson@arm.com    tCK = '1.876ns'
74410216Sandreas.hansson@arm.com
7459489SN/A    # Fixed at 15 ns
7469489SN/A    tRCD = '15ns'
7479489SN/A
7489489SN/A    # 8 CK read latency, 4 CK write latency @ 533 MHz, 1.876 ns cycle time
7499489SN/A    tCL = '15ns'
7509489SN/A
7519728SN/A    # Pre-charge one bank 15 ns (all banks 18 ns)
7529728SN/A    tRP = '15ns'
7539489SN/A
7549970SN/A    tRAS = '42ns'
75510210Sandreas.hansson@arm.com    tWR = '15ns'
7569963SN/A
75710430SOmar.Naji@arm.com    tRTP = '7.5ns'
75810212Sandreas.hansson@arm.com
7599831SN/A    # 8 beats across an x32 DDR interface translates to 4 clocks @ 533 MHz.
7609831SN/A    # Note this is a BL8 DDR device.
7619831SN/A    # Requests larger than 32 bytes are broken down into multiple requests
76210146Sandreas.hansson@arm.com    # in the controller
7639831SN/A    tBURST = '7.5ns'
7649489SN/A
7659708SN/A    # LPDDR2-S4, 4 Gbit
7669489SN/A    tRFC = '130ns'
7679489SN/A    tREFI = '3.9us'
7689489SN/A
76911673SOmar.Naji@arm.com    # active powerdown and precharge powerdown exit time
77011673SOmar.Naji@arm.com    tXP = '7.5ns'
77111673SOmar.Naji@arm.com
77211673SOmar.Naji@arm.com    # self refresh exit time
77311673SOmar.Naji@arm.com    tXS = '140ns'
77411673SOmar.Naji@arm.com
7759489SN/A    # Irrespective of speed grade, tWTR is 7.5 ns
7769489SN/A    tWTR = '7.5ns'
7779489SN/A
77810393Swendy.elsasser@arm.com    # Default same rank rd-to-wr bus turnaround to 2 CK, @533 MHz = 3.75 ns
77910206Sandreas.hansson@arm.com    tRTW = '3.75ns'
78010206Sandreas.hansson@arm.com
78110393Swendy.elsasser@arm.com    # Default different rank bus delay to 2 CK, @533 MHz = 3.75 ns
78210393Swendy.elsasser@arm.com    tCS = '3.75ns'
78310393Swendy.elsasser@arm.com
7849971SN/A    # Activate to activate irrespective of density and speed grade
7859971SN/A    tRRD = '10.0ns'
7869971SN/A
7879708SN/A    # Irrespective of density, tFAW is 50 ns
7889489SN/A    tXAW = '50ns'
7899489SN/A    activation_limit = 4
7909664SN/A
79110430SOmar.Naji@arm.com    # Current values from datasheet
79210430SOmar.Naji@arm.com    IDD0 = '15mA'
79310430SOmar.Naji@arm.com    IDD02 = '70mA'
79410430SOmar.Naji@arm.com    IDD2N = '2mA'
79510430SOmar.Naji@arm.com    IDD2N2 = '30mA'
79610430SOmar.Naji@arm.com    IDD3N = '2.5mA'
79710430SOmar.Naji@arm.com    IDD3N2 = '30mA'
79810430SOmar.Naji@arm.com    IDD4W = '10mA'
79910430SOmar.Naji@arm.com    IDD4W2 = '190mA'
80010430SOmar.Naji@arm.com    IDD4R = '3mA'
80110430SOmar.Naji@arm.com    IDD4R2 = '220mA'
80210430SOmar.Naji@arm.com    IDD5 = '40mA'
80310430SOmar.Naji@arm.com    IDD52 = '150mA'
80411679SOmar.Naji@arm.com    IDD3P1 = '1.2mA'
80511679SOmar.Naji@arm.com    IDD3P12 = '8mA'
80611679SOmar.Naji@arm.com    IDD2P1 = '0.6mA'
80711679SOmar.Naji@arm.com    IDD2P12 = '0.8mA'
80811679SOmar.Naji@arm.com    IDD6 = '1mA'
80911679SOmar.Naji@arm.com    IDD62 = '3.2mA'
81010430SOmar.Naji@arm.com    VDD = '1.8V'
81110430SOmar.Naji@arm.com    VDD2 = '1.2V'
81210430SOmar.Naji@arm.com
8139728SN/A# A single WideIO x128 interface (one command and address bus), with
8149728SN/A# default timings based on an estimated WIO-200 8 Gbit part.
81511837Swendy.elsasser@arm.comclass WideIO_200_1x128(DRAMCtrl):
81610430SOmar.Naji@arm.com    # No DLL for WideIO
81710430SOmar.Naji@arm.com    dll = False
81810430SOmar.Naji@arm.com
81910489SOmar.Naji@arm.com    # size of device
82010489SOmar.Naji@arm.com    device_size = '1024MB'
82110489SOmar.Naji@arm.com
8229831SN/A    # 1x128 configuration, 1 device with a 128-bit interface
8239831SN/A    device_bus_width = 128
8249831SN/A
8259831SN/A    # This is a BL4 device
8269831SN/A    burst_length = 4
8279831SN/A
8289831SN/A    # Each device has a page (row buffer) size of 4KB
8299831SN/A    # (this depends on the memory density)
8309831SN/A    device_rowbuffer_size = '4kB'
8319831SN/A
8329831SN/A    # 1x128 configuration, so 1 device
8339831SN/A    devices_per_rank = 1
8349664SN/A
8359664SN/A    # Use one rank for a one-high die stack
8369664SN/A    ranks_per_channel = 1
8379664SN/A
8389664SN/A    # WideIO has 4 banks in all configurations
8399664SN/A    banks_per_rank = 4
8409664SN/A
84110216Sandreas.hansson@arm.com    # 200 MHz
84210216Sandreas.hansson@arm.com    tCK = '5ns'
84310216Sandreas.hansson@arm.com
8449664SN/A    # WIO-200
8459664SN/A    tRCD = '18ns'
8469664SN/A    tCL = '18ns'
8479664SN/A    tRP = '18ns'
8489970SN/A    tRAS = '42ns'
84910210Sandreas.hansson@arm.com    tWR = '15ns'
85010212Sandreas.hansson@arm.com    # Read to precharge is same as the burst
85110212Sandreas.hansson@arm.com    tRTP = '20ns'
8529664SN/A
8539831SN/A    # 4 beats across an x128 SDR interface translates to 4 clocks @ 200 MHz.
8549831SN/A    # Note this is a BL4 SDR device.
8559664SN/A    tBURST = '20ns'
8569664SN/A
8579664SN/A    # WIO 8 Gb
8589664SN/A    tRFC = '210ns'
8599664SN/A
8609664SN/A    # WIO 8 Gb, <=85C, half for >85C
8619664SN/A    tREFI = '3.9us'
8629664SN/A
8639664SN/A    # Greater of 2 CK or 15 ns, 2 CK @ 200 MHz = 10 ns
8649664SN/A    tWTR = '15ns'
8659664SN/A
86610393Swendy.elsasser@arm.com    # Default same rank rd-to-wr bus turnaround to 2 CK, @200 MHz = 10 ns
86710206Sandreas.hansson@arm.com    tRTW = '10ns'
86810206Sandreas.hansson@arm.com
86910393Swendy.elsasser@arm.com    # Default different rank bus delay to 2 CK, @200 MHz = 10 ns
87010393Swendy.elsasser@arm.com    tCS = '10ns'
87110393Swendy.elsasser@arm.com
8729971SN/A    # Activate to activate irrespective of density and speed grade
8739971SN/A    tRRD = '10.0ns'
8749971SN/A
8759664SN/A    # Two instead of four activation window
8769664SN/A    tXAW = '50ns'
8779664SN/A    activation_limit = 2
8789709SN/A
87910430SOmar.Naji@arm.com    # The WideIO specification does not provide current information
88010430SOmar.Naji@arm.com
8819728SN/A# A single LPDDR3 x32 interface (one command/address bus), with
88210430SOmar.Naji@arm.com# default timings based on a LPDDR3-1600 4 Gbit part (Micron
88310430SOmar.Naji@arm.com# EDF8132A1MC) in a 1x32 configuration.
88411837Swendy.elsasser@arm.comclass LPDDR3_1600_1x32(DRAMCtrl):
88510430SOmar.Naji@arm.com    # No DLL for LPDDR3
88610430SOmar.Naji@arm.com    dll = False
88710430SOmar.Naji@arm.com
88810489SOmar.Naji@arm.com    # size of device
88910489SOmar.Naji@arm.com    device_size = '512MB'
89010489SOmar.Naji@arm.com
8919831SN/A    # 1x32 configuration, 1 device with a 32-bit interface
8929831SN/A    device_bus_width = 32
8939831SN/A
8949831SN/A    # LPDDR3 is a BL8 device
8959831SN/A    burst_length = 8
8969831SN/A
8979976SN/A    # Each device has a page (row buffer) size of 4KB
8989976SN/A    device_rowbuffer_size = '4kB'
8999831SN/A
9009831SN/A    # 1x32 configuration, so 1 device
9019831SN/A    devices_per_rank = 1
9029709SN/A
90310430SOmar.Naji@arm.com    # Technically the datasheet is a dual-rank package, but for
90410430SOmar.Naji@arm.com    # comparison with the LPDDR2 config we stick to a single rank
9059709SN/A    ranks_per_channel = 1
9069709SN/A
9079709SN/A    # LPDDR3 has 8 banks in all configurations
9089709SN/A    banks_per_rank = 8
9099709SN/A
91010216Sandreas.hansson@arm.com    # 800 MHz
91110216Sandreas.hansson@arm.com    tCK = '1.25ns'
91210216Sandreas.hansson@arm.com
91310430SOmar.Naji@arm.com    tRCD = '18ns'
9149709SN/A
9159709SN/A    # 12 CK read latency, 6 CK write latency @ 800 MHz, 1.25 ns cycle time
9169709SN/A    tCL = '15ns'
9179709SN/A
9189970SN/A    tRAS = '42ns'
91910210Sandreas.hansson@arm.com    tWR = '15ns'
9209963SN/A
92110212Sandreas.hansson@arm.com    # Greater of 4 CK or 7.5 ns, 4 CK @ 800 MHz = 5 ns
92210212Sandreas.hansson@arm.com    tRTP = '7.5ns'
92310212Sandreas.hansson@arm.com
92410430SOmar.Naji@arm.com    # Pre-charge one bank 18 ns (all banks 21 ns)
92510430SOmar.Naji@arm.com    tRP = '18ns'
9269709SN/A
9279831SN/A    # 8 beats across a x32 DDR interface translates to 4 clocks @ 800 MHz.
9289831SN/A    # Note this is a BL8 DDR device.
9299831SN/A    # Requests larger than 32 bytes are broken down into multiple requests
93010146Sandreas.hansson@arm.com    # in the controller
9319831SN/A    tBURST = '5ns'
9329709SN/A
9339709SN/A    # LPDDR3, 4 Gb
9349709SN/A    tRFC = '130ns'
9359709SN/A    tREFI = '3.9us'
9369709SN/A
93711673SOmar.Naji@arm.com    # active powerdown and precharge powerdown exit time
93811673SOmar.Naji@arm.com    tXP = '7.5ns'
93911673SOmar.Naji@arm.com
94011673SOmar.Naji@arm.com    # self refresh exit time
94111673SOmar.Naji@arm.com    tXS = '140ns'
94211673SOmar.Naji@arm.com
9439709SN/A    # Irrespective of speed grade, tWTR is 7.5 ns
9449709SN/A    tWTR = '7.5ns'
9459709SN/A
94610393Swendy.elsasser@arm.com    # Default same rank rd-to-wr bus turnaround to 2 CK, @800 MHz = 2.5 ns
94710206Sandreas.hansson@arm.com    tRTW = '2.5ns'
94810206Sandreas.hansson@arm.com
94910393Swendy.elsasser@arm.com    # Default different rank bus delay to 2 CK, @800 MHz = 2.5 ns
95010393Swendy.elsasser@arm.com    tCS = '2.5ns'
95110393Swendy.elsasser@arm.com
9529971SN/A    # Activate to activate irrespective of density and speed grade
9539971SN/A    tRRD = '10.0ns'
9549971SN/A
9559709SN/A    # Irrespective of size, tFAW is 50 ns
9569709SN/A    tXAW = '50ns'
9579709SN/A    activation_limit = 4
95810430SOmar.Naji@arm.com
95910430SOmar.Naji@arm.com    # Current values from datasheet
96010430SOmar.Naji@arm.com    IDD0 = '8mA'
96110430SOmar.Naji@arm.com    IDD02 = '60mA'
96210430SOmar.Naji@arm.com    IDD2N = '0.8mA'
96310430SOmar.Naji@arm.com    IDD2N2 = '26mA'
96410430SOmar.Naji@arm.com    IDD3N = '2mA'
96510430SOmar.Naji@arm.com    IDD3N2 = '34mA'
96610430SOmar.Naji@arm.com    IDD4W = '2mA'
96710430SOmar.Naji@arm.com    IDD4W2 = '190mA'
96810430SOmar.Naji@arm.com    IDD4R = '2mA'
96910430SOmar.Naji@arm.com    IDD4R2 = '230mA'
97010430SOmar.Naji@arm.com    IDD5 = '28mA'
97110430SOmar.Naji@arm.com    IDD52 = '150mA'
97211679SOmar.Naji@arm.com    IDD3P1 = '1.4mA'
97311679SOmar.Naji@arm.com    IDD3P12 = '11mA'
97411679SOmar.Naji@arm.com    IDD2P1 = '0.8mA'
97511679SOmar.Naji@arm.com    IDD2P12 = '1.8mA'
97611679SOmar.Naji@arm.com    IDD6 = '0.5mA'
97711679SOmar.Naji@arm.com    IDD62 = '1.8mA'
97810430SOmar.Naji@arm.com    VDD = '1.8V'
97910430SOmar.Naji@arm.com    VDD2 = '1.2V'
98010561SOmar.Naji@arm.com
98110561SOmar.Naji@arm.com# A single GDDR5 x64 interface, with
98210561SOmar.Naji@arm.com# default timings based on a GDDR5-4000 1 Gbit part (SK Hynix
98310561SOmar.Naji@arm.com# H5GQ1H24AFR) in a 2x32 configuration.
98411837Swendy.elsasser@arm.comclass GDDR5_4000_2x32(DRAMCtrl):
98510561SOmar.Naji@arm.com    # size of device
98610561SOmar.Naji@arm.com    device_size = '128MB'
98710561SOmar.Naji@arm.com
98810561SOmar.Naji@arm.com    # 2x32 configuration, 1 device with a 32-bit interface
98910561SOmar.Naji@arm.com    device_bus_width = 32
99010561SOmar.Naji@arm.com
99110561SOmar.Naji@arm.com    # GDDR5 is a BL8 device
99210561SOmar.Naji@arm.com    burst_length = 8
99310561SOmar.Naji@arm.com
99410561SOmar.Naji@arm.com    # Each device has a page (row buffer) size of 2Kbits (256Bytes)
99510561SOmar.Naji@arm.com    device_rowbuffer_size = '256B'
99610561SOmar.Naji@arm.com
99710561SOmar.Naji@arm.com    # 2x32 configuration, so 2 devices
99810561SOmar.Naji@arm.com    devices_per_rank = 2
99910561SOmar.Naji@arm.com
100010561SOmar.Naji@arm.com    # assume single rank
100110561SOmar.Naji@arm.com    ranks_per_channel = 1
100210561SOmar.Naji@arm.com
100310561SOmar.Naji@arm.com    # GDDR5 has 4 bank groups
100410561SOmar.Naji@arm.com    bank_groups_per_rank = 4
100510561SOmar.Naji@arm.com
100610561SOmar.Naji@arm.com    # GDDR5 has 16 banks with 4 bank groups
100710561SOmar.Naji@arm.com    banks_per_rank = 16
100810561SOmar.Naji@arm.com
100910561SOmar.Naji@arm.com    # 1000 MHz
101010561SOmar.Naji@arm.com    tCK = '1ns'
101110561SOmar.Naji@arm.com
101210561SOmar.Naji@arm.com    # 8 beats across an x64 interface translates to 2 clocks @ 1000 MHz
101310561SOmar.Naji@arm.com    # Data bus runs @2000 Mhz => DDR ( data runs at 4000 MHz )
101410561SOmar.Naji@arm.com    # 8 beats at 4000 MHz = 2 beats at 1000 MHz
101510561SOmar.Naji@arm.com    # tBURST is equivalent to the CAS-to-CAS delay (tCCD)
101610561SOmar.Naji@arm.com    # With bank group architectures, tBURST represents the CAS-to-CAS
101710561SOmar.Naji@arm.com    # delay for bursts to different bank groups (tCCD_S)
101810561SOmar.Naji@arm.com    tBURST = '2ns'
101910561SOmar.Naji@arm.com
102010561SOmar.Naji@arm.com    # @1000MHz data rate, tCCD_L is 3 CK
102110561SOmar.Naji@arm.com    # CAS-to-CAS delay for bursts to the same bank group
102210561SOmar.Naji@arm.com    # tBURST is equivalent to tCCD_S; no explicit parameter required
102310561SOmar.Naji@arm.com    # for CAS-to-CAS delay for bursts to different bank groups
102410561SOmar.Naji@arm.com    tCCD_L = '3ns';
102510561SOmar.Naji@arm.com
102610561SOmar.Naji@arm.com    tRCD = '12ns'
102710561SOmar.Naji@arm.com
102810561SOmar.Naji@arm.com    # tCL is not directly found in datasheet and assumed equal tRCD
102910561SOmar.Naji@arm.com    tCL = '12ns'
103010561SOmar.Naji@arm.com
103110561SOmar.Naji@arm.com    tRP = '12ns'
103210561SOmar.Naji@arm.com    tRAS = '28ns'
103310561SOmar.Naji@arm.com
103410561SOmar.Naji@arm.com    # RRD_S (different bank group)
103510561SOmar.Naji@arm.com    # RRD_S is 5.5 ns in datasheet.
103610561SOmar.Naji@arm.com    # rounded to the next multiple of tCK
103710561SOmar.Naji@arm.com    tRRD = '6ns'
103810561SOmar.Naji@arm.com
103910561SOmar.Naji@arm.com    # RRD_L (same bank group)
104010561SOmar.Naji@arm.com    # RRD_L is 5.5 ns in datasheet.
104110561SOmar.Naji@arm.com    # rounded to the next multiple of tCK
104210561SOmar.Naji@arm.com    tRRD_L = '6ns'
104310561SOmar.Naji@arm.com
104410561SOmar.Naji@arm.com    tXAW = '23ns'
104510561SOmar.Naji@arm.com
104610561SOmar.Naji@arm.com    # tXAW < 4 x tRRD.
104710561SOmar.Naji@arm.com    # Therefore, activation limit is set to 0
104810561SOmar.Naji@arm.com    activation_limit = 0
104910561SOmar.Naji@arm.com
105010561SOmar.Naji@arm.com    tRFC = '65ns'
105110561SOmar.Naji@arm.com    tWR = '12ns'
105210561SOmar.Naji@arm.com
105310561SOmar.Naji@arm.com    # Here using the average of WTR_S and WTR_L
105410561SOmar.Naji@arm.com    tWTR = '5ns'
105510561SOmar.Naji@arm.com
105610561SOmar.Naji@arm.com    # Read-to-Precharge 2 CK
105710561SOmar.Naji@arm.com    tRTP = '2ns'
105810561SOmar.Naji@arm.com
105910561SOmar.Naji@arm.com    # Assume 2 cycles
106010561SOmar.Naji@arm.com    tRTW = '2ns'
106110561SOmar.Naji@arm.com
106211120Swendy.elsasser@arm.com# A single HBM x128 interface (one command and address bus), with
106311120Swendy.elsasser@arm.com# default timings based on data publically released
106411120Swendy.elsasser@arm.com# ("HBM: Memory Solution for High Performance Processors", MemCon, 2014),
106511120Swendy.elsasser@arm.com# IDD measurement values, and by extrapolating data from other classes.
106611120Swendy.elsasser@arm.com# Architecture values based on published HBM spec
106711120Swendy.elsasser@arm.com# A 4H stack is defined, 2Gb per die for a total of 1GB of memory.
106811837Swendy.elsasser@arm.comclass HBM_1000_4H_1x128(DRAMCtrl):
106911120Swendy.elsasser@arm.com    # HBM gen1 supports up to 8 128-bit physical channels
107011120Swendy.elsasser@arm.com    # Configuration defines a single channel, with the capacity
107111120Swendy.elsasser@arm.com    # set to (full_ stack_capacity / 8) based on 2Gb dies
107211120Swendy.elsasser@arm.com    # To use all 8 channels, set 'channels' parameter to 8 in
107311120Swendy.elsasser@arm.com    # system configuration
107411120Swendy.elsasser@arm.com
107511120Swendy.elsasser@arm.com    # 128-bit interface legacy mode
107611120Swendy.elsasser@arm.com    device_bus_width = 128
107711120Swendy.elsasser@arm.com
107811120Swendy.elsasser@arm.com    # HBM supports BL4 and BL2 (legacy mode only)
107911120Swendy.elsasser@arm.com    burst_length = 4
108011120Swendy.elsasser@arm.com
108111120Swendy.elsasser@arm.com    # size of channel in bytes, 4H stack of 2Gb dies is 1GB per stack;
108211120Swendy.elsasser@arm.com    # with 8 channels, 128MB per channel
108311120Swendy.elsasser@arm.com    device_size = '128MB'
108411120Swendy.elsasser@arm.com
108511120Swendy.elsasser@arm.com    device_rowbuffer_size = '2kB'
108611120Swendy.elsasser@arm.com
108711120Swendy.elsasser@arm.com    # 1x128 configuration
108811120Swendy.elsasser@arm.com    devices_per_rank = 1
108911120Swendy.elsasser@arm.com
109011120Swendy.elsasser@arm.com    # HBM does not have a CS pin; set rank to 1
109111120Swendy.elsasser@arm.com    ranks_per_channel = 1
109211120Swendy.elsasser@arm.com
109311120Swendy.elsasser@arm.com    # HBM has 8 or 16 banks depending on capacity
109411120Swendy.elsasser@arm.com    # 2Gb dies have 8 banks
109511120Swendy.elsasser@arm.com    banks_per_rank = 8
109611120Swendy.elsasser@arm.com
109711120Swendy.elsasser@arm.com    # depending on frequency, bank groups may be required
109811120Swendy.elsasser@arm.com    # will always have 4 bank groups when enabled
109911120Swendy.elsasser@arm.com    # current specifications do not define the minimum frequency for
110011120Swendy.elsasser@arm.com    # bank group architecture
110111120Swendy.elsasser@arm.com    # setting bank_groups_per_rank to 0 to disable until range is defined
110211120Swendy.elsasser@arm.com    bank_groups_per_rank = 0
110311120Swendy.elsasser@arm.com
110411120Swendy.elsasser@arm.com    # 500 MHz for 1Gbps DDR data rate
110511120Swendy.elsasser@arm.com    tCK = '2ns'
110611120Swendy.elsasser@arm.com
110711120Swendy.elsasser@arm.com    # use values from IDD measurement in JEDEC spec
110811120Swendy.elsasser@arm.com    # use tRP value for tRCD and tCL similar to other classes
110911120Swendy.elsasser@arm.com    tRP = '15ns'
111011120Swendy.elsasser@arm.com    tRCD = '15ns'
111111120Swendy.elsasser@arm.com    tCL = '15ns'
111211120Swendy.elsasser@arm.com    tRAS = '33ns'
111311120Swendy.elsasser@arm.com
111411120Swendy.elsasser@arm.com    # BL2 and BL4 supported, default to BL4
111511120Swendy.elsasser@arm.com    # DDR @ 500 MHz means 4 * 2ns / 2 = 4ns
111611120Swendy.elsasser@arm.com    tBURST = '4ns'
111711120Swendy.elsasser@arm.com
111811120Swendy.elsasser@arm.com    # value for 2Gb device from JEDEC spec
111911120Swendy.elsasser@arm.com    tRFC = '160ns'
112011120Swendy.elsasser@arm.com
112111120Swendy.elsasser@arm.com    # value for 2Gb device from JEDEC spec
112211120Swendy.elsasser@arm.com    tREFI = '3.9us'
112311120Swendy.elsasser@arm.com
112411120Swendy.elsasser@arm.com    # extrapolate the following from LPDDR configs, using ns values
112511120Swendy.elsasser@arm.com    # to minimize burst length, prefetch differences
112611120Swendy.elsasser@arm.com    tWR = '18ns'
112711120Swendy.elsasser@arm.com    tRTP = '7.5ns'
112811120Swendy.elsasser@arm.com    tWTR = '10ns'
112911120Swendy.elsasser@arm.com
113011120Swendy.elsasser@arm.com    # start with 2 cycles turnaround, similar to other memory classes
113111120Swendy.elsasser@arm.com    # could be more with variations across the stack
113211120Swendy.elsasser@arm.com    tRTW = '4ns'
113311120Swendy.elsasser@arm.com
113411120Swendy.elsasser@arm.com    # single rank device, set to 0
113511120Swendy.elsasser@arm.com    tCS = '0ns'
113611120Swendy.elsasser@arm.com
113711120Swendy.elsasser@arm.com    # from MemCon example, tRRD is 4ns with 2ns tCK
113811120Swendy.elsasser@arm.com    tRRD = '4ns'
113911120Swendy.elsasser@arm.com
114011120Swendy.elsasser@arm.com    # from MemCon example, tFAW is 30ns with 2ns tCK
114111120Swendy.elsasser@arm.com    tXAW = '30ns'
114211120Swendy.elsasser@arm.com    activation_limit = 4
114311120Swendy.elsasser@arm.com
114411120Swendy.elsasser@arm.com    # 4tCK
114511120Swendy.elsasser@arm.com    tXP = '8ns'
114611120Swendy.elsasser@arm.com
114711120Swendy.elsasser@arm.com    # start with tRFC + tXP -> 160ns + 8ns = 168ns
114811120Swendy.elsasser@arm.com    tXS = '168ns'
114911120Swendy.elsasser@arm.com
115011120Swendy.elsasser@arm.com# A single HBM x64 interface (one command and address bus), with
115111120Swendy.elsasser@arm.com# default timings based on HBM gen1 and data publically released
115211120Swendy.elsasser@arm.com# A 4H stack is defined, 8Gb per die for a total of 4GB of memory.
115311120Swendy.elsasser@arm.com# Note: This defines a pseudo-channel with a unique controller
115411120Swendy.elsasser@arm.com# instantiated per pseudo-channel
115511120Swendy.elsasser@arm.com# Stay at same IO rate (1Gbps) to maintain timing relationship with
115611120Swendy.elsasser@arm.com# HBM gen1 class (HBM_1000_4H_x128) where possible
115711837Swendy.elsasser@arm.comclass HBM_1000_4H_1x64(HBM_1000_4H_1x128):
115811120Swendy.elsasser@arm.com    # For HBM gen2 with pseudo-channel mode, configure 2X channels.
115911120Swendy.elsasser@arm.com    # Configuration defines a single pseudo channel, with the capacity
116011120Swendy.elsasser@arm.com    # set to (full_ stack_capacity / 16) based on 8Gb dies
116111120Swendy.elsasser@arm.com    # To use all 16 pseudo channels, set 'channels' parameter to 16 in
116211120Swendy.elsasser@arm.com    # system configuration
116311120Swendy.elsasser@arm.com
116411120Swendy.elsasser@arm.com    # 64-bit pseudo-channle interface
116511120Swendy.elsasser@arm.com    device_bus_width = 64
116611120Swendy.elsasser@arm.com
116711120Swendy.elsasser@arm.com    # HBM pseudo-channel only supports BL4
116811120Swendy.elsasser@arm.com    burst_length = 4
116911120Swendy.elsasser@arm.com
117011120Swendy.elsasser@arm.com    # size of channel in bytes, 4H stack of 8Gb dies is 4GB per stack;
117111120Swendy.elsasser@arm.com    # with 16 channels, 256MB per channel
117211120Swendy.elsasser@arm.com    device_size = '256MB'
117311120Swendy.elsasser@arm.com
117411120Swendy.elsasser@arm.com    # page size is halved with pseudo-channel; maintaining the same same number
117511120Swendy.elsasser@arm.com    # of rows per pseudo-channel with 2X banks across 2 channels
117611120Swendy.elsasser@arm.com    device_rowbuffer_size = '1kB'
117711120Swendy.elsasser@arm.com
117811120Swendy.elsasser@arm.com    # HBM has 8 or 16 banks depending on capacity
117911120Swendy.elsasser@arm.com    # Starting with 4Gb dies, 16 banks are defined
118011120Swendy.elsasser@arm.com    banks_per_rank = 16
118111120Swendy.elsasser@arm.com
118211120Swendy.elsasser@arm.com    # reset tRFC for larger, 8Gb device
118311120Swendy.elsasser@arm.com    # use HBM1 4Gb value as a starting point
118411120Swendy.elsasser@arm.com    tRFC = '260ns'
118511120Swendy.elsasser@arm.com
118611120Swendy.elsasser@arm.com    # start with tRFC + tXP -> 160ns + 8ns = 168ns
118711120Swendy.elsasser@arm.com    tXS = '268ns'
118810561SOmar.Naji@arm.com    # Default different rank bus delay to 2 CK, @1000 MHz = 2 ns
118910561SOmar.Naji@arm.com    tCS = '2ns'
119010561SOmar.Naji@arm.com    tREFI = '3.9us'
119111673SOmar.Naji@arm.com
119211673SOmar.Naji@arm.com    # active powerdown and precharge powerdown exit time
119311673SOmar.Naji@arm.com    tXP = '10ns'
119411673SOmar.Naji@arm.com
119511673SOmar.Naji@arm.com    # self refresh exit time
119611673SOmar.Naji@arm.com    tXS = '65ns'
1197