timing.hh revision 5744
12623SN/A/*
22623SN/A * Copyright (c) 2002-2005 The Regents of The University of Michigan
32623SN/A * All rights reserved.
42623SN/A *
52623SN/A * Redistribution and use in source and binary forms, with or without
62623SN/A * modification, are permitted provided that the following conditions are
72623SN/A * met: redistributions of source code must retain the above copyright
82623SN/A * notice, this list of conditions and the following disclaimer;
92623SN/A * redistributions in binary form must reproduce the above copyright
102623SN/A * notice, this list of conditions and the following disclaimer in the
112623SN/A * documentation and/or other materials provided with the distribution;
122623SN/A * neither the name of the copyright holders nor the names of its
132623SN/A * contributors may be used to endorse or promote products derived from
142623SN/A * this software without specific prior written permission.
152623SN/A *
162623SN/A * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
172623SN/A * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
182623SN/A * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
192623SN/A * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
202623SN/A * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
212623SN/A * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
222623SN/A * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
232623SN/A * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
242623SN/A * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
252623SN/A * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
262623SN/A * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
272665Ssaidi@eecs.umich.edu *
282665Ssaidi@eecs.umich.edu * Authors: Steve Reinhardt
292623SN/A */
302623SN/A
312623SN/A#ifndef __CPU_SIMPLE_TIMING_HH__
322623SN/A#define __CPU_SIMPLE_TIMING_HH__
332623SN/A
342623SN/A#include "cpu/simple/base.hh"
352623SN/A
365529Snate@binkert.org#include "params/TimingSimpleCPU.hh"
375529Snate@binkert.org
382623SN/Aclass TimingSimpleCPU : public BaseSimpleCPU
392623SN/A{
402623SN/A  public:
412623SN/A
425529Snate@binkert.org    TimingSimpleCPU(TimingSimpleCPUParams * params);
432623SN/A    virtual ~TimingSimpleCPU();
442623SN/A
452623SN/A    virtual void init();
462623SN/A
472623SN/A  public:
482839Sktlim@umich.edu    Event *drainEvent;
492798Sktlim@umich.edu
502623SN/A  private:
512623SN/A
525728Sgblack@eecs.umich.edu    /*
535728Sgblack@eecs.umich.edu     * If an access needs to be broken into fragments, currently at most two,
545728Sgblack@eecs.umich.edu     * the the following two classes are used as the sender state of the
555728Sgblack@eecs.umich.edu     * packets so the CPU can keep track of everything. In the main packet
565728Sgblack@eecs.umich.edu     * sender state, there's an array with a spot for each fragment. If a
575728Sgblack@eecs.umich.edu     * fragment has already been accepted by the CPU, aka isn't waiting for
585728Sgblack@eecs.umich.edu     * a retry, it's pointer is NULL. After each fragment has successfully
595728Sgblack@eecs.umich.edu     * been processed, the "outstanding" counter is decremented. Once the
605728Sgblack@eecs.umich.edu     * count is zero, the entire larger access is complete.
615728Sgblack@eecs.umich.edu     */
625728Sgblack@eecs.umich.edu    class SplitMainSenderState : public Packet::SenderState
635728Sgblack@eecs.umich.edu    {
645728Sgblack@eecs.umich.edu      public:
655728Sgblack@eecs.umich.edu        int outstanding;
665728Sgblack@eecs.umich.edu        PacketPtr fragments[2];
675728Sgblack@eecs.umich.edu
685728Sgblack@eecs.umich.edu        int
695728Sgblack@eecs.umich.edu        getPendingFragment()
705728Sgblack@eecs.umich.edu        {
715728Sgblack@eecs.umich.edu            if (fragments[0]) {
725728Sgblack@eecs.umich.edu                return 0;
735728Sgblack@eecs.umich.edu            } else if (fragments[1]) {
745728Sgblack@eecs.umich.edu                return 1;
755728Sgblack@eecs.umich.edu            } else {
765728Sgblack@eecs.umich.edu                return -1;
775728Sgblack@eecs.umich.edu            }
785728Sgblack@eecs.umich.edu        }
795728Sgblack@eecs.umich.edu    };
805728Sgblack@eecs.umich.edu
815728Sgblack@eecs.umich.edu    class SplitFragmentSenderState : public Packet::SenderState
825728Sgblack@eecs.umich.edu    {
835728Sgblack@eecs.umich.edu      public:
845728Sgblack@eecs.umich.edu        SplitFragmentSenderState(PacketPtr _bigPkt, int _index) :
855728Sgblack@eecs.umich.edu            bigPkt(_bigPkt), index(_index)
865728Sgblack@eecs.umich.edu        {}
875728Sgblack@eecs.umich.edu        PacketPtr bigPkt;
885728Sgblack@eecs.umich.edu        int index;
895728Sgblack@eecs.umich.edu
905728Sgblack@eecs.umich.edu        void
915728Sgblack@eecs.umich.edu        clearFromParent()
925728Sgblack@eecs.umich.edu        {
935728Sgblack@eecs.umich.edu            SplitMainSenderState * main_send_state =
945728Sgblack@eecs.umich.edu                dynamic_cast<SplitMainSenderState *>(bigPkt->senderState);
955728Sgblack@eecs.umich.edu            main_send_state->fragments[index] = NULL;
965728Sgblack@eecs.umich.edu        }
975728Sgblack@eecs.umich.edu    };
985728Sgblack@eecs.umich.edu
995744Sgblack@eecs.umich.edu    Fault buildSplitPacket(PacketPtr &pkt1, PacketPtr &pkt2, RequestPtr &req,
1005744Sgblack@eecs.umich.edu            Addr split_addr, uint8_t *data, bool read);
1015744Sgblack@eecs.umich.edu    Fault buildPacket(PacketPtr &pkt, RequestPtr &req, bool read);
1025744Sgblack@eecs.umich.edu
1035728Sgblack@eecs.umich.edu    bool handleReadPacket(PacketPtr pkt);
1045728Sgblack@eecs.umich.edu    // This function always implicitly uses dcache_pkt.
1055728Sgblack@eecs.umich.edu    bool handleWritePacket();
1065728Sgblack@eecs.umich.edu
1072623SN/A    class CpuPort : public Port
1082623SN/A    {
1092623SN/A      protected:
1102623SN/A        TimingSimpleCPU *cpu;
1112948Ssaidi@eecs.umich.edu        Tick lat;
1122623SN/A
1132623SN/A      public:
1142623SN/A
1152948Ssaidi@eecs.umich.edu        CpuPort(const std::string &_name, TimingSimpleCPU *_cpu, Tick _lat)
1163401Sktlim@umich.edu            : Port(_name, _cpu), cpu(_cpu), lat(_lat)
1172623SN/A        { }
1182623SN/A
1193647Srdreslin@umich.edu        bool snoopRangeSent;
1203647Srdreslin@umich.edu
1212623SN/A      protected:
1222623SN/A
1233349Sbinkertn@umich.edu        virtual Tick recvAtomic(PacketPtr pkt);
1242623SN/A
1253349Sbinkertn@umich.edu        virtual void recvFunctional(PacketPtr pkt);
1262623SN/A
1272623SN/A        virtual void recvStatusChange(Status status);
1282623SN/A
1292623SN/A        virtual void getDeviceAddressRanges(AddrRangeList &resp,
1304475Sstever@eecs.umich.edu                                            bool &snoop)
1314475Sstever@eecs.umich.edu        { resp.clear(); snoop = false; }
1322948Ssaidi@eecs.umich.edu
1332948Ssaidi@eecs.umich.edu        struct TickEvent : public Event
1342948Ssaidi@eecs.umich.edu        {
1353349Sbinkertn@umich.edu            PacketPtr pkt;
1362948Ssaidi@eecs.umich.edu            TimingSimpleCPU *cpu;
1372948Ssaidi@eecs.umich.edu
1385606Snate@binkert.org            TickEvent(TimingSimpleCPU *_cpu) : cpu(_cpu) {}
1395336Shines@cs.fsu.edu            const char *description() const { return "Timing CPU tick"; }
1403349Sbinkertn@umich.edu            void schedule(PacketPtr _pkt, Tick t);
1412948Ssaidi@eecs.umich.edu        };
1422948Ssaidi@eecs.umich.edu
1432623SN/A    };
1442623SN/A
1452623SN/A    class IcachePort : public CpuPort
1462623SN/A    {
1472623SN/A      public:
1482623SN/A
1492948Ssaidi@eecs.umich.edu        IcachePort(TimingSimpleCPU *_cpu, Tick _lat)
1502948Ssaidi@eecs.umich.edu            : CpuPort(_cpu->name() + "-iport", _cpu, _lat), tickEvent(_cpu)
1512623SN/A        { }
1522623SN/A
1532623SN/A      protected:
1542623SN/A
1553349Sbinkertn@umich.edu        virtual bool recvTiming(PacketPtr pkt);
1562623SN/A
1572657Ssaidi@eecs.umich.edu        virtual void recvRetry();
1582948Ssaidi@eecs.umich.edu
1592948Ssaidi@eecs.umich.edu        struct ITickEvent : public TickEvent
1602948Ssaidi@eecs.umich.edu        {
1612948Ssaidi@eecs.umich.edu
1622948Ssaidi@eecs.umich.edu            ITickEvent(TimingSimpleCPU *_cpu)
1632948Ssaidi@eecs.umich.edu                : TickEvent(_cpu) {}
1642948Ssaidi@eecs.umich.edu            void process();
1655336Shines@cs.fsu.edu            const char *description() const { return "Timing CPU icache tick"; }
1662948Ssaidi@eecs.umich.edu        };
1672948Ssaidi@eecs.umich.edu
1682948Ssaidi@eecs.umich.edu        ITickEvent tickEvent;
1692948Ssaidi@eecs.umich.edu
1702623SN/A    };
1712623SN/A
1722623SN/A    class DcachePort : public CpuPort
1732623SN/A    {
1742623SN/A      public:
1752623SN/A
1762948Ssaidi@eecs.umich.edu        DcachePort(TimingSimpleCPU *_cpu, Tick _lat)
1772948Ssaidi@eecs.umich.edu            : CpuPort(_cpu->name() + "-dport", _cpu, _lat), tickEvent(_cpu)
1782623SN/A        { }
1792623SN/A
1804192Sktlim@umich.edu        virtual void setPeer(Port *port);
1814192Sktlim@umich.edu
1822623SN/A      protected:
1832623SN/A
1843349Sbinkertn@umich.edu        virtual bool recvTiming(PacketPtr pkt);
1852623SN/A
1862657Ssaidi@eecs.umich.edu        virtual void recvRetry();
1872948Ssaidi@eecs.umich.edu
1882948Ssaidi@eecs.umich.edu        struct DTickEvent : public TickEvent
1892948Ssaidi@eecs.umich.edu        {
1902948Ssaidi@eecs.umich.edu            DTickEvent(TimingSimpleCPU *_cpu)
1912948Ssaidi@eecs.umich.edu                : TickEvent(_cpu) {}
1922948Ssaidi@eecs.umich.edu            void process();
1935336Shines@cs.fsu.edu            const char *description() const { return "Timing CPU dcache tick"; }
1942948Ssaidi@eecs.umich.edu        };
1952948Ssaidi@eecs.umich.edu
1962948Ssaidi@eecs.umich.edu        DTickEvent tickEvent;
1972948Ssaidi@eecs.umich.edu
1982623SN/A    };
1992623SN/A
2002623SN/A    IcachePort icachePort;
2012623SN/A    DcachePort dcachePort;
2022623SN/A
2033349Sbinkertn@umich.edu    PacketPtr ifetch_pkt;
2043349Sbinkertn@umich.edu    PacketPtr dcache_pkt;
2052623SN/A
2063222Sktlim@umich.edu    Tick previousTick;
2073170Sstever@eecs.umich.edu
2082623SN/A  public:
2092623SN/A
2102856Srdreslin@umich.edu    virtual Port *getPort(const std::string &if_name, int idx = -1);
2112856Srdreslin@umich.edu
2122623SN/A    virtual void serialize(std::ostream &os);
2132623SN/A    virtual void unserialize(Checkpoint *cp, const std::string &section);
2142623SN/A
2152901Ssaidi@eecs.umich.edu    virtual unsigned int drain(Event *drain_event);
2162798Sktlim@umich.edu    virtual void resume();
2172798Sktlim@umich.edu
2182798Sktlim@umich.edu    void switchOut();
2192623SN/A    void takeOverFrom(BaseCPU *oldCPU);
2202623SN/A
2212623SN/A    virtual void activateContext(int thread_num, int delay);
2222623SN/A    virtual void suspendContext(int thread_num);
2232623SN/A
2242623SN/A    template <class T>
2252623SN/A    Fault read(Addr addr, T &data, unsigned flags);
2262623SN/A
2275177Sgblack@eecs.umich.edu    Fault translateDataReadAddr(Addr vaddr, Addr &paddr,
2285177Sgblack@eecs.umich.edu            int size, unsigned flags);
2295177Sgblack@eecs.umich.edu
2302623SN/A    template <class T>
2312623SN/A    Fault write(T data, Addr addr, unsigned flags, uint64_t *res);
2322623SN/A
2335177Sgblack@eecs.umich.edu    Fault translateDataWriteAddr(Addr vaddr, Addr &paddr,
2345177Sgblack@eecs.umich.edu            int size, unsigned flags);
2355177Sgblack@eecs.umich.edu
2362623SN/A    void fetch();
2373349Sbinkertn@umich.edu    void completeIfetch(PacketPtr );
2383349Sbinkertn@umich.edu    void completeDataAccess(PacketPtr );
2392644Sstever@eecs.umich.edu    void advanceInst(Fault fault);
2404471Sstever@eecs.umich.edu
2415315Sstever@gmail.com    /**
2425315Sstever@gmail.com     * Print state of address in memory system via PrintReq (for
2435315Sstever@gmail.com     * debugging).
2445315Sstever@gmail.com     */
2455315Sstever@gmail.com    void printAddr(Addr a);
2465315Sstever@gmail.com
2472798Sktlim@umich.edu  private:
2484471Sstever@eecs.umich.edu
2494471Sstever@eecs.umich.edu    typedef EventWrapper<TimingSimpleCPU, &TimingSimpleCPU::fetch> FetchEvent;
2505710Scws3k@cs.virginia.edu    FetchEvent fetchEvent;
2514471Sstever@eecs.umich.edu
2525103Ssaidi@eecs.umich.edu    struct IprEvent : Event {
2535103Ssaidi@eecs.umich.edu        Packet *pkt;
2545103Ssaidi@eecs.umich.edu        TimingSimpleCPU *cpu;
2555103Ssaidi@eecs.umich.edu        IprEvent(Packet *_pkt, TimingSimpleCPU *_cpu, Tick t);
2565103Ssaidi@eecs.umich.edu        virtual void process();
2575336Shines@cs.fsu.edu        virtual const char *description() const;
2585103Ssaidi@eecs.umich.edu    };
2595103Ssaidi@eecs.umich.edu
2602839Sktlim@umich.edu    void completeDrain();
2612623SN/A};
2622623SN/A
2632623SN/A#endif // __CPU_SIMPLE_TIMING_HH__
264