base.hh revision 5529
12SN/A/* 21762SN/A * Copyright (c) 2002-2005 The Regents of The University of Michigan 32SN/A * All rights reserved. 42SN/A * 52SN/A * Redistribution and use in source and binary forms, with or without 62SN/A * modification, are permitted provided that the following conditions are 72SN/A * met: redistributions of source code must retain the above copyright 82SN/A * notice, this list of conditions and the following disclaimer; 92SN/A * redistributions in binary form must reproduce the above copyright 102SN/A * notice, this list of conditions and the following disclaimer in the 112SN/A * documentation and/or other materials provided with the distribution; 122SN/A * neither the name of the copyright holders nor the names of its 132SN/A * contributors may be used to endorse or promote products derived from 142SN/A * this software without specific prior written permission. 152SN/A * 162SN/A * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 172SN/A * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 182SN/A * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 192SN/A * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 202SN/A * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 212SN/A * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 222SN/A * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 232SN/A * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 242SN/A * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 252SN/A * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 262SN/A * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 272665Ssaidi@eecs.umich.edu * 282665Ssaidi@eecs.umich.edu * Authors: Steve Reinhardt 292665Ssaidi@eecs.umich.edu * Dave Greene 302665Ssaidi@eecs.umich.edu * Nathan Binkert 312SN/A */ 322SN/A 332623SN/A#ifndef __CPU_SIMPLE_BASE_HH__ 342623SN/A#define __CPU_SIMPLE_BASE_HH__ 352SN/A 364182Sgblack@eecs.umich.edu#include "arch/predecoder.hh" 371354SN/A#include "base/statistics.hh" 381858SN/A#include "config/full_system.hh" 391717SN/A#include "cpu/base.hh" 402683Sktlim@umich.edu#include "cpu/simple_thread.hh" 411354SN/A#include "cpu/pc_event.hh" 421354SN/A#include "cpu/static_inst.hh" 432387SN/A#include "mem/packet.hh" 442387SN/A#include "mem/port.hh" 452387SN/A#include "mem/request.hh" 4656SN/A#include "sim/eventq.hh" 475348Ssaidi@eecs.umich.edu#include "sim/system.hh" 482SN/A 492SN/A// forward declarations 501858SN/A#if FULL_SYSTEM 512SN/Aclass Processor; 523453Sgblack@eecs.umich.edunamespace TheISA 533453Sgblack@eecs.umich.edu{ 543453Sgblack@eecs.umich.edu class ITB; 553453Sgblack@eecs.umich.edu class DTB; 563453Sgblack@eecs.umich.edu} 572462SN/Aclass MemObject; 582SN/A 59715SN/A#else 60715SN/A 61715SN/Aclass Process; 62715SN/A 632SN/A#endif // FULL_SYSTEM 642SN/A 653960Sgblack@eecs.umich.educlass RemoteGDB; 663960Sgblack@eecs.umich.educlass GDBListener; 673960Sgblack@eecs.umich.edu 684182Sgblack@eecs.umich.edunamespace TheISA 694182Sgblack@eecs.umich.edu{ 704182Sgblack@eecs.umich.edu class Predecoder; 714182Sgblack@eecs.umich.edu} 722680Sktlim@umich.educlass ThreadContext; 73237SN/Aclass Checkpoint; 742SN/A 752SN/Anamespace Trace { 762SN/A class InstRecord; 772SN/A} 782SN/A 795529Snate@binkert.orgclass BaseSimpleCPUParams; 805529Snate@binkert.org 812420SN/A 822623SN/Aclass BaseSimpleCPU : public BaseCPU 832SN/A{ 842107SN/A protected: 852159SN/A typedef TheISA::MiscReg MiscReg; 862455SN/A typedef TheISA::FloatReg FloatReg; 872455SN/A typedef TheISA::FloatRegBits FloatRegBits; 882386SN/A 892623SN/A protected: 902SN/A Trace::InstRecord *traceData; 911371SN/A 925348Ssaidi@eecs.umich.edu inline void checkPcEventQueue() { 935348Ssaidi@eecs.umich.edu Addr oldpc; 945348Ssaidi@eecs.umich.edu do { 955348Ssaidi@eecs.umich.edu oldpc = thread->readPC(); 965348Ssaidi@eecs.umich.edu system->pcEventQueue.service(tc); 975348Ssaidi@eecs.umich.edu } while (oldpc != thread->readPC()); 985348Ssaidi@eecs.umich.edu } 995348Ssaidi@eecs.umich.edu 1002SN/A public: 1012SN/A void post_interrupt(int int_num, int index); 1022SN/A 1032SN/A void zero_fill_64(Addr addr) { 1042SN/A static int warned = 0; 1052SN/A if (!warned) { 1062SN/A warn ("WH64 is not implemented"); 1072SN/A warned = 1; 1082SN/A } 1092SN/A }; 1102SN/A 1111400SN/A public: 1125529Snate@binkert.org BaseSimpleCPU(BaseSimpleCPUParams *params); 1132623SN/A virtual ~BaseSimpleCPU(); 1142SN/A 1151400SN/A public: 1162683Sktlim@umich.edu /** SimpleThread object, provides all the architectural state. */ 1172683Sktlim@umich.edu SimpleThread *thread; 1182190SN/A 1192683Sktlim@umich.edu /** ThreadContext object, provides an interface for external 1202683Sktlim@umich.edu * objects to modify this thread's state. 1212683Sktlim@umich.edu */ 1222680Sktlim@umich.edu ThreadContext *tc; 1235169Ssaidi@eecs.umich.edu protected: 1245169Ssaidi@eecs.umich.edu int cpuId; 1255169Ssaidi@eecs.umich.edu 1265496Ssaidi@eecs.umich.edu enum Status { 1275496Ssaidi@eecs.umich.edu Idle, 1285496Ssaidi@eecs.umich.edu Running, 1295496Ssaidi@eecs.umich.edu IcacheRetry, 1305496Ssaidi@eecs.umich.edu IcacheWaitResponse, 1315496Ssaidi@eecs.umich.edu IcacheWaitSwitch, 1325496Ssaidi@eecs.umich.edu DcacheRetry, 1335496Ssaidi@eecs.umich.edu DcacheWaitResponse, 1345496Ssaidi@eecs.umich.edu DcacheWaitSwitch, 1355496Ssaidi@eecs.umich.edu SwitchedOut 1365496Ssaidi@eecs.umich.edu }; 1375496Ssaidi@eecs.umich.edu 1385496Ssaidi@eecs.umich.edu Status _status; 1395496Ssaidi@eecs.umich.edu 1405169Ssaidi@eecs.umich.edu public: 1412SN/A 1421858SN/A#if FULL_SYSTEM 1432SN/A Addr dbg_vtophys(Addr addr); 1442SN/A 1452SN/A bool interval_stats; 1462SN/A#endif 1472SN/A 1482SN/A // current instruction 1494181Sgblack@eecs.umich.edu TheISA::MachInst inst; 1504181Sgblack@eecs.umich.edu 1514182Sgblack@eecs.umich.edu // The predecoder 1524182Sgblack@eecs.umich.edu TheISA::Predecoder predecoder; 1532SN/A 1542107SN/A StaticInstPtr curStaticInst; 1553276Sgblack@eecs.umich.edu StaticInstPtr curMacroStaticInst; 1561469SN/A 1574377Sgblack@eecs.umich.edu //This is the offset from the current pc that fetch should be performed at 1584377Sgblack@eecs.umich.edu Addr fetchOffset; 1594377Sgblack@eecs.umich.edu //This flag says to stay at the current pc. This is useful for 1604377Sgblack@eecs.umich.edu //instructions which go beyond MachInst boundaries. 1614377Sgblack@eecs.umich.edu bool stayAtPC; 1624377Sgblack@eecs.umich.edu 1632623SN/A void checkForInterrupts(); 1642662Sstever@eecs.umich.edu Fault setupFetchRequest(Request *req); 1652623SN/A void preExecute(); 1662623SN/A void postExecute(); 1672623SN/A void advancePC(Fault fault); 168180SN/A 169393SN/A virtual void deallocateContext(int thread_num); 170393SN/A virtual void haltContext(int thread_num); 1712SN/A 1722SN/A // statistics 173334SN/A virtual void regStats(); 174334SN/A virtual void resetStats(); 1752SN/A 1762SN/A // number of simulated instructions 1772SN/A Counter numInst; 178334SN/A Counter startNumInst; 179729SN/A Stats::Scalar<> numInsts; 180707SN/A 1814998Sgblack@eecs.umich.edu void countInst() 1824998Sgblack@eecs.umich.edu { 1834998Sgblack@eecs.umich.edu numInst++; 1844998Sgblack@eecs.umich.edu numInsts++; 1854998Sgblack@eecs.umich.edu 1864998Sgblack@eecs.umich.edu thread->funcExeInst++; 1874998Sgblack@eecs.umich.edu } 1884998Sgblack@eecs.umich.edu 189707SN/A virtual Counter totalInstructions() const 190707SN/A { 191707SN/A return numInst - startNumInst; 192707SN/A } 1932SN/A 1944564Sgblack@eecs.umich.edu // Mask to align PCs to MachInst sized boundaries 1954564Sgblack@eecs.umich.edu static const Addr PCMask = ~((Addr)sizeof(TheISA::MachInst) - 1); 1964564Sgblack@eecs.umich.edu 1972SN/A // number of simulated memory references 198729SN/A Stats::Scalar<> numMemRefs; 1992SN/A 200124SN/A // number of simulated loads 201124SN/A Counter numLoad; 202334SN/A Counter startNumLoad; 203124SN/A 2042SN/A // number of idle cycles 205729SN/A Stats::Average<> notIdleFraction; 206729SN/A Stats::Formula idleFraction; 2072SN/A 2082390SN/A // number of cycles stalled for I-cache responses 209729SN/A Stats::Scalar<> icacheStallCycles; 2102SN/A Counter lastIcacheStall; 2112SN/A 2122390SN/A // number of cycles stalled for I-cache retries 2132390SN/A Stats::Scalar<> icacheRetryCycles; 2142390SN/A Counter lastIcacheRetry; 2152390SN/A 2162390SN/A // number of cycles stalled for D-cache responses 217729SN/A Stats::Scalar<> dcacheStallCycles; 2182SN/A Counter lastDcacheStall; 2192SN/A 2202390SN/A // number of cycles stalled for D-cache retries 2212390SN/A Stats::Scalar<> dcacheRetryCycles; 2222390SN/A Counter lastDcacheRetry; 2232390SN/A 224217SN/A virtual void serialize(std::ostream &os); 225237SN/A virtual void unserialize(Checkpoint *cp, const std::string §ion); 2262SN/A 2271371SN/A // These functions are only used in CPU models that split 2281371SN/A // effective address computation from the actual memory access. 2292623SN/A void setEA(Addr EA) { panic("BaseSimpleCPU::setEA() not implemented\n"); } 2303918Ssaidi@eecs.umich.edu Addr getEA() { panic("BaseSimpleCPU::getEA() not implemented\n"); 2313918Ssaidi@eecs.umich.edu M5_DUMMY_RETURN} 2321371SN/A 233581SN/A void prefetch(Addr addr, unsigned flags) 2342SN/A { 2352SN/A // need to do this... 2362SN/A } 2372SN/A 238753SN/A void writeHint(Addr addr, int size, unsigned flags) 2392SN/A { 2402SN/A // need to do this... 2412SN/A } 242594SN/A 2434661Sksewell@umich.edu 244595SN/A Fault copySrcTranslate(Addr src); 245594SN/A 246595SN/A Fault copy(Addr dest); 247705SN/A 248726SN/A // The register accessor methods provide the index of the 249726SN/A // instruction's operand (e.g., 0 or 1), not the architectural 250726SN/A // register index, to simplify the implementation of register 251726SN/A // renaming. We find the architectural register index by indexing 252726SN/A // into the instruction's own operand index table. Note that a 253726SN/A // raw pointer to the StaticInst is provided instead of a 254726SN/A // ref-counted StaticInstPtr to redice overhead. This is fine as 255726SN/A // long as these methods don't copy the pointer into any long-term 256726SN/A // storage (which is pretty hard to imagine they would have reason 257726SN/A // to do). 258705SN/A 2593735Sstever@eecs.umich.edu uint64_t readIntRegOperand(const StaticInst *si, int idx) 260726SN/A { 2612683Sktlim@umich.edu return thread->readIntReg(si->srcRegIdx(idx)); 262726SN/A } 263705SN/A 2643735Sstever@eecs.umich.edu FloatReg readFloatRegOperand(const StaticInst *si, int idx, int width) 265726SN/A { 266726SN/A int reg_idx = si->srcRegIdx(idx) - TheISA::FP_Base_DepTag; 2672683Sktlim@umich.edu return thread->readFloatReg(reg_idx, width); 268726SN/A } 269705SN/A 2703735Sstever@eecs.umich.edu FloatReg readFloatRegOperand(const StaticInst *si, int idx) 271726SN/A { 272726SN/A int reg_idx = si->srcRegIdx(idx) - TheISA::FP_Base_DepTag; 2732683Sktlim@umich.edu return thread->readFloatReg(reg_idx); 274726SN/A } 275705SN/A 2763735Sstever@eecs.umich.edu FloatRegBits readFloatRegOperandBits(const StaticInst *si, int idx, 2773735Sstever@eecs.umich.edu int width) 278726SN/A { 279726SN/A int reg_idx = si->srcRegIdx(idx) - TheISA::FP_Base_DepTag; 2802683Sktlim@umich.edu return thread->readFloatRegBits(reg_idx, width); 2812455SN/A } 2822455SN/A 2833735Sstever@eecs.umich.edu FloatRegBits readFloatRegOperandBits(const StaticInst *si, int idx) 2842455SN/A { 2852455SN/A int reg_idx = si->srcRegIdx(idx) - TheISA::FP_Base_DepTag; 2862683Sktlim@umich.edu return thread->readFloatRegBits(reg_idx); 287726SN/A } 288705SN/A 2893735Sstever@eecs.umich.edu void setIntRegOperand(const StaticInst *si, int idx, uint64_t val) 290726SN/A { 2912683Sktlim@umich.edu thread->setIntReg(si->destRegIdx(idx), val); 292726SN/A } 293705SN/A 2943735Sstever@eecs.umich.edu void setFloatRegOperand(const StaticInst *si, int idx, FloatReg val, 2953735Sstever@eecs.umich.edu int width) 296726SN/A { 297726SN/A int reg_idx = si->destRegIdx(idx) - TheISA::FP_Base_DepTag; 2982683Sktlim@umich.edu thread->setFloatReg(reg_idx, val, width); 299726SN/A } 300705SN/A 3013735Sstever@eecs.umich.edu void setFloatRegOperand(const StaticInst *si, int idx, FloatReg val) 302726SN/A { 303726SN/A int reg_idx = si->destRegIdx(idx) - TheISA::FP_Base_DepTag; 3042683Sktlim@umich.edu thread->setFloatReg(reg_idx, val); 305726SN/A } 306726SN/A 3073735Sstever@eecs.umich.edu void setFloatRegOperandBits(const StaticInst *si, int idx, 3083735Sstever@eecs.umich.edu FloatRegBits val, int width) 309726SN/A { 310726SN/A int reg_idx = si->destRegIdx(idx) - TheISA::FP_Base_DepTag; 3112683Sktlim@umich.edu thread->setFloatRegBits(reg_idx, val, width); 3122455SN/A } 3132455SN/A 3143735Sstever@eecs.umich.edu void setFloatRegOperandBits(const StaticInst *si, int idx, 3153735Sstever@eecs.umich.edu FloatRegBits val) 3162455SN/A { 3172455SN/A int reg_idx = si->destRegIdx(idx) - TheISA::FP_Base_DepTag; 3182683Sktlim@umich.edu thread->setFloatRegBits(reg_idx, val); 319726SN/A } 320705SN/A 3212683Sktlim@umich.edu uint64_t readPC() { return thread->readPC(); } 3224950Sgblack@eecs.umich.edu uint64_t readMicroPC() { return thread->readMicroPC(); } 3232683Sktlim@umich.edu uint64_t readNextPC() { return thread->readNextPC(); } 3244950Sgblack@eecs.umich.edu uint64_t readNextMicroPC() { return thread->readNextMicroPC(); } 3252683Sktlim@umich.edu uint64_t readNextNPC() { return thread->readNextNPC(); } 3262447SN/A 3272683Sktlim@umich.edu void setPC(uint64_t val) { thread->setPC(val); } 3284950Sgblack@eecs.umich.edu void setMicroPC(uint64_t val) { thread->setMicroPC(val); } 3292683Sktlim@umich.edu void setNextPC(uint64_t val) { thread->setNextPC(val); } 3304950Sgblack@eecs.umich.edu void setNextMicroPC(uint64_t val) { thread->setNextMicroPC(val); } 3312683Sktlim@umich.edu void setNextNPC(uint64_t val) { thread->setNextNPC(val); } 332705SN/A 3334172Ssaidi@eecs.umich.edu MiscReg readMiscRegNoEffect(int misc_reg) 3344172Ssaidi@eecs.umich.edu { 3354172Ssaidi@eecs.umich.edu return thread->readMiscRegNoEffect(misc_reg); 3364172Ssaidi@eecs.umich.edu } 3374172Ssaidi@eecs.umich.edu 3382159SN/A MiscReg readMiscReg(int misc_reg) 3392159SN/A { 3402683Sktlim@umich.edu return thread->readMiscReg(misc_reg); 3412159SN/A } 342705SN/A 3434172Ssaidi@eecs.umich.edu void setMiscRegNoEffect(int misc_reg, const MiscReg &val) 3442159SN/A { 3454172Ssaidi@eecs.umich.edu return thread->setMiscRegNoEffect(misc_reg, val); 3462159SN/A } 3472159SN/A 3483468Sgblack@eecs.umich.edu void setMiscReg(int misc_reg, const MiscReg &val) 3492159SN/A { 3502683Sktlim@umich.edu return thread->setMiscReg(misc_reg, val); 3512159SN/A } 3522159SN/A 3534185Ssaidi@eecs.umich.edu MiscReg readMiscRegOperandNoEffect(const StaticInst *si, int idx) 3542159SN/A { 3554172Ssaidi@eecs.umich.edu int reg_idx = si->srcRegIdx(idx) - TheISA::Ctrl_Base_DepTag; 3564172Ssaidi@eecs.umich.edu return thread->readMiscRegNoEffect(reg_idx); 3572159SN/A } 358705SN/A 3594185Ssaidi@eecs.umich.edu MiscReg readMiscRegOperand(const StaticInst *si, int idx) 3603792Sgblack@eecs.umich.edu { 3613792Sgblack@eecs.umich.edu int reg_idx = si->srcRegIdx(idx) - TheISA::Ctrl_Base_DepTag; 3623792Sgblack@eecs.umich.edu return thread->readMiscReg(reg_idx); 3633792Sgblack@eecs.umich.edu } 3643792Sgblack@eecs.umich.edu 3654185Ssaidi@eecs.umich.edu void setMiscRegOperandNoEffect(const StaticInst *si, int idx, const MiscReg &val) 3663792Sgblack@eecs.umich.edu { 3673792Sgblack@eecs.umich.edu int reg_idx = si->destRegIdx(idx) - TheISA::Ctrl_Base_DepTag; 3684172Ssaidi@eecs.umich.edu return thread->setMiscRegNoEffect(reg_idx, val); 3693792Sgblack@eecs.umich.edu } 3703792Sgblack@eecs.umich.edu 3714185Ssaidi@eecs.umich.edu void setMiscRegOperand( 3723792Sgblack@eecs.umich.edu const StaticInst *si, int idx, const MiscReg &val) 3733792Sgblack@eecs.umich.edu { 3743792Sgblack@eecs.umich.edu int reg_idx = si->destRegIdx(idx) - TheISA::Ctrl_Base_DepTag; 3754172Ssaidi@eecs.umich.edu return thread->setMiscReg(reg_idx, val); 3763792Sgblack@eecs.umich.edu } 3773792Sgblack@eecs.umich.edu 3785358Sgblack@eecs.umich.edu void demapPage(Addr vaddr, uint64_t asn) 3795358Sgblack@eecs.umich.edu { 3805358Sgblack@eecs.umich.edu thread->demapPage(vaddr, asn); 3815358Sgblack@eecs.umich.edu } 3825358Sgblack@eecs.umich.edu 3835358Sgblack@eecs.umich.edu void demapInstPage(Addr vaddr, uint64_t asn) 3845358Sgblack@eecs.umich.edu { 3855358Sgblack@eecs.umich.edu thread->demapInstPage(vaddr, asn); 3865358Sgblack@eecs.umich.edu } 3875358Sgblack@eecs.umich.edu 3885358Sgblack@eecs.umich.edu void demapDataPage(Addr vaddr, uint64_t asn) 3895358Sgblack@eecs.umich.edu { 3905358Sgblack@eecs.umich.edu thread->demapDataPage(vaddr, asn); 3915358Sgblack@eecs.umich.edu } 3925358Sgblack@eecs.umich.edu 3934027Sstever@eecs.umich.edu unsigned readStCondFailures() { 3944027Sstever@eecs.umich.edu return thread->readStCondFailures(); 3954027Sstever@eecs.umich.edu } 3964027Sstever@eecs.umich.edu 3974027Sstever@eecs.umich.edu void setStCondFailures(unsigned sc_failures) { 3984027Sstever@eecs.umich.edu thread->setStCondFailures(sc_failures); 3994027Sstever@eecs.umich.edu } 4004027Sstever@eecs.umich.edu 4014661Sksewell@umich.edu MiscReg readRegOtherThread(int regIdx, int tid = -1) 4024661Sksewell@umich.edu { 4034661Sksewell@umich.edu panic("Simple CPU models do not support multithreaded " 4044661Sksewell@umich.edu "register access.\n"); 4054661Sksewell@umich.edu } 4064661Sksewell@umich.edu 4074661Sksewell@umich.edu void setRegOtherThread(int regIdx, const MiscReg &val, int tid = -1) 4084661Sksewell@umich.edu { 4094661Sksewell@umich.edu panic("Simple CPU models do not support multithreaded " 4104661Sksewell@umich.edu "register access.\n"); 4114661Sksewell@umich.edu } 4124661Sksewell@umich.edu 4135250Sksewell@umich.edu //Fault CacheOp(uint8_t Op, Addr EA); 4145222Sksewell@umich.edu 4151858SN/A#if FULL_SYSTEM 4162683Sktlim@umich.edu Fault hwrei() { return thread->hwrei(); } 4172680Sktlim@umich.edu void ev5_trap(Fault fault) { fault->invoke(tc); } 4182683Sktlim@umich.edu bool simPalCheck(int palFunc) { return thread->simPalCheck(palFunc); } 419705SN/A#else 4202683Sktlim@umich.edu void syscall(int64_t callnum) { thread->syscall(callnum); } 421705SN/A#endif 422705SN/A 4232683Sktlim@umich.edu bool misspeculating() { return thread->misspeculating(); } 4242680Sktlim@umich.edu ThreadContext *tcBase() { return tc; } 4252SN/A}; 4262SN/A 4272623SN/A#endif // __CPU_SIMPLE_BASE_HH__ 428