atomic.hh revision 8444
12623SN/A/*
22623SN/A * Copyright (c) 2002-2005 The Regents of The University of Michigan
32623SN/A * All rights reserved.
42623SN/A *
52623SN/A * Redistribution and use in source and binary forms, with or without
62623SN/A * modification, are permitted provided that the following conditions are
72623SN/A * met: redistributions of source code must retain the above copyright
82623SN/A * notice, this list of conditions and the following disclaimer;
92623SN/A * redistributions in binary form must reproduce the above copyright
102623SN/A * notice, this list of conditions and the following disclaimer in the
112623SN/A * documentation and/or other materials provided with the distribution;
122623SN/A * neither the name of the copyright holders nor the names of its
132623SN/A * contributors may be used to endorse or promote products derived from
142623SN/A * this software without specific prior written permission.
152623SN/A *
162623SN/A * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
172623SN/A * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
182623SN/A * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
192623SN/A * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
202623SN/A * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
212623SN/A * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
222623SN/A * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
232623SN/A * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
242623SN/A * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
252623SN/A * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
262623SN/A * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
272665Ssaidi@eecs.umich.edu *
282665Ssaidi@eecs.umich.edu * Authors: Steve Reinhardt
292623SN/A */
302623SN/A
312623SN/A#ifndef __CPU_SIMPLE_ATOMIC_HH__
322623SN/A#define __CPU_SIMPLE_ATOMIC_HH__
332623SN/A
342623SN/A#include "cpu/simple/base.hh"
355529Snate@binkert.org#include "params/AtomicSimpleCPU.hh"
362623SN/A
372623SN/Aclass AtomicSimpleCPU : public BaseSimpleCPU
382623SN/A{
392623SN/A  public:
402623SN/A
415529Snate@binkert.org    AtomicSimpleCPU(AtomicSimpleCPUParams *params);
422623SN/A    virtual ~AtomicSimpleCPU();
432623SN/A
442623SN/A    virtual void init();
452623SN/A
462623SN/A  private:
472623SN/A
482623SN/A    struct TickEvent : public Event
492623SN/A    {
502623SN/A        AtomicSimpleCPU *cpu;
512623SN/A
522623SN/A        TickEvent(AtomicSimpleCPU *c);
532623SN/A        void process();
545336Shines@cs.fsu.edu        const char *description() const;
552623SN/A    };
562623SN/A
572623SN/A    TickEvent tickEvent;
582623SN/A
592623SN/A    const int width;
606078Sgblack@eecs.umich.edu    bool locked;
615487Snate@binkert.org    const bool simulate_data_stalls;
625487Snate@binkert.org    const bool simulate_inst_stalls;
632623SN/A
642623SN/A    // main simulation loop (one cycle)
652623SN/A    void tick();
662623SN/A
672623SN/A    class CpuPort : public Port
682623SN/A    {
692623SN/A      public:
702623SN/A
712640Sstever@eecs.umich.edu        CpuPort(const std::string &_name, AtomicSimpleCPU *_cpu)
723401Sktlim@umich.edu            : Port(_name, _cpu), cpu(_cpu)
732623SN/A        { }
742623SN/A
753647Srdreslin@umich.edu        bool snoopRangeSent;
763647Srdreslin@umich.edu
772623SN/A      protected:
782623SN/A
794192Sktlim@umich.edu        AtomicSimpleCPU *cpu;
804192Sktlim@umich.edu
813349Sbinkertn@umich.edu        virtual bool recvTiming(PacketPtr pkt);
822623SN/A
833349Sbinkertn@umich.edu        virtual Tick recvAtomic(PacketPtr pkt);
842623SN/A
853349Sbinkertn@umich.edu        virtual void recvFunctional(PacketPtr pkt);
862623SN/A
872623SN/A        virtual void recvStatusChange(Status status);
882623SN/A
892657Ssaidi@eecs.umich.edu        virtual void recvRetry();
902623SN/A
912623SN/A        virtual void getDeviceAddressRanges(AddrRangeList &resp,
924475Sstever@eecs.umich.edu            bool &snoop)
934475Sstever@eecs.umich.edu        { resp.clear(); snoop = true; }
943192Srdreslin@umich.edu
952623SN/A    };
962623SN/A    CpuPort icachePort;
974192Sktlim@umich.edu
984192Sktlim@umich.edu    class DcachePort : public CpuPort
994192Sktlim@umich.edu    {
1004192Sktlim@umich.edu      public:
1014192Sktlim@umich.edu        DcachePort(const std::string &_name, AtomicSimpleCPU *_cpu)
1024192Sktlim@umich.edu            : CpuPort(_name, _cpu)
1034192Sktlim@umich.edu        { }
1044192Sktlim@umich.edu
1054192Sktlim@umich.edu        virtual void setPeer(Port *port);
1064192Sktlim@umich.edu    };
1074192Sktlim@umich.edu    DcachePort dcachePort;
1082623SN/A
1094968Sacolyte@umich.edu    CpuPort physmemPort;
1104968Sacolyte@umich.edu    bool hasPhysMemPort;
1114870Sstever@eecs.umich.edu    Request ifetch_req;
1124870Sstever@eecs.umich.edu    Request data_read_req;
1134870Sstever@eecs.umich.edu    Request data_write_req;
1142623SN/A
1152623SN/A    bool dcache_access;
1162662Sstever@eecs.umich.edu    Tick dcache_latency;
1172623SN/A
1184968Sacolyte@umich.edu    Range<Addr> physMemAddr;
1194968Sacolyte@umich.edu
1202623SN/A  public:
1212623SN/A
1222856Srdreslin@umich.edu    virtual Port *getPort(const std::string &if_name, int idx = -1);
1232856Srdreslin@umich.edu
1242623SN/A    virtual void serialize(std::ostream &os);
1252623SN/A    virtual void unserialize(Checkpoint *cp, const std::string &section);
1262915Sktlim@umich.edu    virtual void resume();
1272623SN/A
1282798Sktlim@umich.edu    void switchOut();
1292623SN/A    void takeOverFrom(BaseCPU *oldCPU);
1302623SN/A
1312623SN/A    virtual void activateContext(int thread_num, int delay);
1322623SN/A    virtual void suspendContext(int thread_num);
1332623SN/A
1348444Sgblack@eecs.umich.edu    Fault readMem(Addr addr, uint8_t *data, unsigned size, unsigned flags);
1357520Sgblack@eecs.umich.edu
1368444Sgblack@eecs.umich.edu    Fault writeMem(uint8_t *data, unsigned size,
1378444Sgblack@eecs.umich.edu                   Addr addr, unsigned flags, uint64_t *res);
1387520Sgblack@eecs.umich.edu
1395315Sstever@gmail.com    /**
1405315Sstever@gmail.com     * Print state of address in memory system via PrintReq (for
1415315Sstever@gmail.com     * debugging).
1425315Sstever@gmail.com     */
1435315Sstever@gmail.com    void printAddr(Addr a);
1442623SN/A};
1452623SN/A
1462623SN/A#endif // __CPU_SIMPLE_ATOMIC_HH__
147