lsq_unit.hh revision 13472
12292SN/A/*
212355Snikos.nikoleris@arm.com * Copyright (c) 2012-2014,2017 ARM Limited
39444SAndreas.Sandberg@ARM.com * All rights reserved
49444SAndreas.Sandberg@ARM.com *
59444SAndreas.Sandberg@ARM.com * The license below extends only to copyright in the software and shall
69444SAndreas.Sandberg@ARM.com * not be construed as granting a license to any other intellectual
79444SAndreas.Sandberg@ARM.com * property including but not limited to intellectual property relating
89444SAndreas.Sandberg@ARM.com * to a hardware implementation of the functionality of the software
99444SAndreas.Sandberg@ARM.com * licensed hereunder.  You may use the software subject to the license
109444SAndreas.Sandberg@ARM.com * terms below provided that you ensure that this notice is replicated
119444SAndreas.Sandberg@ARM.com * unmodified and in its entirety in all distributions of the software,
129444SAndreas.Sandberg@ARM.com * modified or unmodified, in source code or in binary form.
139444SAndreas.Sandberg@ARM.com *
142329SN/A * Copyright (c) 2004-2006 The Regents of The University of Michigan
1510239Sbinhpham@cs.rutgers.edu * Copyright (c) 2013 Advanced Micro Devices, Inc.
162292SN/A * All rights reserved.
172292SN/A *
182292SN/A * Redistribution and use in source and binary forms, with or without
192292SN/A * modification, are permitted provided that the following conditions are
202292SN/A * met: redistributions of source code must retain the above copyright
212292SN/A * notice, this list of conditions and the following disclaimer;
222292SN/A * redistributions in binary form must reproduce the above copyright
232292SN/A * notice, this list of conditions and the following disclaimer in the
242292SN/A * documentation and/or other materials provided with the distribution;
252292SN/A * neither the name of the copyright holders nor the names of its
262292SN/A * contributors may be used to endorse or promote products derived from
272292SN/A * this software without specific prior written permission.
282292SN/A *
292292SN/A * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
302292SN/A * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
312292SN/A * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
322292SN/A * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
332292SN/A * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
342292SN/A * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
352292SN/A * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
362292SN/A * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
372292SN/A * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
382292SN/A * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
392292SN/A * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
402689Sktlim@umich.edu *
412689Sktlim@umich.edu * Authors: Kevin Lim
422689Sktlim@umich.edu *          Korey Sewell
432292SN/A */
442292SN/A
452292SN/A#ifndef __CPU_O3_LSQ_UNIT_HH__
462292SN/A#define __CPU_O3_LSQ_UNIT_HH__
472292SN/A
482329SN/A#include <algorithm>
494395Ssaidi@eecs.umich.edu#include <cstring>
502292SN/A#include <map>
512292SN/A#include <queue>
522292SN/A
538591Sgblack@eecs.umich.edu#include "arch/generic/debugfaults.hh"
548506Sgblack@eecs.umich.edu#include "arch/isa_traits.hh"
553326Sktlim@umich.edu#include "arch/locked_mem.hh"
568481Sgblack@eecs.umich.edu#include "arch/mmapped_ipr.hh"
576658Snate@binkert.org#include "config/the_isa.hh"
582292SN/A#include "cpu/inst_seq.hh"
598230Snate@binkert.org#include "cpu/timebuf.hh"
608232Snate@binkert.org#include "debug/LSQUnit.hh"
613348Sbinkertn@umich.edu#include "mem/packet.hh"
622669Sktlim@umich.edu#include "mem/port.hh"
632292SN/A
648737Skoansin.tan@gmail.comstruct DerivO3CPUParams;
655529Snate@binkert.org
662292SN/A/**
672329SN/A * Class that implements the actual LQ and SQ for each specific
682329SN/A * thread.  Both are circular queues; load entries are freed upon
692329SN/A * committing, while store entries are freed once they writeback. The
702329SN/A * LSQUnit tracks if there are memory ordering violations, and also
712329SN/A * detects partial load to store forwarding cases (a store only has
722329SN/A * part of a load's data) that requires the load to wait until the
732329SN/A * store writes back. In the former case it holds onto the instruction
742329SN/A * until the dependence unit looks at it, and in the latter it stalls
752329SN/A * the LSQ until the store writes back. At that point the load is
762329SN/A * replayed.
772292SN/A */
782292SN/Atemplate <class Impl>
792292SN/Aclass LSQUnit {
802292SN/A  public:
812733Sktlim@umich.edu    typedef typename Impl::O3CPU O3CPU;
822292SN/A    typedef typename Impl::DynInstPtr DynInstPtr;
832292SN/A    typedef typename Impl::CPUPol::IEW IEW;
842907Sktlim@umich.edu    typedef typename Impl::CPUPol::LSQ LSQ;
852292SN/A    typedef typename Impl::CPUPol::IssueStruct IssueStruct;
862292SN/A
872292SN/A  public:
882292SN/A    /** Constructs an LSQ unit. init() must be called prior to use. */
8913472Srekai.gonzalezalberquilla@arm.com    LSQUnit(uint32_t lqEntries, uint32_t sqEntries);
9013472Srekai.gonzalezalberquilla@arm.com
9113472Srekai.gonzalezalberquilla@arm.com    /** We cannot copy LSQUnit because it has stats for which copy
9213472Srekai.gonzalezalberquilla@arm.com     * contructor is deleted explicitly. However, STL vector requires
9313472Srekai.gonzalezalberquilla@arm.com     * a valid copy constructor for the base type at compile time.
9413472Srekai.gonzalezalberquilla@arm.com     */
9513472Srekai.gonzalezalberquilla@arm.com    LSQUnit(const LSQUnit &l) { panic("LSQUnit is not copy-able"); }
962292SN/A
972292SN/A    /** Initializes the LSQ unit with the specified number of entries. */
985529Snate@binkert.org    void init(O3CPU *cpu_ptr, IEW *iew_ptr, DerivO3CPUParams *params,
9913472Srekai.gonzalezalberquilla@arm.com            LSQ *lsq_ptr, unsigned id);
1002292SN/A
1012292SN/A    /** Returns the name of the LSQ unit. */
1022292SN/A    std::string name() const;
1032292SN/A
1042727Sktlim@umich.edu    /** Registers statistics. */
1052727Sktlim@umich.edu    void regStats();
1062727Sktlim@umich.edu
1072907Sktlim@umich.edu    /** Sets the pointer to the dcache port. */
1088922Swilliam.wang@arm.com    void setDcachePort(MasterPort *dcache_port);
1092907Sktlim@umich.edu
1109444SAndreas.Sandberg@ARM.com    /** Perform sanity checks after a drain. */
1119444SAndreas.Sandberg@ARM.com    void drainSanityCheck() const;
1122307SN/A
1132348SN/A    /** Takes over from another CPU's thread. */
1142307SN/A    void takeOverFrom();
1152307SN/A
1162292SN/A    /** Ticks the LSQ unit, which in this case only resets the number of
1172292SN/A     * used cache ports.
1182292SN/A     * @todo: Move the number of used ports up to the LSQ level so it can
1192292SN/A     * be shared by all LSQ units.
1202292SN/A     */
12111780Sarthur.perais@inria.fr    void tick() { usedStorePorts = 0; }
1222292SN/A
1232292SN/A    /** Inserts an instruction. */
12413429Srekai.gonzalezalberquilla@arm.com    void insert(const DynInstPtr &inst);
1252292SN/A    /** Inserts a load instruction. */
12613429Srekai.gonzalezalberquilla@arm.com    void insertLoad(const DynInstPtr &load_inst);
1272292SN/A    /** Inserts a store instruction. */
12813429Srekai.gonzalezalberquilla@arm.com    void insertStore(const DynInstPtr &store_inst);
1292292SN/A
1308545Ssaidi@eecs.umich.edu    /** Check for ordering violations in the LSQ. For a store squash if we
1318545Ssaidi@eecs.umich.edu     * ever find a conflicting load. For a load, only squash if we
1328545Ssaidi@eecs.umich.edu     * an external snoop invalidate has been seen for that load address
1338199SAli.Saidi@ARM.com     * @param load_idx index to start checking at
1348199SAli.Saidi@ARM.com     * @param inst the instruction to check
1358199SAli.Saidi@ARM.com     */
13613429Srekai.gonzalezalberquilla@arm.com    Fault checkViolations(int load_idx, const DynInstPtr &inst);
1378199SAli.Saidi@ARM.com
1388545Ssaidi@eecs.umich.edu    /** Check if an incoming invalidate hits in the lsq on a load
1398545Ssaidi@eecs.umich.edu     * that might have issued out of order wrt another load beacuse
1408545Ssaidi@eecs.umich.edu     * of the intermediate invalidate.
1418545Ssaidi@eecs.umich.edu     */
1428545Ssaidi@eecs.umich.edu    void checkSnoop(PacketPtr pkt);
1438545Ssaidi@eecs.umich.edu
1442292SN/A    /** Executes a load instruction. */
14513429Srekai.gonzalezalberquilla@arm.com    Fault executeLoad(const DynInstPtr &inst);
1462292SN/A
1472329SN/A    Fault executeLoad(int lq_idx) { panic("Not implemented"); return NoFault; }
1482292SN/A    /** Executes a store instruction. */
14913429Srekai.gonzalezalberquilla@arm.com    Fault executeStore(const DynInstPtr &inst);
1502292SN/A
1512292SN/A    /** Commits the head load. */
1522292SN/A    void commitLoad();
1532292SN/A    /** Commits loads older than a specific sequence number. */
1542292SN/A    void commitLoads(InstSeqNum &youngest_inst);
1552292SN/A
1562292SN/A    /** Commits stores older than a specific sequence number. */
1572292SN/A    void commitStores(InstSeqNum &youngest_inst);
1582292SN/A
1592292SN/A    /** Writes back stores. */
1602292SN/A    void writebackStores();
1612292SN/A
1622790Sktlim@umich.edu    /** Completes the data access that has been returned from the
1632790Sktlim@umich.edu     * memory system. */
1642669Sktlim@umich.edu    void completeDataAccess(PacketPtr pkt);
1652669Sktlim@umich.edu
1662292SN/A    /** Clears all the entries in the LQ. */
1672292SN/A    void clearLQ();
1682292SN/A
1692292SN/A    /** Clears all the entries in the SQ. */
1702292SN/A    void clearSQ();
1712292SN/A
1722292SN/A    /** Resizes the LQ to a given size. */
1732292SN/A    void resizeLQ(unsigned size);
1742292SN/A
1752292SN/A    /** Resizes the SQ to a given size. */
1762292SN/A    void resizeSQ(unsigned size);
1772292SN/A
1782292SN/A    /** Squashes all instructions younger than a specific sequence number. */
1792292SN/A    void squash(const InstSeqNum &squashed_num);
1802292SN/A
1812292SN/A    /** Returns if there is a memory ordering violation. Value is reset upon
1822292SN/A     * call to getMemDepViolator().
1832292SN/A     */
1842292SN/A    bool violation() { return memDepViolator; }
1852292SN/A
1862292SN/A    /** Returns the memory ordering violator. */
1872292SN/A    DynInstPtr getMemDepViolator();
1882292SN/A
18910239Sbinhpham@cs.rutgers.edu    /** Returns the number of free LQ entries. */
19010239Sbinhpham@cs.rutgers.edu    unsigned numFreeLoadEntries();
19110239Sbinhpham@cs.rutgers.edu
19210239Sbinhpham@cs.rutgers.edu    /** Returns the number of free SQ entries. */
19310239Sbinhpham@cs.rutgers.edu    unsigned numFreeStoreEntries();
1942292SN/A
1952292SN/A    /** Returns the number of loads in the LQ. */
1962292SN/A    int numLoads() { return loads; }
1972292SN/A
1982292SN/A    /** Returns the number of stores in the SQ. */
1992292SN/A    int numStores() { return stores; }
2002292SN/A
2012292SN/A    /** Returns if either the LQ or SQ is full. */
2022292SN/A    bool isFull() { return lqFull() || sqFull(); }
2032292SN/A
2049444SAndreas.Sandberg@ARM.com    /** Returns if both the LQ and SQ are empty. */
2059444SAndreas.Sandberg@ARM.com    bool isEmpty() const { return lqEmpty() && sqEmpty(); }
2069444SAndreas.Sandberg@ARM.com
2072292SN/A    /** Returns if the LQ is full. */
2082292SN/A    bool lqFull() { return loads >= (LQEntries - 1); }
2092292SN/A
2102292SN/A    /** Returns if the SQ is full. */
2112292SN/A    bool sqFull() { return stores >= (SQEntries - 1); }
2122292SN/A
2139444SAndreas.Sandberg@ARM.com    /** Returns if the LQ is empty. */
2149444SAndreas.Sandberg@ARM.com    bool lqEmpty() const { return loads == 0; }
2159444SAndreas.Sandberg@ARM.com
2169444SAndreas.Sandberg@ARM.com    /** Returns if the SQ is empty. */
2179444SAndreas.Sandberg@ARM.com    bool sqEmpty() const { return stores == 0; }
2189444SAndreas.Sandberg@ARM.com
2192292SN/A    /** Returns the number of instructions in the LSQ. */
2202292SN/A    unsigned getCount() { return loads + stores; }
2212292SN/A
2222292SN/A    /** Returns if there are any stores to writeback. */
2232292SN/A    bool hasStoresToWB() { return storesToWB; }
2242292SN/A
2252292SN/A    /** Returns the number of stores to writeback. */
2262292SN/A    int numStoresToWB() { return storesToWB; }
2272292SN/A
2282292SN/A    /** Returns if the LSQ unit will writeback on this cycle. */
2292292SN/A    bool willWB() { return storeQueue[storeWBIdx].canWB &&
2302678Sktlim@umich.edu                        !storeQueue[storeWBIdx].completed &&
2312678Sktlim@umich.edu                        !isStoreBlocked; }
2322292SN/A
2332907Sktlim@umich.edu    /** Handles doing the retry. */
2342907Sktlim@umich.edu    void recvRetry();
2352907Sktlim@umich.edu
2362292SN/A  private:
2379444SAndreas.Sandberg@ARM.com    /** Reset the LSQ state */
2389444SAndreas.Sandberg@ARM.com    void resetState();
2399444SAndreas.Sandberg@ARM.com
2402698Sktlim@umich.edu    /** Writes back the instruction, sending it to IEW. */
24113429Srekai.gonzalezalberquilla@arm.com    void writeback(const DynInstPtr &inst, PacketPtr pkt);
2422678Sktlim@umich.edu
2436974Stjones1@inf.ed.ac.uk    /** Writes back a store that couldn't be completed the previous cycle. */
2446974Stjones1@inf.ed.ac.uk    void writebackPendingStore();
2456974Stjones1@inf.ed.ac.uk
2462698Sktlim@umich.edu    /** Handles completing the send of a store to memory. */
2473349Sbinkertn@umich.edu    void storePostSend(PacketPtr pkt);
2482693Sktlim@umich.edu
2492292SN/A    /** Completes the store at the specified index. */
2502292SN/A    void completeStore(int store_idx);
2512292SN/A
2526974Stjones1@inf.ed.ac.uk    /** Attempts to send a store to the cache. */
2536974Stjones1@inf.ed.ac.uk    bool sendStore(PacketPtr data_pkt);
2546974Stjones1@inf.ed.ac.uk
2552292SN/A    /** Increments the given store index (circular queue). */
2569440SAndreas.Sandberg@ARM.com    inline void incrStIdx(int &store_idx) const;
2572292SN/A    /** Decrements the given store index (circular queue). */
2589440SAndreas.Sandberg@ARM.com    inline void decrStIdx(int &store_idx) const;
2592292SN/A    /** Increments the given load index (circular queue). */
2609440SAndreas.Sandberg@ARM.com    inline void incrLdIdx(int &load_idx) const;
2612292SN/A    /** Decrements the given load index (circular queue). */
2629440SAndreas.Sandberg@ARM.com    inline void decrLdIdx(int &load_idx) const;
2632292SN/A
2642329SN/A  public:
2652329SN/A    /** Debugging function to dump instructions in the LSQ. */
2669440SAndreas.Sandberg@ARM.com    void dumpInsts() const;
2672329SN/A
2682292SN/A  private:
2692292SN/A    /** Pointer to the CPU. */
2702733Sktlim@umich.edu    O3CPU *cpu;
2712292SN/A
2722292SN/A    /** Pointer to the IEW stage. */
2732292SN/A    IEW *iewStage;
2742292SN/A
2752907Sktlim@umich.edu    /** Pointer to the LSQ. */
2762907Sktlim@umich.edu    LSQ *lsq;
2772669Sktlim@umich.edu
2782907Sktlim@umich.edu    /** Pointer to the dcache port.  Used only for sending. */
2798922Swilliam.wang@arm.com    MasterPort *dcachePort;
2802292SN/A
2812698Sktlim@umich.edu    /** Derived class to hold any sender state the LSQ needs. */
2829044SAli.Saidi@ARM.com    class LSQSenderState : public Packet::SenderState
2832678Sktlim@umich.edu    {
2842678Sktlim@umich.edu      public:
2852698Sktlim@umich.edu        /** Default constructor. */
2862678Sktlim@umich.edu        LSQSenderState()
28710537Sandreas.hansson@arm.com            : mainPkt(NULL), pendingPacket(NULL), idx(0), outstanding(1),
28810537Sandreas.hansson@arm.com              isLoad(false), noWB(false), isSplit(false),
28910537Sandreas.hansson@arm.com              pktToSend(false), cacheBlocked(false)
2909046SAli.Saidi@ARM.com          { }
2912678Sktlim@umich.edu
2922698Sktlim@umich.edu        /** Instruction who initiated the access to memory. */
2932678Sktlim@umich.edu        DynInstPtr inst;
2949046SAli.Saidi@ARM.com        /** The main packet from a split load, used during writeback. */
2959046SAli.Saidi@ARM.com        PacketPtr mainPkt;
2969046SAli.Saidi@ARM.com        /** A second packet from a split store that needs sending. */
2979046SAli.Saidi@ARM.com        PacketPtr pendingPacket;
2989046SAli.Saidi@ARM.com        /** The LQ/SQ index of the instruction. */
2999046SAli.Saidi@ARM.com        uint8_t idx;
3009046SAli.Saidi@ARM.com        /** Number of outstanding packets to complete. */
3019046SAli.Saidi@ARM.com        uint8_t outstanding;
3022698Sktlim@umich.edu        /** Whether or not it is a load. */
3032678Sktlim@umich.edu        bool isLoad;
3042698Sktlim@umich.edu        /** Whether or not the instruction will need to writeback. */
3052678Sktlim@umich.edu        bool noWB;
3066974Stjones1@inf.ed.ac.uk        /** Whether or not this access is split in two. */
3076974Stjones1@inf.ed.ac.uk        bool isSplit;
3086974Stjones1@inf.ed.ac.uk        /** Whether or not there is a packet that needs sending. */
3096974Stjones1@inf.ed.ac.uk        bool pktToSend;
31010333Smitch.hayenga@arm.com        /** Whether or not the second packet of this split load was blocked */
31110333Smitch.hayenga@arm.com        bool cacheBlocked;
3126974Stjones1@inf.ed.ac.uk
3136974Stjones1@inf.ed.ac.uk        /** Completes a packet and returns whether the access is finished. */
3146974Stjones1@inf.ed.ac.uk        inline bool complete() { return --outstanding == 0; }
3152678Sktlim@umich.edu    };
3162678Sktlim@umich.edu
3172698Sktlim@umich.edu    /** Writeback event, specifically for when stores forward data to loads. */
3182678Sktlim@umich.edu    class WritebackEvent : public Event {
3192678Sktlim@umich.edu      public:
3202678Sktlim@umich.edu        /** Constructs a writeback event. */
32113429Srekai.gonzalezalberquilla@arm.com        WritebackEvent(const DynInstPtr &_inst, PacketPtr pkt,
32213429Srekai.gonzalezalberquilla@arm.com                LSQUnit *lsq_ptr);
3232678Sktlim@umich.edu
3242678Sktlim@umich.edu        /** Processes the writeback event. */
3252678Sktlim@umich.edu        void process();
3262678Sktlim@umich.edu
3272678Sktlim@umich.edu        /** Returns the description of this event. */
3285336Shines@cs.fsu.edu        const char *description() const;
3292678Sktlim@umich.edu
3302678Sktlim@umich.edu      private:
3312698Sktlim@umich.edu        /** Instruction whose results are being written back. */
3322678Sktlim@umich.edu        DynInstPtr inst;
3332678Sktlim@umich.edu
3342698Sktlim@umich.edu        /** The packet that would have been sent to memory. */
3352678Sktlim@umich.edu        PacketPtr pkt;
3362678Sktlim@umich.edu
3372678Sktlim@umich.edu        /** The pointer to the LSQ unit that issued the store. */
3382678Sktlim@umich.edu        LSQUnit<Impl> *lsqPtr;
3392678Sktlim@umich.edu    };
3402678Sktlim@umich.edu
3412292SN/A  public:
3422292SN/A    struct SQEntry {
3432292SN/A        /** Constructs an empty store queue entry. */
3442292SN/A        SQEntry()
3454326Sgblack@eecs.umich.edu            : inst(NULL), req(NULL), size(0),
3462292SN/A              canWB(0), committed(0), completed(0)
3474326Sgblack@eecs.umich.edu        {
3484395Ssaidi@eecs.umich.edu            std::memset(data, 0, sizeof(data));
3494326Sgblack@eecs.umich.edu        }
3502292SN/A
3519152Satgutier@umich.edu        ~SQEntry()
3529152Satgutier@umich.edu        {
3539152Satgutier@umich.edu            inst = NULL;
3549152Satgutier@umich.edu        }
3559152Satgutier@umich.edu
3562292SN/A        /** Constructs a store queue entry for a given instruction. */
35713429Srekai.gonzalezalberquilla@arm.com        SQEntry(const DynInstPtr &_inst)
3586974Stjones1@inf.ed.ac.uk            : inst(_inst), req(NULL), sreqLow(NULL), sreqHigh(NULL), size(0),
35910031SAli.Saidi@ARM.com              isSplit(0), canWB(0), committed(0), completed(0), isAllZeros(0)
3604326Sgblack@eecs.umich.edu        {
3614395Ssaidi@eecs.umich.edu            std::memset(data, 0, sizeof(data));
3624326Sgblack@eecs.umich.edu        }
3639046SAli.Saidi@ARM.com        /** The store data. */
3649046SAli.Saidi@ARM.com        char data[16];
3652292SN/A        /** The store instruction. */
3662292SN/A        DynInstPtr inst;
3672669Sktlim@umich.edu        /** The request for the store. */
3682669Sktlim@umich.edu        RequestPtr req;
3696974Stjones1@inf.ed.ac.uk        /** The split requests for the store. */
3706974Stjones1@inf.ed.ac.uk        RequestPtr sreqLow;
3716974Stjones1@inf.ed.ac.uk        RequestPtr sreqHigh;
3722292SN/A        /** The size of the store. */
3739046SAli.Saidi@ARM.com        uint8_t size;
3746974Stjones1@inf.ed.ac.uk        /** Whether or not the store is split into two requests. */
3756974Stjones1@inf.ed.ac.uk        bool isSplit;
3762292SN/A        /** Whether or not the store can writeback. */
3772292SN/A        bool canWB;
3782292SN/A        /** Whether or not the store is committed. */
3792292SN/A        bool committed;
3802292SN/A        /** Whether or not the store is completed. */
3812292SN/A        bool completed;
38210031SAli.Saidi@ARM.com        /** Does this request write all zeros and thus doesn't
38310031SAli.Saidi@ARM.com         * have any data attached to it. Used for cache block zero
38410031SAli.Saidi@ARM.com         * style instructs (ARM DC ZVA; ALPHA WH64)
38510031SAli.Saidi@ARM.com         */
38610031SAli.Saidi@ARM.com        bool isAllZeros;
3872292SN/A    };
3882329SN/A
3892292SN/A  private:
3902292SN/A    /** The LSQUnit thread id. */
3916221Snate@binkert.org    ThreadID lsqID;
3922292SN/A
3932292SN/A    /** The store queue. */
3942292SN/A    std::vector<SQEntry> storeQueue;
3952292SN/A
3962292SN/A    /** The load queue. */
3972292SN/A    std::vector<DynInstPtr> loadQueue;
3982292SN/A
3992329SN/A    /** The number of LQ entries, plus a sentinel entry (circular queue).
4002329SN/A     *  @todo: Consider having var that records the true number of LQ entries.
4012329SN/A     */
4022292SN/A    unsigned LQEntries;
4032329SN/A    /** The number of SQ entries, plus a sentinel entry (circular queue).
4042329SN/A     *  @todo: Consider having var that records the true number of SQ entries.
4052329SN/A     */
4062292SN/A    unsigned SQEntries;
4072292SN/A
4088199SAli.Saidi@ARM.com    /** The number of places to shift addresses in the LSQ before checking
4098199SAli.Saidi@ARM.com     * for dependency violations
4108199SAli.Saidi@ARM.com     */
4118199SAli.Saidi@ARM.com    unsigned depCheckShift;
4128199SAli.Saidi@ARM.com
4138199SAli.Saidi@ARM.com    /** Should loads be checked for dependency issues */
4148199SAli.Saidi@ARM.com    bool checkLoads;
4158199SAli.Saidi@ARM.com
4162292SN/A    /** The number of load instructions in the LQ. */
4172292SN/A    int loads;
4182329SN/A    /** The number of store instructions in the SQ. */
4192292SN/A    int stores;
4202292SN/A    /** The number of store instructions in the SQ waiting to writeback. */
4212292SN/A    int storesToWB;
4222292SN/A
4232292SN/A    /** The index of the head instruction in the LQ. */
4242292SN/A    int loadHead;
4252292SN/A    /** The index of the tail instruction in the LQ. */
4262292SN/A    int loadTail;
4272292SN/A
4282292SN/A    /** The index of the head instruction in the SQ. */
4292292SN/A    int storeHead;
4302329SN/A    /** The index of the first instruction that may be ready to be
4312329SN/A     * written back, and has not yet been written back.
4322292SN/A     */
4332292SN/A    int storeWBIdx;
4342292SN/A    /** The index of the tail instruction in the SQ. */
4352292SN/A    int storeTail;
4362292SN/A
4372292SN/A    /// @todo Consider moving to a more advanced model with write vs read ports
43811780Sarthur.perais@inria.fr    /** The number of cache ports available each cycle (stores only). */
43911780Sarthur.perais@inria.fr    int cacheStorePorts;
4402292SN/A
44111780Sarthur.perais@inria.fr    /** The number of used cache ports in this cycle by stores. */
44211780Sarthur.perais@inria.fr    int usedStorePorts;
4432292SN/A
4442292SN/A    //list<InstSeqNum> mshrSeqNums;
4452292SN/A
4468545Ssaidi@eecs.umich.edu    /** Address Mask for a cache block (e.g. ~(cache_block_size-1)) */
4478545Ssaidi@eecs.umich.edu    Addr cacheBlockMask;
4488545Ssaidi@eecs.umich.edu
4492292SN/A    /** Wire to read information from the issue stage time queue. */
4502292SN/A    typename TimeBuffer<IssueStruct>::wire fromIssue;
4512292SN/A
4522292SN/A    /** Whether or not the LSQ is stalled. */
4532292SN/A    bool stalled;
4542292SN/A    /** The store that causes the stall due to partial store to load
4552292SN/A     * forwarding.
4562292SN/A     */
4572292SN/A    InstSeqNum stallingStoreIsn;
4582292SN/A    /** The index of the above store. */
4592292SN/A    int stallingLoadIdx;
4602292SN/A
4612698Sktlim@umich.edu    /** The packet that needs to be retried. */
4622698Sktlim@umich.edu    PacketPtr retryPkt;
4632693Sktlim@umich.edu
4642698Sktlim@umich.edu    /** Whehter or not a store is blocked due to the memory system. */
4652678Sktlim@umich.edu    bool isStoreBlocked;
4662678Sktlim@umich.edu
4678727Snilay@cs.wisc.edu    /** Whether or not a store is in flight. */
4688727Snilay@cs.wisc.edu    bool storeInFlight;
4698727Snilay@cs.wisc.edu
4702292SN/A    /** The oldest load that caused a memory ordering violation. */
4712292SN/A    DynInstPtr memDepViolator;
4722292SN/A
4736974Stjones1@inf.ed.ac.uk    /** Whether or not there is a packet that couldn't be sent because of
4746974Stjones1@inf.ed.ac.uk     * a lack of cache ports. */
4756974Stjones1@inf.ed.ac.uk    bool hasPendingPkt;
4766974Stjones1@inf.ed.ac.uk
4776974Stjones1@inf.ed.ac.uk    /** The packet that is pending free cache ports. */
4786974Stjones1@inf.ed.ac.uk    PacketPtr pendingPkt;
4796974Stjones1@inf.ed.ac.uk
4808727Snilay@cs.wisc.edu    /** Flag for memory model. */
4818727Snilay@cs.wisc.edu    bool needsTSO;
4828727Snilay@cs.wisc.edu
4832292SN/A    // Will also need how many read/write ports the Dcache has.  Or keep track
4842292SN/A    // of that in stage that is one level up, and only call executeLoad/Store
4852292SN/A    // the appropriate number of times.
4862727Sktlim@umich.edu    /** Total number of loads forwaded from LSQ stores. */
4875999Snate@binkert.org    Stats::Scalar lsqForwLoads;
4882307SN/A
4893126Sktlim@umich.edu    /** Total number of loads ignored due to invalid addresses. */
4905999Snate@binkert.org    Stats::Scalar invAddrLoads;
4913126Sktlim@umich.edu
4923126Sktlim@umich.edu    /** Total number of squashed loads. */
4935999Snate@binkert.org    Stats::Scalar lsqSquashedLoads;
4943126Sktlim@umich.edu
4953126Sktlim@umich.edu    /** Total number of responses from the memory system that are
4963126Sktlim@umich.edu     * ignored due to the instruction already being squashed. */
4975999Snate@binkert.org    Stats::Scalar lsqIgnoredResponses;
4983126Sktlim@umich.edu
4993126Sktlim@umich.edu    /** Tota number of memory ordering violations. */
5005999Snate@binkert.org    Stats::Scalar lsqMemOrderViolation;
5013126Sktlim@umich.edu
5022727Sktlim@umich.edu    /** Total number of squashed stores. */
5035999Snate@binkert.org    Stats::Scalar lsqSquashedStores;
5042727Sktlim@umich.edu
5052727Sktlim@umich.edu    /** Total number of software prefetches ignored due to invalid addresses. */
5065999Snate@binkert.org    Stats::Scalar invAddrSwpfs;
5072727Sktlim@umich.edu
5082727Sktlim@umich.edu    /** Ready loads blocked due to partial store-forwarding. */
5095999Snate@binkert.org    Stats::Scalar lsqBlockedLoads;
5102727Sktlim@umich.edu
5112727Sktlim@umich.edu    /** Number of loads that were rescheduled. */
5125999Snate@binkert.org    Stats::Scalar lsqRescheduledLoads;
5132727Sktlim@umich.edu
5142727Sktlim@umich.edu    /** Number of times the LSQ is blocked due to the cache. */
5155999Snate@binkert.org    Stats::Scalar lsqCacheBlocked;
5162727Sktlim@umich.edu
5172292SN/A  public:
5182292SN/A    /** Executes the load at the given index. */
51912749Sgiacomo.travaglini@arm.com    Fault read(const RequestPtr &req,
52012749Sgiacomo.travaglini@arm.com               RequestPtr &sreqLow, RequestPtr &sreqHigh,
52111302Ssteve.reinhardt@amd.com               int load_idx);
5222292SN/A
5232292SN/A    /** Executes the store at the given index. */
52412749Sgiacomo.travaglini@arm.com    Fault write(const RequestPtr &req,
52512749Sgiacomo.travaglini@arm.com                const RequestPtr &sreqLow, const RequestPtr &sreqHigh,
5267520Sgblack@eecs.umich.edu                uint8_t *data, int store_idx);
5272292SN/A
5282292SN/A    /** Returns the index of the head load instruction. */
5292292SN/A    int getLoadHead() { return loadHead; }
5302292SN/A    /** Returns the sequence number of the head load instruction. */
5312292SN/A    InstSeqNum getLoadHeadSeqNum()
5322292SN/A    {
5332292SN/A        if (loadQueue[loadHead]) {
5342292SN/A            return loadQueue[loadHead]->seqNum;
5352292SN/A        } else {
5362292SN/A            return 0;
5372292SN/A        }
5382292SN/A
5392292SN/A    }
5402292SN/A
5412292SN/A    /** Returns the index of the head store instruction. */
5422292SN/A    int getStoreHead() { return storeHead; }
5432292SN/A    /** Returns the sequence number of the head store instruction. */
5442292SN/A    InstSeqNum getStoreHeadSeqNum()
5452292SN/A    {
5462292SN/A        if (storeQueue[storeHead].inst) {
5472292SN/A            return storeQueue[storeHead].inst->seqNum;
5482292SN/A        } else {
5492292SN/A            return 0;
5502292SN/A        }
5512292SN/A
5522292SN/A    }
5532292SN/A
5542292SN/A    /** Returns whether or not the LSQ unit is stalled. */
5552292SN/A    bool isStalled()  { return stalled; }
5562292SN/A};
5572292SN/A
5582292SN/Atemplate <class Impl>
5592292SN/AFault
56012749Sgiacomo.travaglini@arm.comLSQUnit<Impl>::read(const RequestPtr &req,
56112749Sgiacomo.travaglini@arm.com                    RequestPtr &sreqLow, RequestPtr &sreqHigh,
56211302Ssteve.reinhardt@amd.com                    int load_idx)
5632292SN/A{
5642669Sktlim@umich.edu    DynInstPtr load_inst = loadQueue[load_idx];
5652292SN/A
5662669Sktlim@umich.edu    assert(load_inst);
5672669Sktlim@umich.edu
5682669Sktlim@umich.edu    assert(!load_inst->isExecuted());
5692292SN/A
57010824SAndreas.Sandberg@ARM.com    // Make sure this isn't a strictly ordered load
57110824SAndreas.Sandberg@ARM.com    // A bit of a hackish way to get strictly ordered accesses to work
57210824SAndreas.Sandberg@ARM.com    // only if they're at the head of the LSQ and are ready to commit
57310824SAndreas.Sandberg@ARM.com    // (at the head of the ROB too).
57410824SAndreas.Sandberg@ARM.com    if (req->isStrictlyOrdered() &&
5752731Sktlim@umich.edu        (load_idx != loadHead || !load_inst->isAtCommit())) {
5762669Sktlim@umich.edu        iewStage->rescheduleMemInst(load_inst);
5772727Sktlim@umich.edu        ++lsqRescheduledLoads;
57810824SAndreas.Sandberg@ARM.com        DPRINTF(LSQUnit, "Strictly ordered load [sn:%lli] PC %s\n",
5797720Sgblack@eecs.umich.edu                load_inst->seqNum, load_inst->pcState());
5804032Sktlim@umich.edu
58110474Sandreas.hansson@arm.com        return std::make_shared<GenericISA::M5PanicFault>(
58210824SAndreas.Sandberg@ARM.com            "Strictly ordered load [sn:%llx] PC %s\n",
58310474Sandreas.hansson@arm.com            load_inst->seqNum, load_inst->pcState());
5842292SN/A    }
5852292SN/A
5862292SN/A    // Check the SQ for any previous stores that might lead to forwarding
5872669Sktlim@umich.edu    int store_idx = load_inst->sqIdx;
5882292SN/A
5892292SN/A    int store_size = 0;
5902292SN/A
5912292SN/A    DPRINTF(LSQUnit, "Read called, load idx: %i, store idx: %i, "
5926974Stjones1@inf.ed.ac.uk            "storeHead: %i addr: %#x%s\n",
5936974Stjones1@inf.ed.ac.uk            load_idx, store_idx, storeHead, req->getPaddr(),
5946974Stjones1@inf.ed.ac.uk            sreqLow ? " split" : "");
5952292SN/A
5966102Sgblack@eecs.umich.edu    if (req->isLLSC()) {
5976974Stjones1@inf.ed.ac.uk        assert(!sreqLow);
5983326Sktlim@umich.edu        // Disable recording the result temporarily.  Writing to misc
5993326Sktlim@umich.edu        // regs normally updates the result, but this is not the
6003326Sktlim@umich.edu        // desired behavior when handling store conditionals.
6019046SAli.Saidi@ARM.com        load_inst->recordResult(false);
6023326Sktlim@umich.edu        TheISA::handleLockedRead(load_inst.get(), req);
6039046SAli.Saidi@ARM.com        load_inst->recordResult(true);
6042292SN/A    }
6052292SN/A
6068481Sgblack@eecs.umich.edu    if (req->isMmappedIpr()) {
6078481Sgblack@eecs.umich.edu        assert(!load_inst->memData);
6088481Sgblack@eecs.umich.edu        load_inst->memData = new uint8_t[64];
6098481Sgblack@eecs.umich.edu
6108481Sgblack@eecs.umich.edu        ThreadContext *thread = cpu->tcBase(lsqID);
6119180Sandreas.hansson@arm.com        Cycles delay(0);
6128949Sandreas.hansson@arm.com        PacketPtr data_pkt = new Packet(req, MemCmd::ReadReq);
6138481Sgblack@eecs.umich.edu
61412171Smatthiashille8@gmail.com        data_pkt->dataStatic(load_inst->memData);
6158481Sgblack@eecs.umich.edu        if (!TheISA::HasUnalignedMemAcc || !sreqLow) {
6168481Sgblack@eecs.umich.edu            delay = TheISA::handleIprRead(thread, data_pkt);
6178481Sgblack@eecs.umich.edu        } else {
6188481Sgblack@eecs.umich.edu            assert(sreqLow->isMmappedIpr() && sreqHigh->isMmappedIpr());
6198949Sandreas.hansson@arm.com            PacketPtr fst_data_pkt = new Packet(sreqLow, MemCmd::ReadReq);
6208949Sandreas.hansson@arm.com            PacketPtr snd_data_pkt = new Packet(sreqHigh, MemCmd::ReadReq);
6218481Sgblack@eecs.umich.edu
6228481Sgblack@eecs.umich.edu            fst_data_pkt->dataStatic(load_inst->memData);
6238481Sgblack@eecs.umich.edu            snd_data_pkt->dataStatic(load_inst->memData + sreqLow->getSize());
6248481Sgblack@eecs.umich.edu
6258481Sgblack@eecs.umich.edu            delay = TheISA::handleIprRead(thread, fst_data_pkt);
6269180Sandreas.hansson@arm.com            Cycles delay2 = TheISA::handleIprRead(thread, snd_data_pkt);
6278481Sgblack@eecs.umich.edu            if (delay2 > delay)
6288481Sgblack@eecs.umich.edu                delay = delay2;
6298481Sgblack@eecs.umich.edu
6308481Sgblack@eecs.umich.edu            delete fst_data_pkt;
6318481Sgblack@eecs.umich.edu            delete snd_data_pkt;
6328481Sgblack@eecs.umich.edu        }
6338481Sgblack@eecs.umich.edu        WritebackEvent *wb = new WritebackEvent(load_inst, data_pkt, this);
6349179Sandreas.hansson@arm.com        cpu->schedule(wb, cpu->clockEdge(delay));
6358481Sgblack@eecs.umich.edu        return NoFault;
6368481Sgblack@eecs.umich.edu    }
6378481Sgblack@eecs.umich.edu
6382292SN/A    while (store_idx != -1) {
6392292SN/A        // End once we've reached the top of the LSQ
6402292SN/A        if (store_idx == storeWBIdx) {
6412292SN/A            break;
6422292SN/A        }
6432292SN/A
6442292SN/A        // Move the index to one younger
6452292SN/A        if (--store_idx < 0)
6462292SN/A            store_idx += SQEntries;
6472292SN/A
6482292SN/A        assert(storeQueue[store_idx].inst);
6492292SN/A
6502292SN/A        store_size = storeQueue[store_idx].size;
6512292SN/A
65212355Snikos.nikoleris@arm.com        if (!store_size || storeQueue[store_idx].inst->strictlyOrdered() ||
65312355Snikos.nikoleris@arm.com            (storeQueue[store_idx].req &&
65412355Snikos.nikoleris@arm.com             storeQueue[store_idx].req->isCacheMaintenance())) {
65512355Snikos.nikoleris@arm.com            // Cache maintenance instructions go down via the store
65612355Snikos.nikoleris@arm.com            // path but they carry no data and they shouldn't be
65712355Snikos.nikoleris@arm.com            // considered for forwarding
6582292SN/A            continue;
65912355Snikos.nikoleris@arm.com        }
6604032Sktlim@umich.edu
6619046SAli.Saidi@ARM.com        assert(storeQueue[store_idx].inst->effAddrValid());
6622292SN/A
6632292SN/A        // Check if the store data is within the lower and upper bounds of
6642292SN/A        // addresses that the request needs.
6652292SN/A        bool store_has_lower_limit =
6662669Sktlim@umich.edu            req->getVaddr() >= storeQueue[store_idx].inst->effAddr;
6672292SN/A        bool store_has_upper_limit =
6682669Sktlim@umich.edu            (req->getVaddr() + req->getSize()) <=
6692669Sktlim@umich.edu            (storeQueue[store_idx].inst->effAddr + store_size);
6702292SN/A        bool lower_load_has_store_part =
6712669Sktlim@umich.edu            req->getVaddr() < (storeQueue[store_idx].inst->effAddr +
6722292SN/A                           store_size);
6732292SN/A        bool upper_load_has_store_part =
6742669Sktlim@umich.edu            (req->getVaddr() + req->getSize()) >
6752669Sktlim@umich.edu            storeQueue[store_idx].inst->effAddr;
6762292SN/A
67712022Sar4jc@virginia.edu        // If the store's data has all of the data needed and the load isn't
67812022Sar4jc@virginia.edu        // LLSC, we can forward.
67912022Sar4jc@virginia.edu        if (store_has_lower_limit && store_has_upper_limit && !req->isLLSC()) {
6802329SN/A            // Get shift amount for offset into the store's data.
6818316Sgeoffrey.blake@arm.com            int shift_amt = req->getVaddr() - storeQueue[store_idx].inst->effAddr;
6822292SN/A
68310333Smitch.hayenga@arm.com            // Allocate memory if this is the first time a load is issued.
68410333Smitch.hayenga@arm.com            if (!load_inst->memData) {
68510333Smitch.hayenga@arm.com                load_inst->memData = new uint8_t[req->getSize()];
68610333Smitch.hayenga@arm.com            }
68710031SAli.Saidi@ARM.com            if (storeQueue[store_idx].isAllZeros)
68810031SAli.Saidi@ARM.com                memset(load_inst->memData, 0, req->getSize());
68910031SAli.Saidi@ARM.com            else
69010031SAli.Saidi@ARM.com                memcpy(load_inst->memData,
6914326Sgblack@eecs.umich.edu                    storeQueue[store_idx].data + shift_amt, req->getSize());
6922292SN/A
6932292SN/A            DPRINTF(LSQUnit, "Forwarding from store idx %i to load to "
69410175SMitch.Hayenga@ARM.com                    "addr %#x\n", store_idx, req->getVaddr());
6952678Sktlim@umich.edu
6968949Sandreas.hansson@arm.com            PacketPtr data_pkt = new Packet(req, MemCmd::ReadReq);
6972678Sktlim@umich.edu            data_pkt->dataStatic(load_inst->memData);
6982678Sktlim@umich.edu
6992678Sktlim@umich.edu            WritebackEvent *wb = new WritebackEvent(load_inst, data_pkt, this);
7002292SN/A
7012292SN/A            // We'll say this has a 1 cycle load-store forwarding latency
7022292SN/A            // for now.
7032292SN/A            // @todo: Need to make this a parameter.
7047823Ssteve.reinhardt@amd.com            cpu->schedule(wb, curTick());
7052678Sktlim@umich.edu
7062727Sktlim@umich.edu            ++lsqForwLoads;
7072292SN/A            return NoFault;
70812022Sar4jc@virginia.edu        } else if (
70912022Sar4jc@virginia.edu                (!req->isLLSC() &&
71012022Sar4jc@virginia.edu                 ((store_has_lower_limit && lower_load_has_store_part) ||
71112022Sar4jc@virginia.edu                  (store_has_upper_limit && upper_load_has_store_part) ||
71212022Sar4jc@virginia.edu                  (lower_load_has_store_part && upper_load_has_store_part))) ||
71312022Sar4jc@virginia.edu                (req->isLLSC() &&
71412022Sar4jc@virginia.edu                 ((store_has_lower_limit || upper_load_has_store_part) &&
71512022Sar4jc@virginia.edu                  (store_has_upper_limit || lower_load_has_store_part)))) {
7162292SN/A            // This is the partial store-load forwarding case where a store
71712022Sar4jc@virginia.edu            // has only part of the load's data and the load isn't LLSC or
71812022Sar4jc@virginia.edu            // the load is LLSC and the store has all or part of the load's
71912022Sar4jc@virginia.edu            // data
7202292SN/A
7212292SN/A            // If it's already been written back, then don't worry about
7222292SN/A            // stalling on it.
7232292SN/A            if (storeQueue[store_idx].completed) {
7244032Sktlim@umich.edu                panic("Should not check one of these");
7252292SN/A                continue;
7262292SN/A            }
7272292SN/A
7282292SN/A            // Must stall load and force it to retry, so long as it's the oldest
7292292SN/A            // load that needs to do so.
7302292SN/A            if (!stalled ||
7312292SN/A                (stalled &&
7322669Sktlim@umich.edu                 load_inst->seqNum <
7332292SN/A                 loadQueue[stallingLoadIdx]->seqNum)) {
7342292SN/A                stalled = true;
7352292SN/A                stallingStoreIsn = storeQueue[store_idx].inst->seqNum;
7362292SN/A                stallingLoadIdx = load_idx;
7372292SN/A            }
7382292SN/A
7392292SN/A            // Tell IQ/mem dep unit that this instruction will need to be
7402292SN/A            // rescheduled eventually
7412669Sktlim@umich.edu            iewStage->rescheduleMemInst(load_inst);
7424032Sktlim@umich.edu            load_inst->clearIssued();
7432727Sktlim@umich.edu            ++lsqRescheduledLoads;
7442292SN/A
7452292SN/A            // Do not generate a writeback event as this instruction is not
7462292SN/A            // complete.
7472292SN/A            DPRINTF(LSQUnit, "Load-store forwarding mis-match. "
7482292SN/A                    "Store idx %i to load addr %#x\n",
7492669Sktlim@umich.edu                    store_idx, req->getVaddr());
7502292SN/A
7512292SN/A            return NoFault;
7522292SN/A        }
7532292SN/A    }
7542292SN/A
7552292SN/A    // If there's no forwarding case, then go access memory
7567720Sgblack@eecs.umich.edu    DPRINTF(LSQUnit, "Doing memory access for inst [sn:%lli] PC %s\n",
7577720Sgblack@eecs.umich.edu            load_inst->seqNum, load_inst->pcState());
7582292SN/A
75910333Smitch.hayenga@arm.com    // Allocate memory if this is the first time a load is issued.
76010333Smitch.hayenga@arm.com    if (!load_inst->memData) {
76110333Smitch.hayenga@arm.com        load_inst->memData = new uint8_t[req->getSize()];
76210333Smitch.hayenga@arm.com    }
7632292SN/A
7642907Sktlim@umich.edu    // if we the cache is not blocked, do cache access
7656974Stjones1@inf.ed.ac.uk    bool completedFirst = false;
76610342SCurtis.Dunham@arm.com    PacketPtr data_pkt = Packet::createRead(req);
76710333Smitch.hayenga@arm.com    PacketPtr fst_data_pkt = NULL;
76810333Smitch.hayenga@arm.com    PacketPtr snd_data_pkt = NULL;
7696974Stjones1@inf.ed.ac.uk
77010333Smitch.hayenga@arm.com    data_pkt->dataStatic(load_inst->memData);
7713228Sktlim@umich.edu
77210333Smitch.hayenga@arm.com    LSQSenderState *state = new LSQSenderState;
77310333Smitch.hayenga@arm.com    state->isLoad = true;
77410333Smitch.hayenga@arm.com    state->idx = load_idx;
77510333Smitch.hayenga@arm.com    state->inst = load_inst;
77610333Smitch.hayenga@arm.com    data_pkt->senderState = state;
7773228Sktlim@umich.edu
77810333Smitch.hayenga@arm.com    if (!TheISA::HasUnalignedMemAcc || !sreqLow) {
77910333Smitch.hayenga@arm.com        // Point the first packet at the main data packet.
78010333Smitch.hayenga@arm.com        fst_data_pkt = data_pkt;
78110333Smitch.hayenga@arm.com    } else {
78210333Smitch.hayenga@arm.com        // Create the split packets.
78310342SCurtis.Dunham@arm.com        fst_data_pkt = Packet::createRead(sreqLow);
78410342SCurtis.Dunham@arm.com        snd_data_pkt = Packet::createRead(sreqHigh);
7856974Stjones1@inf.ed.ac.uk
78610333Smitch.hayenga@arm.com        fst_data_pkt->dataStatic(load_inst->memData);
78710333Smitch.hayenga@arm.com        snd_data_pkt->dataStatic(load_inst->memData + sreqLow->getSize());
7886974Stjones1@inf.ed.ac.uk
78910333Smitch.hayenga@arm.com        fst_data_pkt->senderState = state;
79010333Smitch.hayenga@arm.com        snd_data_pkt->senderState = state;
7916974Stjones1@inf.ed.ac.uk
79210333Smitch.hayenga@arm.com        state->isSplit = true;
79310333Smitch.hayenga@arm.com        state->outstanding = 2;
79410333Smitch.hayenga@arm.com        state->mainPkt = data_pkt;
79510333Smitch.hayenga@arm.com    }
7966974Stjones1@inf.ed.ac.uk
79711780Sarthur.perais@inria.fr    // For now, load throughput is constrained by the number of
79811780Sarthur.perais@inria.fr    // load FUs only, and loads do not consume a cache port (only
79911780Sarthur.perais@inria.fr    // stores do).
80011780Sarthur.perais@inria.fr    // @todo We should account for cache port contention
80111780Sarthur.perais@inria.fr    // and arbitrate between loads and stores.
80210333Smitch.hayenga@arm.com    bool successful_load = true;
80310333Smitch.hayenga@arm.com    if (!dcachePort->sendTimingReq(fst_data_pkt)) {
80410333Smitch.hayenga@arm.com        successful_load = false;
80510333Smitch.hayenga@arm.com    } else if (TheISA::HasUnalignedMemAcc && sreqLow) {
80610333Smitch.hayenga@arm.com        completedFirst = true;
8076974Stjones1@inf.ed.ac.uk
80810333Smitch.hayenga@arm.com        // The first packet was sent without problems, so send this one
80910333Smitch.hayenga@arm.com        // too. If there is a problem with this packet then the whole
81010333Smitch.hayenga@arm.com        // load will be squashed, so indicate this to the state object.
81110333Smitch.hayenga@arm.com        // The first packet will return in completeDataAccess and be
81210333Smitch.hayenga@arm.com        // handled there.
81311780Sarthur.perais@inria.fr        // @todo We should also account for cache port contention
81411780Sarthur.perais@inria.fr        // here.
81510333Smitch.hayenga@arm.com        if (!dcachePort->sendTimingReq(snd_data_pkt)) {
81610333Smitch.hayenga@arm.com            // The main packet will be deleted in completeDataAccess.
81710333Smitch.hayenga@arm.com            state->complete();
81810333Smitch.hayenga@arm.com            // Signify to 1st half that the 2nd half was blocked via state
81910333Smitch.hayenga@arm.com            state->cacheBlocked = true;
82010333Smitch.hayenga@arm.com            successful_load = false;
8212907Sktlim@umich.edu        }
8222907Sktlim@umich.edu    }
8232907Sktlim@umich.edu
8242907Sktlim@umich.edu    // If the cache was blocked, or has become blocked due to the access,
8252907Sktlim@umich.edu    // handle it.
82610333Smitch.hayenga@arm.com    if (!successful_load) {
82710333Smitch.hayenga@arm.com        if (!sreqLow) {
82810333Smitch.hayenga@arm.com            // Packet wasn't split, just delete main packet info
82910333Smitch.hayenga@arm.com            delete state;
83010333Smitch.hayenga@arm.com            delete data_pkt;
83110333Smitch.hayenga@arm.com        }
83210333Smitch.hayenga@arm.com
83310333Smitch.hayenga@arm.com        if (TheISA::HasUnalignedMemAcc && sreqLow) {
83410333Smitch.hayenga@arm.com            if (!completedFirst) {
83510333Smitch.hayenga@arm.com                // Split packet, but first failed.  Delete all state.
83610333Smitch.hayenga@arm.com                delete state;
83710333Smitch.hayenga@arm.com                delete data_pkt;
83810333Smitch.hayenga@arm.com                delete fst_data_pkt;
83910333Smitch.hayenga@arm.com                delete snd_data_pkt;
84012749Sgiacomo.travaglini@arm.com                sreqLow.reset();
84112749Sgiacomo.travaglini@arm.com                sreqHigh.reset();
84210333Smitch.hayenga@arm.com            } else {
84310333Smitch.hayenga@arm.com                // Can't delete main packet data or state because first packet
84410333Smitch.hayenga@arm.com                // was sent to the memory system
84510333Smitch.hayenga@arm.com                delete data_pkt;
84610333Smitch.hayenga@arm.com                delete snd_data_pkt;
84712749Sgiacomo.travaglini@arm.com                sreqHigh.reset();
84810333Smitch.hayenga@arm.com            }
8496974Stjones1@inf.ed.ac.uk        }
8504032Sktlim@umich.edu
8512727Sktlim@umich.edu        ++lsqCacheBlocked;
8523014Srdreslin@umich.edu
85310333Smitch.hayenga@arm.com        iewStage->blockMemInst(load_inst);
8542292SN/A
8552669Sktlim@umich.edu        // No fault occurred, even though the interface is blocked.
8562669Sktlim@umich.edu        return NoFault;
8572292SN/A    }
8582292SN/A
8592669Sktlim@umich.edu    return NoFault;
8602292SN/A}
8612292SN/A
8622292SN/Atemplate <class Impl>
8632292SN/AFault
86412749Sgiacomo.travaglini@arm.comLSQUnit<Impl>::write(const RequestPtr &req,
86512749Sgiacomo.travaglini@arm.com                     const RequestPtr &sreqLow, const RequestPtr &sreqHigh,
8667520Sgblack@eecs.umich.edu                     uint8_t *data, int store_idx)
8672292SN/A{
8682292SN/A    assert(storeQueue[store_idx].inst);
8692292SN/A
87010175SMitch.Hayenga@ARM.com    DPRINTF(LSQUnit, "Doing write to store idx %i, addr %#x"
8712292SN/A            " | storeHead:%i [sn:%i]\n",
87210175SMitch.Hayenga@ARM.com            store_idx, req->getPaddr(), storeHead,
8732292SN/A            storeQueue[store_idx].inst->seqNum);
8742329SN/A
8752292SN/A    storeQueue[store_idx].req = req;
8766974Stjones1@inf.ed.ac.uk    storeQueue[store_idx].sreqLow = sreqLow;
8776974Stjones1@inf.ed.ac.uk    storeQueue[store_idx].sreqHigh = sreqHigh;
8787520Sgblack@eecs.umich.edu    unsigned size = req->getSize();
8797520Sgblack@eecs.umich.edu    storeQueue[store_idx].size = size;
88012355Snikos.nikoleris@arm.com    bool store_no_data = req->getFlags() & Request::STORE_NO_DATA;
88112355Snikos.nikoleris@arm.com    storeQueue[store_idx].isAllZeros = store_no_data;
88212355Snikos.nikoleris@arm.com    assert(size <= sizeof(storeQueue[store_idx].data) || store_no_data);
8837509Stjones1@inf.ed.ac.uk
8847509Stjones1@inf.ed.ac.uk    // Split stores can only occur in ISAs with unaligned memory accesses.  If
8857509Stjones1@inf.ed.ac.uk    // a store request has been split, sreqLow and sreqHigh will be non-null.
8867509Stjones1@inf.ed.ac.uk    if (TheISA::HasUnalignedMemAcc && sreqLow) {
8877509Stjones1@inf.ed.ac.uk        storeQueue[store_idx].isSplit = true;
8887509Stjones1@inf.ed.ac.uk    }
8894326Sgblack@eecs.umich.edu
89012355Snikos.nikoleris@arm.com    if (!(req->getFlags() & Request::CACHE_BLOCK_ZERO) && \
89112355Snikos.nikoleris@arm.com        !req->isCacheMaintenance())
89210031SAli.Saidi@ARM.com        memcpy(storeQueue[store_idx].data, data, size);
8932329SN/A
8942292SN/A    // This function only writes the data to the store queue, so no fault
8952292SN/A    // can happen here.
8962292SN/A    return NoFault;
8972292SN/A}
8982292SN/A
8992292SN/A#endif // __CPU_O3_LSQ_UNIT_HH__
900