iew_impl.hh revision 9444
11689SN/A/*
29444SAndreas.Sandberg@ARM.com * Copyright (c) 2010-2012 ARM Limited
37598Sminkyu.jeong@arm.com * All rights reserved.
47598Sminkyu.jeong@arm.com *
57598Sminkyu.jeong@arm.com * The license below extends only to copyright in the software and shall
67598Sminkyu.jeong@arm.com * not be construed as granting a license to any other intellectual
77598Sminkyu.jeong@arm.com * property including but not limited to intellectual property relating
87598Sminkyu.jeong@arm.com * to a hardware implementation of the functionality of the software
97598Sminkyu.jeong@arm.com * licensed hereunder.  You may use the software subject to the license
107598Sminkyu.jeong@arm.com * terms below provided that you ensure that this notice is replicated
117598Sminkyu.jeong@arm.com * unmodified and in its entirety in all distributions of the software,
127598Sminkyu.jeong@arm.com * modified or unmodified, in source code or in binary form.
137598Sminkyu.jeong@arm.com *
142326SN/A * Copyright (c) 2004-2006 The Regents of The University of Michigan
151689SN/A * All rights reserved.
161689SN/A *
171689SN/A * Redistribution and use in source and binary forms, with or without
181689SN/A * modification, are permitted provided that the following conditions are
191689SN/A * met: redistributions of source code must retain the above copyright
201689SN/A * notice, this list of conditions and the following disclaimer;
211689SN/A * redistributions in binary form must reproduce the above copyright
221689SN/A * notice, this list of conditions and the following disclaimer in the
231689SN/A * documentation and/or other materials provided with the distribution;
241689SN/A * neither the name of the copyright holders nor the names of its
251689SN/A * contributors may be used to endorse or promote products derived from
261689SN/A * this software without specific prior written permission.
271689SN/A *
281689SN/A * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
291689SN/A * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
301689SN/A * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
311689SN/A * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
321689SN/A * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
331689SN/A * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
341689SN/A * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
351689SN/A * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
361689SN/A * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
371689SN/A * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
381689SN/A * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
392665Ssaidi@eecs.umich.edu *
402665Ssaidi@eecs.umich.edu * Authors: Kevin Lim
411689SN/A */
421689SN/A
431060SN/A// @todo: Fix the instantaneous communication among all the stages within
441060SN/A// iew.  There's a clear delay between issue and execute, yet backwards
451689SN/A// communication happens simultaneously.
461060SN/A
471060SN/A#include <queue>
481060SN/A
498230Snate@binkert.org#include "arch/utility.hh"
506658Snate@binkert.org#include "config/the_isa.hh"
518887Sgeoffrey.blake@arm.com#include "cpu/checker/cpu.hh"
522292SN/A#include "cpu/o3/fu_pool.hh"
531717SN/A#include "cpu/o3/iew.hh"
548229Snate@binkert.org#include "cpu/timebuf.hh"
558232Snate@binkert.org#include "debug/Activity.hh"
568232Snate@binkert.org#include "debug/Decode.hh"
579444SAndreas.Sandberg@ARM.com#include "debug/Drain.hh"
588232Snate@binkert.org#include "debug/IEW.hh"
595529Snate@binkert.org#include "params/DerivO3CPU.hh"
601060SN/A
616221Snate@binkert.orgusing namespace std;
626221Snate@binkert.org
631681SN/Atemplate<class Impl>
645529Snate@binkert.orgDefaultIEW<Impl>::DefaultIEW(O3CPU *_cpu, DerivO3CPUParams *params)
652873Sktlim@umich.edu    : issueToExecQueue(params->backComSize, params->forwardComSize),
664329Sktlim@umich.edu      cpu(_cpu),
674329Sktlim@umich.edu      instQueue(_cpu, this, params),
684329Sktlim@umich.edu      ldstQueue(_cpu, this, params),
692292SN/A      fuPool(params->fuPool),
702292SN/A      commitToIEWDelay(params->commitToIEWDelay),
712292SN/A      renameToIEWDelay(params->renameToIEWDelay),
722292SN/A      issueToExecuteDelay(params->issueToExecuteDelay),
732820Sktlim@umich.edu      dispatchWidth(params->dispatchWidth),
742292SN/A      issueWidth(params->issueWidth),
752820Sktlim@umich.edu      wbOutstanding(0),
762820Sktlim@umich.edu      wbWidth(params->wbWidth),
779444SAndreas.Sandberg@ARM.com      numThreads(params->numThreads)
781060SN/A{
792292SN/A    _status = Active;
802292SN/A    exeStatus = Running;
812292SN/A    wbStatus = Idle;
821060SN/A
831060SN/A    // Setup wire to read instructions coming from issue.
841060SN/A    fromIssue = issueToExecQueue.getWire(-issueToExecuteDelay);
851060SN/A
861060SN/A    // Instruction queue needs the queue between issue and execute.
871060SN/A    instQueue.setIssueToExecuteQueue(&issueToExecQueue);
881681SN/A
896221Snate@binkert.org    for (ThreadID tid = 0; tid < numThreads; tid++) {
906221Snate@binkert.org        dispatchStatus[tid] = Running;
916221Snate@binkert.org        stalls[tid].commit = false;
926221Snate@binkert.org        fetchRedirect[tid] = false;
932292SN/A    }
942292SN/A
952820Sktlim@umich.edu    wbMax = wbWidth * params->wbDepth;
962820Sktlim@umich.edu
972292SN/A    updateLSQNextCycle = false;
982292SN/A
992820Sktlim@umich.edu    ableToIssue = true;
1002820Sktlim@umich.edu
1012292SN/A    skidBufferMax = (3 * (renameToIEWDelay * params->renameWidth)) + issueWidth;
1022292SN/A}
1032292SN/A
1042292SN/Atemplate <class Impl>
1052292SN/Astd::string
1062292SN/ADefaultIEW<Impl>::name() const
1072292SN/A{
1082292SN/A    return cpu->name() + ".iew";
1091060SN/A}
1101060SN/A
1111681SN/Atemplate <class Impl>
1121062SN/Avoid
1132292SN/ADefaultIEW<Impl>::regStats()
1141062SN/A{
1152301SN/A    using namespace Stats;
1162301SN/A
1171062SN/A    instQueue.regStats();
1182727Sktlim@umich.edu    ldstQueue.regStats();
1191062SN/A
1201062SN/A    iewIdleCycles
1211062SN/A        .name(name() + ".iewIdleCycles")
1221062SN/A        .desc("Number of cycles IEW is idle");
1231062SN/A
1241062SN/A    iewSquashCycles
1251062SN/A        .name(name() + ".iewSquashCycles")
1261062SN/A        .desc("Number of cycles IEW is squashing");
1271062SN/A
1281062SN/A    iewBlockCycles
1291062SN/A        .name(name() + ".iewBlockCycles")
1301062SN/A        .desc("Number of cycles IEW is blocking");
1311062SN/A
1321062SN/A    iewUnblockCycles
1331062SN/A        .name(name() + ".iewUnblockCycles")
1341062SN/A        .desc("Number of cycles IEW is unblocking");
1351062SN/A
1361062SN/A    iewDispatchedInsts
1371062SN/A        .name(name() + ".iewDispatchedInsts")
1381062SN/A        .desc("Number of instructions dispatched to IQ");
1391062SN/A
1401062SN/A    iewDispSquashedInsts
1411062SN/A        .name(name() + ".iewDispSquashedInsts")
1421062SN/A        .desc("Number of squashed instructions skipped by dispatch");
1431062SN/A
1441062SN/A    iewDispLoadInsts
1451062SN/A        .name(name() + ".iewDispLoadInsts")
1461062SN/A        .desc("Number of dispatched load instructions");
1471062SN/A
1481062SN/A    iewDispStoreInsts
1491062SN/A        .name(name() + ".iewDispStoreInsts")
1501062SN/A        .desc("Number of dispatched store instructions");
1511062SN/A
1521062SN/A    iewDispNonSpecInsts
1531062SN/A        .name(name() + ".iewDispNonSpecInsts")
1541062SN/A        .desc("Number of dispatched non-speculative instructions");
1551062SN/A
1561062SN/A    iewIQFullEvents
1571062SN/A        .name(name() + ".iewIQFullEvents")
1581062SN/A        .desc("Number of times the IQ has become full, causing a stall");
1591062SN/A
1602292SN/A    iewLSQFullEvents
1612292SN/A        .name(name() + ".iewLSQFullEvents")
1622292SN/A        .desc("Number of times the LSQ has become full, causing a stall");
1632292SN/A
1641062SN/A    memOrderViolationEvents
1651062SN/A        .name(name() + ".memOrderViolationEvents")
1661062SN/A        .desc("Number of memory order violations");
1671062SN/A
1681062SN/A    predictedTakenIncorrect
1691062SN/A        .name(name() + ".predictedTakenIncorrect")
1701062SN/A        .desc("Number of branches that were predicted taken incorrectly");
1712292SN/A
1722292SN/A    predictedNotTakenIncorrect
1732292SN/A        .name(name() + ".predictedNotTakenIncorrect")
1742292SN/A        .desc("Number of branches that were predicted not taken incorrectly");
1752292SN/A
1762292SN/A    branchMispredicts
1772292SN/A        .name(name() + ".branchMispredicts")
1782292SN/A        .desc("Number of branch mispredicts detected at execute");
1792292SN/A
1802292SN/A    branchMispredicts = predictedTakenIncorrect + predictedNotTakenIncorrect;
1812301SN/A
1822727Sktlim@umich.edu    iewExecutedInsts
1832353SN/A        .name(name() + ".iewExecutedInsts")
1842727Sktlim@umich.edu        .desc("Number of executed instructions");
1852727Sktlim@umich.edu
1862727Sktlim@umich.edu    iewExecLoadInsts
1876221Snate@binkert.org        .init(cpu->numThreads)
1882353SN/A        .name(name() + ".iewExecLoadInsts")
1892727Sktlim@umich.edu        .desc("Number of load instructions executed")
1902727Sktlim@umich.edu        .flags(total);
1912727Sktlim@umich.edu
1922727Sktlim@umich.edu    iewExecSquashedInsts
1932353SN/A        .name(name() + ".iewExecSquashedInsts")
1942727Sktlim@umich.edu        .desc("Number of squashed instructions skipped in execute");
1952727Sktlim@umich.edu
1962727Sktlim@umich.edu    iewExecutedSwp
1976221Snate@binkert.org        .init(cpu->numThreads)
1988240Snate@binkert.org        .name(name() + ".exec_swp")
1992301SN/A        .desc("number of swp insts executed")
2002727Sktlim@umich.edu        .flags(total);
2012301SN/A
2022727Sktlim@umich.edu    iewExecutedNop
2036221Snate@binkert.org        .init(cpu->numThreads)
2048240Snate@binkert.org        .name(name() + ".exec_nop")
2052301SN/A        .desc("number of nop insts executed")
2062727Sktlim@umich.edu        .flags(total);
2072301SN/A
2082727Sktlim@umich.edu    iewExecutedRefs
2096221Snate@binkert.org        .init(cpu->numThreads)
2108240Snate@binkert.org        .name(name() + ".exec_refs")
2112301SN/A        .desc("number of memory reference insts executed")
2122727Sktlim@umich.edu        .flags(total);
2132301SN/A
2142727Sktlim@umich.edu    iewExecutedBranches
2156221Snate@binkert.org        .init(cpu->numThreads)
2168240Snate@binkert.org        .name(name() + ".exec_branches")
2172301SN/A        .desc("Number of branches executed")
2182727Sktlim@umich.edu        .flags(total);
2192301SN/A
2202301SN/A    iewExecStoreInsts
2218240Snate@binkert.org        .name(name() + ".exec_stores")
2222301SN/A        .desc("Number of stores executed")
2232727Sktlim@umich.edu        .flags(total);
2242727Sktlim@umich.edu    iewExecStoreInsts = iewExecutedRefs - iewExecLoadInsts;
2252727Sktlim@umich.edu
2262727Sktlim@umich.edu    iewExecRate
2278240Snate@binkert.org        .name(name() + ".exec_rate")
2282727Sktlim@umich.edu        .desc("Inst execution rate")
2292727Sktlim@umich.edu        .flags(total);
2302727Sktlim@umich.edu
2312727Sktlim@umich.edu    iewExecRate = iewExecutedInsts / cpu->numCycles;
2322301SN/A
2332301SN/A    iewInstsToCommit
2346221Snate@binkert.org        .init(cpu->numThreads)
2358240Snate@binkert.org        .name(name() + ".wb_sent")
2362301SN/A        .desc("cumulative count of insts sent to commit")
2372727Sktlim@umich.edu        .flags(total);
2382301SN/A
2392326SN/A    writebackCount
2406221Snate@binkert.org        .init(cpu->numThreads)
2418240Snate@binkert.org        .name(name() + ".wb_count")
2422301SN/A        .desc("cumulative count of insts written-back")
2432727Sktlim@umich.edu        .flags(total);
2442301SN/A
2452326SN/A    producerInst
2466221Snate@binkert.org        .init(cpu->numThreads)
2478240Snate@binkert.org        .name(name() + ".wb_producers")
2482301SN/A        .desc("num instructions producing a value")
2492727Sktlim@umich.edu        .flags(total);
2502301SN/A
2512326SN/A    consumerInst
2526221Snate@binkert.org        .init(cpu->numThreads)
2538240Snate@binkert.org        .name(name() + ".wb_consumers")
2542301SN/A        .desc("num instructions consuming a value")
2552727Sktlim@umich.edu        .flags(total);
2562301SN/A
2572326SN/A    wbPenalized
2586221Snate@binkert.org        .init(cpu->numThreads)
2598240Snate@binkert.org        .name(name() + ".wb_penalized")
2602301SN/A        .desc("number of instrctions required to write to 'other' IQ")
2612727Sktlim@umich.edu        .flags(total);
2622301SN/A
2632326SN/A    wbPenalizedRate
2648240Snate@binkert.org        .name(name() + ".wb_penalized_rate")
2652301SN/A        .desc ("fraction of instructions written-back that wrote to 'other' IQ")
2662727Sktlim@umich.edu        .flags(total);
2672301SN/A
2682326SN/A    wbPenalizedRate = wbPenalized / writebackCount;
2692301SN/A
2702326SN/A    wbFanout
2718240Snate@binkert.org        .name(name() + ".wb_fanout")
2722301SN/A        .desc("average fanout of values written-back")
2732727Sktlim@umich.edu        .flags(total);
2742301SN/A
2752326SN/A    wbFanout = producerInst / consumerInst;
2762301SN/A
2772326SN/A    wbRate
2788240Snate@binkert.org        .name(name() + ".wb_rate")
2792301SN/A        .desc("insts written-back per cycle")
2802727Sktlim@umich.edu        .flags(total);
2812326SN/A    wbRate = writebackCount / cpu->numCycles;
2821062SN/A}
2831062SN/A
2841681SN/Atemplate<class Impl>
2851060SN/Avoid
2869427SAndreas.Sandberg@ARM.comDefaultIEW<Impl>::startupStage()
2871060SN/A{
2886221Snate@binkert.org    for (ThreadID tid = 0; tid < numThreads; tid++) {
2892292SN/A        toRename->iewInfo[tid].usedIQ = true;
2902292SN/A        toRename->iewInfo[tid].freeIQEntries =
2912292SN/A            instQueue.numFreeEntries(tid);
2922292SN/A
2932292SN/A        toRename->iewInfo[tid].usedLSQ = true;
2942292SN/A        toRename->iewInfo[tid].freeLSQEntries =
2952292SN/A            ldstQueue.numFreeEntries(tid);
2962292SN/A    }
2972292SN/A
2988887Sgeoffrey.blake@arm.com    // Initialize the checker's dcache port here
2998733Sgeoffrey.blake@arm.com    if (cpu->checker) {
3008850Sandreas.hansson@arm.com        cpu->checker->setDcachePort(&cpu->getDataPort());
3018887Sgeoffrey.blake@arm.com    }
3028733Sgeoffrey.blake@arm.com
3032733Sktlim@umich.edu    cpu->activateStage(O3CPU::IEWIdx);
3041060SN/A}
3051060SN/A
3061681SN/Atemplate<class Impl>
3071060SN/Avoid
3082292SN/ADefaultIEW<Impl>::setTimeBuffer(TimeBuffer<TimeStruct> *tb_ptr)
3091060SN/A{
3101060SN/A    timeBuffer = tb_ptr;
3111060SN/A
3121060SN/A    // Setup wire to read information from time buffer, from commit.
3131060SN/A    fromCommit = timeBuffer->getWire(-commitToIEWDelay);
3141060SN/A
3151060SN/A    // Setup wire to write information back to previous stages.
3161060SN/A    toRename = timeBuffer->getWire(0);
3171060SN/A
3182292SN/A    toFetch = timeBuffer->getWire(0);
3192292SN/A
3201060SN/A    // Instruction queue also needs main time buffer.
3211060SN/A    instQueue.setTimeBuffer(tb_ptr);
3221060SN/A}
3231060SN/A
3241681SN/Atemplate<class Impl>
3251060SN/Avoid
3262292SN/ADefaultIEW<Impl>::setRenameQueue(TimeBuffer<RenameStruct> *rq_ptr)
3271060SN/A{
3281060SN/A    renameQueue = rq_ptr;
3291060SN/A
3301060SN/A    // Setup wire to read information from rename queue.
3311060SN/A    fromRename = renameQueue->getWire(-renameToIEWDelay);
3321060SN/A}
3331060SN/A
3341681SN/Atemplate<class Impl>
3351060SN/Avoid
3362292SN/ADefaultIEW<Impl>::setIEWQueue(TimeBuffer<IEWStruct> *iq_ptr)
3371060SN/A{
3381060SN/A    iewQueue = iq_ptr;
3391060SN/A
3401060SN/A    // Setup wire to write instructions to commit.
3411060SN/A    toCommit = iewQueue->getWire(0);
3421060SN/A}
3431060SN/A
3441681SN/Atemplate<class Impl>
3451060SN/Avoid
3466221Snate@binkert.orgDefaultIEW<Impl>::setActiveThreads(list<ThreadID> *at_ptr)
3471060SN/A{
3482292SN/A    activeThreads = at_ptr;
3492292SN/A
3502292SN/A    ldstQueue.setActiveThreads(at_ptr);
3512292SN/A    instQueue.setActiveThreads(at_ptr);
3521060SN/A}
3531060SN/A
3541681SN/Atemplate<class Impl>
3551060SN/Avoid
3562292SN/ADefaultIEW<Impl>::setScoreboard(Scoreboard *sb_ptr)
3571060SN/A{
3582292SN/A    scoreboard = sb_ptr;
3591060SN/A}
3601060SN/A
3612307SN/Atemplate <class Impl>
3622863Sktlim@umich.edubool
3639444SAndreas.Sandberg@ARM.comDefaultIEW<Impl>::isDrained() const
3642307SN/A{
3659444SAndreas.Sandberg@ARM.com    bool drained(ldstQueue.isDrained());
3669444SAndreas.Sandberg@ARM.com
3679444SAndreas.Sandberg@ARM.com    for (ThreadID tid = 0; tid < numThreads; tid++) {
3689444SAndreas.Sandberg@ARM.com        if (!insts[tid].empty()) {
3699444SAndreas.Sandberg@ARM.com            DPRINTF(Drain, "%i: Insts not empty.\n", tid);
3709444SAndreas.Sandberg@ARM.com            drained = false;
3719444SAndreas.Sandberg@ARM.com        }
3729444SAndreas.Sandberg@ARM.com        if (!skidBuffer[tid].empty()) {
3739444SAndreas.Sandberg@ARM.com            DPRINTF(Drain, "%i: Skid buffer not empty.\n", tid);
3749444SAndreas.Sandberg@ARM.com            drained = false;
3759444SAndreas.Sandberg@ARM.com        }
3769444SAndreas.Sandberg@ARM.com    }
3779444SAndreas.Sandberg@ARM.com
3789444SAndreas.Sandberg@ARM.com    return drained;
3791681SN/A}
3801681SN/A
3812316SN/Atemplate <class Impl>
3821681SN/Avoid
3839444SAndreas.Sandberg@ARM.comDefaultIEW<Impl>::drainSanityCheck() const
3842843Sktlim@umich.edu{
3859444SAndreas.Sandberg@ARM.com    assert(isDrained());
3862843Sktlim@umich.edu
3879444SAndreas.Sandberg@ARM.com    instQueue.drainSanityCheck();
3889444SAndreas.Sandberg@ARM.com    ldstQueue.drainSanityCheck();
3899444SAndreas.Sandberg@ARM.com    fuPool->drainSanityCheck();
3901681SN/A}
3911681SN/A
3922307SN/Atemplate <class Impl>
3931681SN/Avoid
3942307SN/ADefaultIEW<Impl>::takeOverFrom()
3951060SN/A{
3962348SN/A    // Reset all state.
3972307SN/A    _status = Active;
3982307SN/A    exeStatus = Running;
3992307SN/A    wbStatus = Idle;
4001060SN/A
4012307SN/A    instQueue.takeOverFrom();
4022307SN/A    ldstQueue.takeOverFrom();
4039444SAndreas.Sandberg@ARM.com    fuPool->takeOverFrom();
4041060SN/A
4059427SAndreas.Sandberg@ARM.com    startupStage();
4062307SN/A    cpu->activityThisCycle();
4071060SN/A
4086221Snate@binkert.org    for (ThreadID tid = 0; tid < numThreads; tid++) {
4096221Snate@binkert.org        dispatchStatus[tid] = Running;
4106221Snate@binkert.org        stalls[tid].commit = false;
4116221Snate@binkert.org        fetchRedirect[tid] = false;
4122307SN/A    }
4131060SN/A
4142307SN/A    updateLSQNextCycle = false;
4152307SN/A
4162873Sktlim@umich.edu    for (int i = 0; i < issueToExecQueue.getSize(); ++i) {
4172307SN/A        issueToExecQueue.advance();
4181060SN/A    }
4191060SN/A}
4201060SN/A
4211681SN/Atemplate<class Impl>
4221060SN/Avoid
4236221Snate@binkert.orgDefaultIEW<Impl>::squash(ThreadID tid)
4242107SN/A{
4256221Snate@binkert.org    DPRINTF(IEW, "[tid:%i]: Squashing all instructions.\n", tid);
4262107SN/A
4272292SN/A    // Tell the IQ to start squashing.
4282292SN/A    instQueue.squash(tid);
4292107SN/A
4302292SN/A    // Tell the LDSTQ to start squashing.
4312326SN/A    ldstQueue.squash(fromCommit->commitInfo[tid].doneSeqNum, tid);
4322292SN/A    updatedQueues = true;
4332107SN/A
4342292SN/A    // Clear the skid buffer in case it has any data in it.
4352935Sksewell@umich.edu    DPRINTF(IEW, "[tid:%i]: Removing skidbuffer instructions until [sn:%i].\n",
4364632Sgblack@eecs.umich.edu            tid, fromCommit->commitInfo[tid].doneSeqNum);
4372935Sksewell@umich.edu
4382292SN/A    while (!skidBuffer[tid].empty()) {
4392292SN/A        if (skidBuffer[tid].front()->isLoad() ||
4402292SN/A            skidBuffer[tid].front()->isStore() ) {
4412292SN/A            toRename->iewInfo[tid].dispatchedToLSQ++;
4422292SN/A        }
4432107SN/A
4442292SN/A        toRename->iewInfo[tid].dispatched++;
4452107SN/A
4462292SN/A        skidBuffer[tid].pop();
4472292SN/A    }
4482107SN/A
4492702Sktlim@umich.edu    emptyRenameInsts(tid);
4502107SN/A}
4512107SN/A
4522107SN/Atemplate<class Impl>
4532107SN/Avoid
4546221Snate@binkert.orgDefaultIEW<Impl>::squashDueToBranch(DynInstPtr &inst, ThreadID tid)
4552292SN/A{
4567720Sgblack@eecs.umich.edu    DPRINTF(IEW, "[tid:%i]: Squashing from a specific instruction, PC: %s "
4577720Sgblack@eecs.umich.edu            "[sn:%i].\n", tid, inst->pcState(), inst->seqNum);
4582292SN/A
4597852SMatt.Horsnell@arm.com    if (toCommit->squash[tid] == false ||
4607852SMatt.Horsnell@arm.com            inst->seqNum < toCommit->squashedSeqNum[tid]) {
4617852SMatt.Horsnell@arm.com        toCommit->squash[tid] = true;
4627852SMatt.Horsnell@arm.com        toCommit->squashedSeqNum[tid] = inst->seqNum;
4637852SMatt.Horsnell@arm.com        toCommit->branchTaken[tid] = inst->pcState().branching();
4642935Sksewell@umich.edu
4657852SMatt.Horsnell@arm.com        TheISA::PCState pc = inst->pcState();
4667852SMatt.Horsnell@arm.com        TheISA::advancePC(pc, inst->staticInst);
4672292SN/A
4687852SMatt.Horsnell@arm.com        toCommit->pc[tid] = pc;
4697852SMatt.Horsnell@arm.com        toCommit->mispredictInst[tid] = inst;
4707852SMatt.Horsnell@arm.com        toCommit->includeSquashInst[tid] = false;
4712292SN/A
4727852SMatt.Horsnell@arm.com        wroteToTimeBuffer = true;
4737852SMatt.Horsnell@arm.com    }
4747852SMatt.Horsnell@arm.com
4752292SN/A}
4762292SN/A
4772292SN/Atemplate<class Impl>
4782292SN/Avoid
4796221Snate@binkert.orgDefaultIEW<Impl>::squashDueToMemOrder(DynInstPtr &inst, ThreadID tid)
4802292SN/A{
4818513SGiacomo.Gabrielli@arm.com    DPRINTF(IEW, "[tid:%i]: Memory violation, squashing violator and younger "
4828513SGiacomo.Gabrielli@arm.com            "insts, PC: %s [sn:%i].\n", tid, inst->pcState(), inst->seqNum);
4838513SGiacomo.Gabrielli@arm.com    // Need to include inst->seqNum in the following comparison to cover the
4848513SGiacomo.Gabrielli@arm.com    // corner case when a branch misprediction and a memory violation for the
4858513SGiacomo.Gabrielli@arm.com    // same instruction (e.g. load PC) are detected in the same cycle.  In this
4868513SGiacomo.Gabrielli@arm.com    // case the memory violator should take precedence over the branch
4878513SGiacomo.Gabrielli@arm.com    // misprediction because it requires the violator itself to be included in
4888513SGiacomo.Gabrielli@arm.com    // the squash.
4898513SGiacomo.Gabrielli@arm.com    if (toCommit->squash[tid] == false ||
4908513SGiacomo.Gabrielli@arm.com            inst->seqNum <= toCommit->squashedSeqNum[tid]) {
4918513SGiacomo.Gabrielli@arm.com        toCommit->squash[tid] = true;
4922292SN/A
4937852SMatt.Horsnell@arm.com        toCommit->squashedSeqNum[tid] = inst->seqNum;
4948513SGiacomo.Gabrielli@arm.com        toCommit->pc[tid] = inst->pcState();
4958137SAli.Saidi@ARM.com        toCommit->mispredictInst[tid] = NULL;
4962292SN/A
4978513SGiacomo.Gabrielli@arm.com        // Must include the memory violator in the squash.
4988513SGiacomo.Gabrielli@arm.com        toCommit->includeSquashInst[tid] = true;
4992292SN/A
5007852SMatt.Horsnell@arm.com        wroteToTimeBuffer = true;
5017852SMatt.Horsnell@arm.com    }
5022292SN/A}
5032292SN/A
5042292SN/Atemplate<class Impl>
5052292SN/Avoid
5066221Snate@binkert.orgDefaultIEW<Impl>::squashDueToMemBlocked(DynInstPtr &inst, ThreadID tid)
5072292SN/A{
5082292SN/A    DPRINTF(IEW, "[tid:%i]: Memory blocked, squashing load and younger insts, "
5097720Sgblack@eecs.umich.edu            "PC: %s [sn:%i].\n", tid, inst->pcState(), inst->seqNum);
5107852SMatt.Horsnell@arm.com    if (toCommit->squash[tid] == false ||
5117852SMatt.Horsnell@arm.com            inst->seqNum < toCommit->squashedSeqNum[tid]) {
5127852SMatt.Horsnell@arm.com        toCommit->squash[tid] = true;
5132292SN/A
5147852SMatt.Horsnell@arm.com        toCommit->squashedSeqNum[tid] = inst->seqNum;
5157852SMatt.Horsnell@arm.com        toCommit->pc[tid] = inst->pcState();
5168137SAli.Saidi@ARM.com        toCommit->mispredictInst[tid] = NULL;
5172292SN/A
5187852SMatt.Horsnell@arm.com        // Must include the broadcasted SN in the squash.
5197852SMatt.Horsnell@arm.com        toCommit->includeSquashInst[tid] = true;
5202292SN/A
5217852SMatt.Horsnell@arm.com        ldstQueue.setLoadBlockedHandled(tid);
5222292SN/A
5237852SMatt.Horsnell@arm.com        wroteToTimeBuffer = true;
5247852SMatt.Horsnell@arm.com    }
5252292SN/A}
5262292SN/A
5272292SN/Atemplate<class Impl>
5282292SN/Avoid
5296221Snate@binkert.orgDefaultIEW<Impl>::block(ThreadID tid)
5302292SN/A{
5312292SN/A    DPRINTF(IEW, "[tid:%u]: Blocking.\n", tid);
5322292SN/A
5332292SN/A    if (dispatchStatus[tid] != Blocked &&
5342292SN/A        dispatchStatus[tid] != Unblocking) {
5352292SN/A        toRename->iewBlock[tid] = true;
5362292SN/A        wroteToTimeBuffer = true;
5372292SN/A    }
5382292SN/A
5392292SN/A    // Add the current inputs to the skid buffer so they can be
5402292SN/A    // reprocessed when this stage unblocks.
5412292SN/A    skidInsert(tid);
5422292SN/A
5432292SN/A    dispatchStatus[tid] = Blocked;
5442292SN/A}
5452292SN/A
5462292SN/Atemplate<class Impl>
5472292SN/Avoid
5486221Snate@binkert.orgDefaultIEW<Impl>::unblock(ThreadID tid)
5492292SN/A{
5502292SN/A    DPRINTF(IEW, "[tid:%i]: Reading instructions out of the skid "
5512292SN/A            "buffer %u.\n",tid, tid);
5522292SN/A
5532292SN/A    // If the skid bufffer is empty, signal back to previous stages to unblock.
5542292SN/A    // Also switch status to running.
5552292SN/A    if (skidBuffer[tid].empty()) {
5562292SN/A        toRename->iewUnblock[tid] = true;
5572292SN/A        wroteToTimeBuffer = true;
5582292SN/A        DPRINTF(IEW, "[tid:%i]: Done unblocking.\n",tid);
5592292SN/A        dispatchStatus[tid] = Running;
5602292SN/A    }
5612292SN/A}
5622292SN/A
5632292SN/Atemplate<class Impl>
5642292SN/Avoid
5652292SN/ADefaultIEW<Impl>::wakeDependents(DynInstPtr &inst)
5661060SN/A{
5671681SN/A    instQueue.wakeDependents(inst);
5681060SN/A}
5691060SN/A
5702292SN/Atemplate<class Impl>
5712292SN/Avoid
5722292SN/ADefaultIEW<Impl>::rescheduleMemInst(DynInstPtr &inst)
5732292SN/A{
5742292SN/A    instQueue.rescheduleMemInst(inst);
5752292SN/A}
5761681SN/A
5771681SN/Atemplate<class Impl>
5781060SN/Avoid
5792292SN/ADefaultIEW<Impl>::replayMemInst(DynInstPtr &inst)
5801060SN/A{
5812292SN/A    instQueue.replayMemInst(inst);
5822292SN/A}
5831060SN/A
5842292SN/Atemplate<class Impl>
5852292SN/Avoid
5862292SN/ADefaultIEW<Impl>::instToCommit(DynInstPtr &inst)
5872292SN/A{
5883221Sktlim@umich.edu    // This function should not be called after writebackInsts in a
5893221Sktlim@umich.edu    // single cycle.  That will cause problems with an instruction
5903221Sktlim@umich.edu    // being added to the queue to commit without being processed by
5913221Sktlim@umich.edu    // writebackInsts prior to being sent to commit.
5923221Sktlim@umich.edu
5932292SN/A    // First check the time slot that this instruction will write
5942292SN/A    // to.  If there are free write ports at the time, then go ahead
5952292SN/A    // and write the instruction to that time.  If there are not,
5962292SN/A    // keep looking back to see where's the first time there's a
5972326SN/A    // free slot.
5982292SN/A    while ((*iewQueue)[wbCycle].insts[wbNumInst]) {
5992292SN/A        ++wbNumInst;
6002820Sktlim@umich.edu        if (wbNumInst == wbWidth) {
6012292SN/A            ++wbCycle;
6022292SN/A            wbNumInst = 0;
6032292SN/A        }
6042292SN/A
6052353SN/A        assert((wbCycle * wbWidth + wbNumInst) <= wbMax);
6062292SN/A    }
6072292SN/A
6082353SN/A    DPRINTF(IEW, "Current wb cycle: %i, width: %i, numInst: %i\nwbActual:%i\n",
6092353SN/A            wbCycle, wbWidth, wbNumInst, wbCycle * wbWidth + wbNumInst);
6102292SN/A    // Add finished instruction to queue to commit.
6112292SN/A    (*iewQueue)[wbCycle].insts[wbNumInst] = inst;
6122292SN/A    (*iewQueue)[wbCycle].size++;
6132292SN/A}
6142292SN/A
6152292SN/Atemplate <class Impl>
6162292SN/Aunsigned
6172292SN/ADefaultIEW<Impl>::validInstsFromRename()
6182292SN/A{
6192292SN/A    unsigned inst_count = 0;
6202292SN/A
6212292SN/A    for (int i=0; i<fromRename->size; i++) {
6222731Sktlim@umich.edu        if (!fromRename->insts[i]->isSquashed())
6232292SN/A            inst_count++;
6242292SN/A    }
6252292SN/A
6262292SN/A    return inst_count;
6272292SN/A}
6282292SN/A
6292292SN/Atemplate<class Impl>
6302292SN/Avoid
6316221Snate@binkert.orgDefaultIEW<Impl>::skidInsert(ThreadID tid)
6322292SN/A{
6332292SN/A    DynInstPtr inst = NULL;
6342292SN/A
6352292SN/A    while (!insts[tid].empty()) {
6362292SN/A        inst = insts[tid].front();
6372292SN/A
6382292SN/A        insts[tid].pop();
6392292SN/A
6407720Sgblack@eecs.umich.edu        DPRINTF(Decode,"[tid:%i]: Inserting [sn:%lli] PC:%s into "
6412292SN/A                "dispatch skidBuffer %i\n",tid, inst->seqNum,
6427720Sgblack@eecs.umich.edu                inst->pcState(),tid);
6432292SN/A
6442292SN/A        skidBuffer[tid].push(inst);
6452292SN/A    }
6462292SN/A
6472292SN/A    assert(skidBuffer[tid].size() <= skidBufferMax &&
6482292SN/A           "Skidbuffer Exceeded Max Size");
6492292SN/A}
6502292SN/A
6512292SN/Atemplate<class Impl>
6522292SN/Aint
6532292SN/ADefaultIEW<Impl>::skidCount()
6542292SN/A{
6552292SN/A    int max=0;
6562292SN/A
6576221Snate@binkert.org    list<ThreadID>::iterator threads = activeThreads->begin();
6586221Snate@binkert.org    list<ThreadID>::iterator end = activeThreads->end();
6592292SN/A
6603867Sbinkertn@umich.edu    while (threads != end) {
6616221Snate@binkert.org        ThreadID tid = *threads++;
6623867Sbinkertn@umich.edu        unsigned thread_count = skidBuffer[tid].size();
6632292SN/A        if (max < thread_count)
6642292SN/A            max = thread_count;
6652292SN/A    }
6662292SN/A
6672292SN/A    return max;
6682292SN/A}
6692292SN/A
6702292SN/Atemplate<class Impl>
6712292SN/Abool
6722292SN/ADefaultIEW<Impl>::skidsEmpty()
6732292SN/A{
6746221Snate@binkert.org    list<ThreadID>::iterator threads = activeThreads->begin();
6756221Snate@binkert.org    list<ThreadID>::iterator end = activeThreads->end();
6762292SN/A
6773867Sbinkertn@umich.edu    while (threads != end) {
6786221Snate@binkert.org        ThreadID tid = *threads++;
6793867Sbinkertn@umich.edu
6803867Sbinkertn@umich.edu        if (!skidBuffer[tid].empty())
6812292SN/A            return false;
6822292SN/A    }
6832292SN/A
6842292SN/A    return true;
6851062SN/A}
6861062SN/A
6871681SN/Atemplate <class Impl>
6881062SN/Avoid
6892292SN/ADefaultIEW<Impl>::updateStatus()
6901062SN/A{
6912292SN/A    bool any_unblocking = false;
6921062SN/A
6936221Snate@binkert.org    list<ThreadID>::iterator threads = activeThreads->begin();
6946221Snate@binkert.org    list<ThreadID>::iterator end = activeThreads->end();
6951062SN/A
6963867Sbinkertn@umich.edu    while (threads != end) {
6976221Snate@binkert.org        ThreadID tid = *threads++;
6981062SN/A
6992292SN/A        if (dispatchStatus[tid] == Unblocking) {
7002292SN/A            any_unblocking = true;
7012292SN/A            break;
7022292SN/A        }
7032292SN/A    }
7041062SN/A
7052292SN/A    // If there are no ready instructions waiting to be scheduled by the IQ,
7062292SN/A    // and there's no stores waiting to write back, and dispatch is not
7072292SN/A    // unblocking, then there is no internal activity for the IEW stage.
7087897Shestness@cs.utexas.edu    instQueue.intInstQueueReads++;
7092292SN/A    if (_status == Active && !instQueue.hasReadyInsts() &&
7102292SN/A        !ldstQueue.willWB() && !any_unblocking) {
7112292SN/A        DPRINTF(IEW, "IEW switching to idle\n");
7121062SN/A
7132292SN/A        deactivateStage();
7141062SN/A
7152292SN/A        _status = Inactive;
7162292SN/A    } else if (_status == Inactive && (instQueue.hasReadyInsts() ||
7172292SN/A                                       ldstQueue.willWB() ||
7182292SN/A                                       any_unblocking)) {
7192292SN/A        // Otherwise there is internal activity.  Set to active.
7202292SN/A        DPRINTF(IEW, "IEW switching to active\n");
7211062SN/A
7222292SN/A        activateStage();
7231062SN/A
7242292SN/A        _status = Active;
7251062SN/A    }
7261062SN/A}
7271062SN/A
7281681SN/Atemplate <class Impl>
7291062SN/Avoid
7302292SN/ADefaultIEW<Impl>::resetEntries()
7311062SN/A{
7322292SN/A    instQueue.resetEntries();
7332292SN/A    ldstQueue.resetEntries();
7342292SN/A}
7351062SN/A
7362292SN/Atemplate <class Impl>
7372292SN/Avoid
7386221Snate@binkert.orgDefaultIEW<Impl>::readStallSignals(ThreadID tid)
7392292SN/A{
7402292SN/A    if (fromCommit->commitBlock[tid]) {
7412292SN/A        stalls[tid].commit = true;
7422292SN/A    }
7431062SN/A
7442292SN/A    if (fromCommit->commitUnblock[tid]) {
7452292SN/A        assert(stalls[tid].commit);
7462292SN/A        stalls[tid].commit = false;
7472292SN/A    }
7482292SN/A}
7492292SN/A
7502292SN/Atemplate <class Impl>
7512292SN/Abool
7526221Snate@binkert.orgDefaultIEW<Impl>::checkStall(ThreadID tid)
7532292SN/A{
7542292SN/A    bool ret_val(false);
7552292SN/A
7562292SN/A    if (stalls[tid].commit) {
7572292SN/A        DPRINTF(IEW,"[tid:%i]: Stall from Commit stage detected.\n",tid);
7582292SN/A        ret_val = true;
7592292SN/A    } else if (instQueue.isFull(tid)) {
7602292SN/A        DPRINTF(IEW,"[tid:%i]: Stall: IQ  is full.\n",tid);
7612292SN/A        ret_val = true;
7622292SN/A    } else if (ldstQueue.isFull(tid)) {
7632292SN/A        DPRINTF(IEW,"[tid:%i]: Stall: LSQ is full\n",tid);
7642292SN/A
7652292SN/A        if (ldstQueue.numLoads(tid) > 0 ) {
7662292SN/A
7672292SN/A            DPRINTF(IEW,"[tid:%i]: LSQ oldest load: [sn:%i] \n",
7682292SN/A                    tid,ldstQueue.getLoadHeadSeqNum(tid));
7692292SN/A        }
7702292SN/A
7712292SN/A        if (ldstQueue.numStores(tid) > 0) {
7722292SN/A
7732292SN/A            DPRINTF(IEW,"[tid:%i]: LSQ oldest store: [sn:%i] \n",
7742292SN/A                    tid,ldstQueue.getStoreHeadSeqNum(tid));
7752292SN/A        }
7762292SN/A
7772292SN/A        ret_val = true;
7782292SN/A    } else if (ldstQueue.isStalled(tid)) {
7792292SN/A        DPRINTF(IEW,"[tid:%i]: Stall: LSQ stall detected.\n",tid);
7802292SN/A        ret_val = true;
7812292SN/A    }
7822292SN/A
7832292SN/A    return ret_val;
7842292SN/A}
7852292SN/A
7862292SN/Atemplate <class Impl>
7872292SN/Avoid
7886221Snate@binkert.orgDefaultIEW<Impl>::checkSignalsAndUpdate(ThreadID tid)
7892292SN/A{
7902292SN/A    // Check if there's a squash signal, squash if there is
7912292SN/A    // Check stall signals, block if there is.
7922292SN/A    // If status was Blocked
7932292SN/A    //     if so then go to unblocking
7942292SN/A    // If status was Squashing
7952292SN/A    //     check if squashing is not high.  Switch to running this cycle.
7962292SN/A
7972292SN/A    readStallSignals(tid);
7982292SN/A
7992292SN/A    if (fromCommit->commitInfo[tid].squash) {
8002292SN/A        squash(tid);
8012292SN/A
8022292SN/A        if (dispatchStatus[tid] == Blocked ||
8032292SN/A            dispatchStatus[tid] == Unblocking) {
8042292SN/A            toRename->iewUnblock[tid] = true;
8052292SN/A            wroteToTimeBuffer = true;
8062292SN/A        }
8072292SN/A
8082292SN/A        dispatchStatus[tid] = Squashing;
8092292SN/A        fetchRedirect[tid] = false;
8102292SN/A        return;
8112292SN/A    }
8122292SN/A
8132292SN/A    if (fromCommit->commitInfo[tid].robSquashing) {
8142702Sktlim@umich.edu        DPRINTF(IEW, "[tid:%i]: ROB is still squashing.\n", tid);
8152292SN/A
8162292SN/A        dispatchStatus[tid] = Squashing;
8172702Sktlim@umich.edu        emptyRenameInsts(tid);
8182702Sktlim@umich.edu        wroteToTimeBuffer = true;
8192292SN/A        return;
8202292SN/A    }
8212292SN/A
8222292SN/A    if (checkStall(tid)) {
8232292SN/A        block(tid);
8242292SN/A        dispatchStatus[tid] = Blocked;
8252292SN/A        return;
8262292SN/A    }
8272292SN/A
8282292SN/A    if (dispatchStatus[tid] == Blocked) {
8292292SN/A        // Status from previous cycle was blocked, but there are no more stall
8302292SN/A        // conditions.  Switch over to unblocking.
8312292SN/A        DPRINTF(IEW, "[tid:%i]: Done blocking, switching to unblocking.\n",
8322292SN/A                tid);
8332292SN/A
8342292SN/A        dispatchStatus[tid] = Unblocking;
8352292SN/A
8362292SN/A        unblock(tid);
8372292SN/A
8382292SN/A        return;
8392292SN/A    }
8402292SN/A
8412292SN/A    if (dispatchStatus[tid] == Squashing) {
8422292SN/A        // Switch status to running if rename isn't being told to block or
8432292SN/A        // squash this cycle.
8442292SN/A        DPRINTF(IEW, "[tid:%i]: Done squashing, switching to running.\n",
8452292SN/A                tid);
8462292SN/A
8472292SN/A        dispatchStatus[tid] = Running;
8482292SN/A
8492292SN/A        return;
8502292SN/A    }
8512292SN/A}
8522292SN/A
8532292SN/Atemplate <class Impl>
8542292SN/Avoid
8552292SN/ADefaultIEW<Impl>::sortInsts()
8562292SN/A{
8572292SN/A    int insts_from_rename = fromRename->size;
8582326SN/A#ifdef DEBUG
8596221Snate@binkert.org    for (ThreadID tid = 0; tid < numThreads; tid++)
8606221Snate@binkert.org        assert(insts[tid].empty());
8612326SN/A#endif
8622292SN/A    for (int i = 0; i < insts_from_rename; ++i) {
8632292SN/A        insts[fromRename->insts[i]->threadNumber].push(fromRename->insts[i]);
8642292SN/A    }
8652292SN/A}
8662292SN/A
8672292SN/Atemplate <class Impl>
8682292SN/Avoid
8696221Snate@binkert.orgDefaultIEW<Impl>::emptyRenameInsts(ThreadID tid)
8702702Sktlim@umich.edu{
8714632Sgblack@eecs.umich.edu    DPRINTF(IEW, "[tid:%i]: Removing incoming rename instructions\n", tid);
8722935Sksewell@umich.edu
8732702Sktlim@umich.edu    while (!insts[tid].empty()) {
8742935Sksewell@umich.edu
8752702Sktlim@umich.edu        if (insts[tid].front()->isLoad() ||
8762702Sktlim@umich.edu            insts[tid].front()->isStore() ) {
8772702Sktlim@umich.edu            toRename->iewInfo[tid].dispatchedToLSQ++;
8782702Sktlim@umich.edu        }
8792702Sktlim@umich.edu
8802702Sktlim@umich.edu        toRename->iewInfo[tid].dispatched++;
8812702Sktlim@umich.edu
8822702Sktlim@umich.edu        insts[tid].pop();
8832702Sktlim@umich.edu    }
8842702Sktlim@umich.edu}
8852702Sktlim@umich.edu
8862702Sktlim@umich.edutemplate <class Impl>
8872702Sktlim@umich.eduvoid
8882292SN/ADefaultIEW<Impl>::wakeCPU()
8892292SN/A{
8902292SN/A    cpu->wakeCPU();
8912292SN/A}
8922292SN/A
8932292SN/Atemplate <class Impl>
8942292SN/Avoid
8952292SN/ADefaultIEW<Impl>::activityThisCycle()
8962292SN/A{
8972292SN/A    DPRINTF(Activity, "Activity this cycle.\n");
8982292SN/A    cpu->activityThisCycle();
8992292SN/A}
9002292SN/A
9012292SN/Atemplate <class Impl>
9022292SN/Ainline void
9032292SN/ADefaultIEW<Impl>::activateStage()
9042292SN/A{
9052292SN/A    DPRINTF(Activity, "Activating stage.\n");
9062733Sktlim@umich.edu    cpu->activateStage(O3CPU::IEWIdx);
9072292SN/A}
9082292SN/A
9092292SN/Atemplate <class Impl>
9102292SN/Ainline void
9112292SN/ADefaultIEW<Impl>::deactivateStage()
9122292SN/A{
9132292SN/A    DPRINTF(Activity, "Deactivating stage.\n");
9142733Sktlim@umich.edu    cpu->deactivateStage(O3CPU::IEWIdx);
9152292SN/A}
9162292SN/A
9172292SN/Atemplate<class Impl>
9182292SN/Avoid
9196221Snate@binkert.orgDefaultIEW<Impl>::dispatch(ThreadID tid)
9202292SN/A{
9212292SN/A    // If status is Running or idle,
9222292SN/A    //     call dispatchInsts()
9232292SN/A    // If status is Unblocking,
9242292SN/A    //     buffer any instructions coming from rename
9252292SN/A    //     continue trying to empty skid buffer
9262292SN/A    //     check if stall conditions have passed
9272292SN/A
9282292SN/A    if (dispatchStatus[tid] == Blocked) {
9292292SN/A        ++iewBlockCycles;
9302292SN/A
9312292SN/A    } else if (dispatchStatus[tid] == Squashing) {
9322292SN/A        ++iewSquashCycles;
9332292SN/A    }
9342292SN/A
9352292SN/A    // Dispatch should try to dispatch as many instructions as its bandwidth
9362292SN/A    // will allow, as long as it is not currently blocked.
9372292SN/A    if (dispatchStatus[tid] == Running ||
9382292SN/A        dispatchStatus[tid] == Idle) {
9392292SN/A        DPRINTF(IEW, "[tid:%i] Not blocked, so attempting to run "
9402292SN/A                "dispatch.\n", tid);
9412292SN/A
9422292SN/A        dispatchInsts(tid);
9432292SN/A    } else if (dispatchStatus[tid] == Unblocking) {
9442292SN/A        // Make sure that the skid buffer has something in it if the
9452292SN/A        // status is unblocking.
9462292SN/A        assert(!skidsEmpty());
9472292SN/A
9482292SN/A        // If the status was unblocking, then instructions from the skid
9492292SN/A        // buffer were used.  Remove those instructions and handle
9502292SN/A        // the rest of unblocking.
9512292SN/A        dispatchInsts(tid);
9522292SN/A
9532292SN/A        ++iewUnblockCycles;
9542292SN/A
9555215Sgblack@eecs.umich.edu        if (validInstsFromRename()) {
9562292SN/A            // Add the current inputs to the skid buffer so they can be
9572292SN/A            // reprocessed when this stage unblocks.
9582292SN/A            skidInsert(tid);
9592292SN/A        }
9602292SN/A
9612292SN/A        unblock(tid);
9622292SN/A    }
9632292SN/A}
9642292SN/A
9652292SN/Atemplate <class Impl>
9662292SN/Avoid
9676221Snate@binkert.orgDefaultIEW<Impl>::dispatchInsts(ThreadID tid)
9682292SN/A{
9692292SN/A    // Obtain instructions from skid buffer if unblocking, or queue from rename
9702292SN/A    // otherwise.
9712292SN/A    std::queue<DynInstPtr> &insts_to_dispatch =
9722292SN/A        dispatchStatus[tid] == Unblocking ?
9732292SN/A        skidBuffer[tid] : insts[tid];
9742292SN/A
9752292SN/A    int insts_to_add = insts_to_dispatch.size();
9762292SN/A
9772292SN/A    DynInstPtr inst;
9782292SN/A    bool add_to_iq = false;
9792292SN/A    int dis_num_inst = 0;
9802292SN/A
9812292SN/A    // Loop through the instructions, putting them in the instruction
9822292SN/A    // queue.
9832292SN/A    for ( ; dis_num_inst < insts_to_add &&
9842820Sktlim@umich.edu              dis_num_inst < dispatchWidth;
9852292SN/A          ++dis_num_inst)
9862292SN/A    {
9872292SN/A        inst = insts_to_dispatch.front();
9882292SN/A
9892292SN/A        if (dispatchStatus[tid] == Unblocking) {
9902292SN/A            DPRINTF(IEW, "[tid:%i]: Issue: Examining instruction from skid "
9912292SN/A                    "buffer\n", tid);
9922292SN/A        }
9932292SN/A
9942292SN/A        // Make sure there's a valid instruction there.
9952292SN/A        assert(inst);
9962292SN/A
9977720Sgblack@eecs.umich.edu        DPRINTF(IEW, "[tid:%i]: Issue: Adding PC %s [sn:%lli] [tid:%i] to "
9982292SN/A                "IQ.\n",
9997720Sgblack@eecs.umich.edu                tid, inst->pcState(), inst->seqNum, inst->threadNumber);
10002292SN/A
10012292SN/A        // Be sure to mark these instructions as ready so that the
10022292SN/A        // commit stage can go ahead and execute them, and mark
10032292SN/A        // them as issued so the IQ doesn't reprocess them.
10042292SN/A
10052292SN/A        // Check for squashed instructions.
10062292SN/A        if (inst->isSquashed()) {
10072292SN/A            DPRINTF(IEW, "[tid:%i]: Issue: Squashed instruction encountered, "
10082292SN/A                    "not adding to IQ.\n", tid);
10092292SN/A
10102292SN/A            ++iewDispSquashedInsts;
10112292SN/A
10122292SN/A            insts_to_dispatch.pop();
10132292SN/A
10142292SN/A            //Tell Rename That An Instruction has been processed
10152292SN/A            if (inst->isLoad() || inst->isStore()) {
10162292SN/A                toRename->iewInfo[tid].dispatchedToLSQ++;
10172292SN/A            }
10182292SN/A            toRename->iewInfo[tid].dispatched++;
10192292SN/A
10202292SN/A            continue;
10212292SN/A        }
10222292SN/A
10232292SN/A        // Check for full conditions.
10242292SN/A        if (instQueue.isFull(tid)) {
10252292SN/A            DPRINTF(IEW, "[tid:%i]: Issue: IQ has become full.\n", tid);
10262292SN/A
10272292SN/A            // Call function to start blocking.
10282292SN/A            block(tid);
10292292SN/A
10302292SN/A            // Set unblock to false. Special case where we are using
10312292SN/A            // skidbuffer (unblocking) instructions but then we still
10322292SN/A            // get full in the IQ.
10332292SN/A            toRename->iewUnblock[tid] = false;
10342292SN/A
10352292SN/A            ++iewIQFullEvents;
10362292SN/A            break;
10372292SN/A        } else if (ldstQueue.isFull(tid)) {
10382292SN/A            DPRINTF(IEW, "[tid:%i]: Issue: LSQ has become full.\n",tid);
10392292SN/A
10402292SN/A            // Call function to start blocking.
10412292SN/A            block(tid);
10422292SN/A
10432292SN/A            // Set unblock to false. Special case where we are using
10442292SN/A            // skidbuffer (unblocking) instructions but then we still
10452292SN/A            // get full in the IQ.
10462292SN/A            toRename->iewUnblock[tid] = false;
10472292SN/A
10482292SN/A            ++iewLSQFullEvents;
10492292SN/A            break;
10502292SN/A        }
10512292SN/A
10522292SN/A        // Otherwise issue the instruction just fine.
10532292SN/A        if (inst->isLoad()) {
10542292SN/A            DPRINTF(IEW, "[tid:%i]: Issue: Memory instruction "
10552292SN/A                    "encountered, adding to LSQ.\n", tid);
10562292SN/A
10572292SN/A            // Reserve a spot in the load store queue for this
10582292SN/A            // memory access.
10592292SN/A            ldstQueue.insertLoad(inst);
10602292SN/A
10612292SN/A            ++iewDispLoadInsts;
10622292SN/A
10632292SN/A            add_to_iq = true;
10642292SN/A
10652292SN/A            toRename->iewInfo[tid].dispatchedToLSQ++;
10662292SN/A        } else if (inst->isStore()) {
10672292SN/A            DPRINTF(IEW, "[tid:%i]: Issue: Memory instruction "
10682292SN/A                    "encountered, adding to LSQ.\n", tid);
10692292SN/A
10702292SN/A            ldstQueue.insertStore(inst);
10712292SN/A
10722292SN/A            ++iewDispStoreInsts;
10732292SN/A
10742336SN/A            if (inst->isStoreConditional()) {
10752336SN/A                // Store conditionals need to be set as "canCommit()"
10762336SN/A                // so that commit can process them when they reach the
10772336SN/A                // head of commit.
10782348SN/A                // @todo: This is somewhat specific to Alpha.
10792292SN/A                inst->setCanCommit();
10802292SN/A                instQueue.insertNonSpec(inst);
10812292SN/A                add_to_iq = false;
10822292SN/A
10832292SN/A                ++iewDispNonSpecInsts;
10842292SN/A            } else {
10852292SN/A                add_to_iq = true;
10862292SN/A            }
10872292SN/A
10882292SN/A            toRename->iewInfo[tid].dispatchedToLSQ++;
10892292SN/A        } else if (inst->isMemBarrier() || inst->isWriteBarrier()) {
10902326SN/A            // Same as non-speculative stores.
10912292SN/A            inst->setCanCommit();
10922292SN/A            instQueue.insertBarrier(inst);
10932292SN/A            add_to_iq = false;
10942292SN/A        } else if (inst->isNop()) {
10952292SN/A            DPRINTF(IEW, "[tid:%i]: Issue: Nop instruction encountered, "
10962292SN/A                    "skipping.\n", tid);
10972292SN/A
10982292SN/A            inst->setIssued();
10992292SN/A            inst->setExecuted();
11002292SN/A            inst->setCanCommit();
11012292SN/A
11022326SN/A            instQueue.recordProducer(inst);
11032292SN/A
11042727Sktlim@umich.edu            iewExecutedNop[tid]++;
11052301SN/A
11062292SN/A            add_to_iq = false;
11072292SN/A        } else if (inst->isExecuted()) {
11082292SN/A            assert(0 && "Instruction shouldn't be executed.\n");
11092292SN/A            DPRINTF(IEW, "Issue: Executed branch encountered, "
11102292SN/A                    "skipping.\n");
11112292SN/A
11122292SN/A            inst->setIssued();
11132292SN/A            inst->setCanCommit();
11142292SN/A
11152326SN/A            instQueue.recordProducer(inst);
11162292SN/A
11172292SN/A            add_to_iq = false;
11182292SN/A        } else {
11192292SN/A            add_to_iq = true;
11202292SN/A        }
11214033Sktlim@umich.edu        if (inst->isNonSpeculative()) {
11224033Sktlim@umich.edu            DPRINTF(IEW, "[tid:%i]: Issue: Nonspeculative instruction "
11234033Sktlim@umich.edu                    "encountered, skipping.\n", tid);
11244033Sktlim@umich.edu
11254033Sktlim@umich.edu            // Same as non-speculative stores.
11264033Sktlim@umich.edu            inst->setCanCommit();
11274033Sktlim@umich.edu
11284033Sktlim@umich.edu            // Specifically insert it as nonspeculative.
11294033Sktlim@umich.edu            instQueue.insertNonSpec(inst);
11304033Sktlim@umich.edu
11314033Sktlim@umich.edu            ++iewDispNonSpecInsts;
11324033Sktlim@umich.edu
11334033Sktlim@umich.edu            add_to_iq = false;
11344033Sktlim@umich.edu        }
11352292SN/A
11362292SN/A        // If the instruction queue is not full, then add the
11372292SN/A        // instruction.
11382292SN/A        if (add_to_iq) {
11392292SN/A            instQueue.insert(inst);
11402292SN/A        }
11412292SN/A
11422292SN/A        insts_to_dispatch.pop();
11432292SN/A
11442292SN/A        toRename->iewInfo[tid].dispatched++;
11452292SN/A
11462292SN/A        ++iewDispatchedInsts;
11478471SGiacomo.Gabrielli@arm.com
11488471SGiacomo.Gabrielli@arm.com#if TRACING_ON
11499046SAli.Saidi@ARM.com        inst->dispatchTick = curTick() - inst->fetchTick;
11508471SGiacomo.Gabrielli@arm.com#endif
11512292SN/A    }
11522292SN/A
11532292SN/A    if (!insts_to_dispatch.empty()) {
11542935Sksewell@umich.edu        DPRINTF(IEW,"[tid:%i]: Issue: Bandwidth Full. Blocking.\n", tid);
11552292SN/A        block(tid);
11562292SN/A        toRename->iewUnblock[tid] = false;
11572292SN/A    }
11582292SN/A
11592292SN/A    if (dispatchStatus[tid] == Idle && dis_num_inst) {
11602292SN/A        dispatchStatus[tid] = Running;
11612292SN/A
11622292SN/A        updatedQueues = true;
11632292SN/A    }
11642292SN/A
11652292SN/A    dis_num_inst = 0;
11662292SN/A}
11672292SN/A
11682292SN/Atemplate <class Impl>
11692292SN/Avoid
11702292SN/ADefaultIEW<Impl>::printAvailableInsts()
11712292SN/A{
11722292SN/A    int inst = 0;
11732292SN/A
11742980Sgblack@eecs.umich.edu    std::cout << "Available Instructions: ";
11752292SN/A
11762292SN/A    while (fromIssue->insts[inst]) {
11772292SN/A
11782980Sgblack@eecs.umich.edu        if (inst%3==0) std::cout << "\n\t";
11792292SN/A
11807720Sgblack@eecs.umich.edu        std::cout << "PC: " << fromIssue->insts[inst]->pcState()
11812292SN/A             << " TN: " << fromIssue->insts[inst]->threadNumber
11822292SN/A             << " SN: " << fromIssue->insts[inst]->seqNum << " | ";
11832292SN/A
11842292SN/A        inst++;
11852292SN/A
11862292SN/A    }
11872292SN/A
11882980Sgblack@eecs.umich.edu    std::cout << "\n";
11892292SN/A}
11902292SN/A
11912292SN/Atemplate <class Impl>
11922292SN/Avoid
11932292SN/ADefaultIEW<Impl>::executeInsts()
11942292SN/A{
11952292SN/A    wbNumInst = 0;
11962292SN/A    wbCycle = 0;
11972292SN/A
11986221Snate@binkert.org    list<ThreadID>::iterator threads = activeThreads->begin();
11996221Snate@binkert.org    list<ThreadID>::iterator end = activeThreads->end();
12002292SN/A
12013867Sbinkertn@umich.edu    while (threads != end) {
12026221Snate@binkert.org        ThreadID tid = *threads++;
12032292SN/A        fetchRedirect[tid] = false;
12042292SN/A    }
12052292SN/A
12062698Sktlim@umich.edu    // Uncomment this if you want to see all available instructions.
12077599Sminkyu.jeong@arm.com    // @todo This doesn't actually work anymore, we should fix it.
12082698Sktlim@umich.edu//    printAvailableInsts();
12091062SN/A
12101062SN/A    // Execute/writeback any instructions that are available.
12112333SN/A    int insts_to_execute = fromIssue->size;
12122292SN/A    int inst_num = 0;
12132333SN/A    for (; inst_num < insts_to_execute;
12142326SN/A          ++inst_num) {
12151062SN/A
12162292SN/A        DPRINTF(IEW, "Execute: Executing instructions from IQ.\n");
12171062SN/A
12182333SN/A        DynInstPtr inst = instQueue.getInstToExecute();
12191062SN/A
12207720Sgblack@eecs.umich.edu        DPRINTF(IEW, "Execute: Processing PC %s, [tid:%i] [sn:%i].\n",
12217720Sgblack@eecs.umich.edu                inst->pcState(), inst->threadNumber,inst->seqNum);
12221062SN/A
12231062SN/A        // Check if the instruction is squashed; if so then skip it
12241062SN/A        if (inst->isSquashed()) {
12258315Sgeoffrey.blake@arm.com            DPRINTF(IEW, "Execute: Instruction was squashed. PC: %s, [tid:%i]"
12268315Sgeoffrey.blake@arm.com                         " [sn:%i]\n", inst->pcState(), inst->threadNumber,
12278315Sgeoffrey.blake@arm.com                         inst->seqNum);
12281062SN/A
12291062SN/A            // Consider this instruction executed so that commit can go
12301062SN/A            // ahead and retire the instruction.
12311062SN/A            inst->setExecuted();
12321062SN/A
12332292SN/A            // Not sure if I should set this here or just let commit try to
12342292SN/A            // commit any squashed instructions.  I like the latter a bit more.
12352292SN/A            inst->setCanCommit();
12361062SN/A
12371062SN/A            ++iewExecSquashedInsts;
12381062SN/A
12392820Sktlim@umich.edu            decrWb(inst->seqNum);
12401062SN/A            continue;
12411062SN/A        }
12421062SN/A
12432292SN/A        Fault fault = NoFault;
12441062SN/A
12451062SN/A        // Execute instruction.
12461062SN/A        // Note that if the instruction faults, it will be handled
12471062SN/A        // at the commit stage.
12487850SMatt.Horsnell@arm.com        if (inst->isMemRef()) {
12492292SN/A            DPRINTF(IEW, "Execute: Calculating address for memory "
12501062SN/A                    "reference.\n");
12511062SN/A
12521062SN/A            // Tell the LDSTQ to execute this instruction (if it is a load).
12531062SN/A            if (inst->isLoad()) {
12542292SN/A                // Loads will mark themselves as executed, and their writeback
12552292SN/A                // event adds the instruction to the queue to commit
12562292SN/A                fault = ldstQueue.executeLoad(inst);
12577944SGiacomo.Gabrielli@arm.com
12587944SGiacomo.Gabrielli@arm.com                if (inst->isTranslationDelayed() &&
12597944SGiacomo.Gabrielli@arm.com                    fault == NoFault) {
12607944SGiacomo.Gabrielli@arm.com                    // A hw page table walk is currently going on; the
12617944SGiacomo.Gabrielli@arm.com                    // instruction must be deferred.
12627944SGiacomo.Gabrielli@arm.com                    DPRINTF(IEW, "Execute: Delayed translation, deferring "
12637944SGiacomo.Gabrielli@arm.com                            "load.\n");
12647944SGiacomo.Gabrielli@arm.com                    instQueue.deferMemInst(inst);
12657944SGiacomo.Gabrielli@arm.com                    continue;
12667944SGiacomo.Gabrielli@arm.com                }
12677944SGiacomo.Gabrielli@arm.com
12687850SMatt.Horsnell@arm.com                if (inst->isDataPrefetch() || inst->isInstPrefetch()) {
12698073SAli.Saidi@ARM.com                    inst->fault = NoFault;
12707850SMatt.Horsnell@arm.com                }
12711062SN/A            } else if (inst->isStore()) {
12722367SN/A                fault = ldstQueue.executeStore(inst);
12731062SN/A
12747944SGiacomo.Gabrielli@arm.com                if (inst->isTranslationDelayed() &&
12757944SGiacomo.Gabrielli@arm.com                    fault == NoFault) {
12767944SGiacomo.Gabrielli@arm.com                    // A hw page table walk is currently going on; the
12777944SGiacomo.Gabrielli@arm.com                    // instruction must be deferred.
12787944SGiacomo.Gabrielli@arm.com                    DPRINTF(IEW, "Execute: Delayed translation, deferring "
12797944SGiacomo.Gabrielli@arm.com                            "store.\n");
12807944SGiacomo.Gabrielli@arm.com                    instQueue.deferMemInst(inst);
12817944SGiacomo.Gabrielli@arm.com                    continue;
12827944SGiacomo.Gabrielli@arm.com                }
12837944SGiacomo.Gabrielli@arm.com
12842292SN/A                // If the store had a fault then it may not have a mem req
12857782Sminkyu.jeong@arm.com                if (fault != NoFault || inst->readPredicate() == false ||
12867782Sminkyu.jeong@arm.com                        !inst->isStoreConditional()) {
12877782Sminkyu.jeong@arm.com                    // If the instruction faulted, then we need to send it along
12887782Sminkyu.jeong@arm.com                    // to commit without the instruction completing.
12892367SN/A                    // Send this instruction to commit, also make sure iew stage
12902367SN/A                    // realizes there is activity.
12912367SN/A                    inst->setExecuted();
12922367SN/A                    instToCommit(inst);
12932367SN/A                    activityThisCycle();
12942292SN/A                }
12952326SN/A
12962326SN/A                // Store conditionals will mark themselves as
12972326SN/A                // executed, and their writeback event will add the
12982326SN/A                // instruction to the queue to commit.
12991062SN/A            } else {
13002292SN/A                panic("Unexpected memory type!\n");
13011062SN/A            }
13021062SN/A
13031062SN/A        } else {
13047847Sminkyu.jeong@arm.com            // If the instruction has already faulted, then skip executing it.
13057847Sminkyu.jeong@arm.com            // Such case can happen when it faulted during ITLB translation.
13067847Sminkyu.jeong@arm.com            // If we execute the instruction (even if it's a nop) the fault
13077847Sminkyu.jeong@arm.com            // will be replaced and we will lose it.
13087847Sminkyu.jeong@arm.com            if (inst->getFault() == NoFault) {
13097847Sminkyu.jeong@arm.com                inst->execute();
13107848SAli.Saidi@ARM.com                if (inst->readPredicate() == false)
13117848SAli.Saidi@ARM.com                    inst->forwardOldRegs();
13127847Sminkyu.jeong@arm.com            }
13131062SN/A
13142292SN/A            inst->setExecuted();
13152292SN/A
13162292SN/A            instToCommit(inst);
13171062SN/A        }
13181062SN/A
13192301SN/A        updateExeInstStats(inst);
13201681SN/A
13212326SN/A        // Check if branch prediction was correct, if not then we need
13222326SN/A        // to tell commit to squash in flight instructions.  Only
13232326SN/A        // handle this if there hasn't already been something that
13242107SN/A        // redirects fetch in this group of instructions.
13251681SN/A
13262292SN/A        // This probably needs to prioritize the redirects if a different
13272292SN/A        // scheduler is used.  Currently the scheduler schedules the oldest
13282292SN/A        // instruction first, so the branch resolution order will be correct.
13296221Snate@binkert.org        ThreadID tid = inst->threadNumber;
13301062SN/A
13313732Sktlim@umich.edu        if (!fetchRedirect[tid] ||
13327852SMatt.Horsnell@arm.com            !toCommit->squash[tid] ||
13333732Sktlim@umich.edu            toCommit->squashedSeqNum[tid] > inst->seqNum) {
13341062SN/A
13357856SMatt.Horsnell@arm.com            // Prevent testing for misprediction on load instructions,
13367856SMatt.Horsnell@arm.com            // that have not been executed.
13377856SMatt.Horsnell@arm.com            bool loadNotExecuted = !inst->isExecuted() && inst->isLoad();
13387856SMatt.Horsnell@arm.com
13397856SMatt.Horsnell@arm.com            if (inst->mispredicted() && !loadNotExecuted) {
13402292SN/A                fetchRedirect[tid] = true;
13411062SN/A
13422292SN/A                DPRINTF(IEW, "Execute: Branch mispredict detected.\n");
13438674Snilay@cs.wisc.edu                DPRINTF(IEW, "Predicted target was PC: %s.\n",
13448674Snilay@cs.wisc.edu                        inst->readPredTarg());
13457720Sgblack@eecs.umich.edu                DPRINTF(IEW, "Execute: Redirecting fetch to PC: %s.\n",
13468674Snilay@cs.wisc.edu                        inst->pcState());
13471062SN/A                // If incorrect, then signal the ROB that it must be squashed.
13482292SN/A                squashDueToBranch(inst, tid);
13491062SN/A
13503795Sgblack@eecs.umich.edu                if (inst->readPredTaken()) {
13511062SN/A                    predictedTakenIncorrect++;
13522292SN/A                } else {
13532292SN/A                    predictedNotTakenIncorrect++;
13541062SN/A                }
13552292SN/A            } else if (ldstQueue.violation(tid)) {
13564033Sktlim@umich.edu                assert(inst->isMemRef());
13572326SN/A                // If there was an ordering violation, then get the
13582326SN/A                // DynInst that caused the violation.  Note that this
13592292SN/A                // clears the violation signal.
13602292SN/A                DynInstPtr violator;
13612292SN/A                violator = ldstQueue.getMemDepViolator(tid);
13621062SN/A
13637720Sgblack@eecs.umich.edu                DPRINTF(IEW, "LDSTQ detected a violation. Violator PC: %s "
13647720Sgblack@eecs.umich.edu                        "[sn:%lli], inst PC: %s [sn:%lli]. Addr is: %#x.\n",
13657720Sgblack@eecs.umich.edu                        violator->pcState(), violator->seqNum,
13667720Sgblack@eecs.umich.edu                        inst->pcState(), inst->seqNum, inst->physEffAddr);
13677720Sgblack@eecs.umich.edu
13683732Sktlim@umich.edu                fetchRedirect[tid] = true;
13693732Sktlim@umich.edu
13701062SN/A                // Tell the instruction queue that a violation has occured.
13711062SN/A                instQueue.violation(inst, violator);
13721062SN/A
13731062SN/A                // Squash.
13748513SGiacomo.Gabrielli@arm.com                squashDueToMemOrder(violator, tid);
13751062SN/A
13761062SN/A                ++memOrderViolationEvents;
13772292SN/A            } else if (ldstQueue.loadBlocked(tid) &&
13782292SN/A                       !ldstQueue.isLoadBlockedHandled(tid)) {
13792292SN/A                fetchRedirect[tid] = true;
13802292SN/A
13812292SN/A                DPRINTF(IEW, "Load operation couldn't execute because the "
13827720Sgblack@eecs.umich.edu                        "memory system is blocked.  PC: %s [sn:%lli]\n",
13837720Sgblack@eecs.umich.edu                        inst->pcState(), inst->seqNum);
13842292SN/A
13852292SN/A                squashDueToMemBlocked(inst, tid);
13861062SN/A            }
13874033Sktlim@umich.edu        } else {
13884033Sktlim@umich.edu            // Reset any state associated with redirects that will not
13894033Sktlim@umich.edu            // be used.
13904033Sktlim@umich.edu            if (ldstQueue.violation(tid)) {
13914033Sktlim@umich.edu                assert(inst->isMemRef());
13924033Sktlim@umich.edu
13934033Sktlim@umich.edu                DynInstPtr violator = ldstQueue.getMemDepViolator(tid);
13944033Sktlim@umich.edu
13954033Sktlim@umich.edu                DPRINTF(IEW, "LDSTQ detected a violation.  Violator PC: "
13967720Sgblack@eecs.umich.edu                        "%s, inst PC: %s.  Addr is: %#x.\n",
13977720Sgblack@eecs.umich.edu                        violator->pcState(), inst->pcState(),
13987720Sgblack@eecs.umich.edu                        inst->physEffAddr);
13994033Sktlim@umich.edu                DPRINTF(IEW, "Violation will not be handled because "
14004033Sktlim@umich.edu                        "already squashing\n");
14014033Sktlim@umich.edu
14024033Sktlim@umich.edu                ++memOrderViolationEvents;
14034033Sktlim@umich.edu            }
14044033Sktlim@umich.edu            if (ldstQueue.loadBlocked(tid) &&
14054033Sktlim@umich.edu                !ldstQueue.isLoadBlockedHandled(tid)) {
14064033Sktlim@umich.edu                DPRINTF(IEW, "Load operation couldn't execute because the "
14077720Sgblack@eecs.umich.edu                        "memory system is blocked.  PC: %s [sn:%lli]\n",
14087720Sgblack@eecs.umich.edu                        inst->pcState(), inst->seqNum);
14094033Sktlim@umich.edu                DPRINTF(IEW, "Blocked load will not be handled because "
14104033Sktlim@umich.edu                        "already squashing\n");
14114033Sktlim@umich.edu
14124033Sktlim@umich.edu                ldstQueue.setLoadBlockedHandled(tid);
14134033Sktlim@umich.edu            }
14144033Sktlim@umich.edu
14151062SN/A        }
14161062SN/A    }
14172292SN/A
14182348SN/A    // Update and record activity if we processed any instructions.
14192292SN/A    if (inst_num) {
14202292SN/A        if (exeStatus == Idle) {
14212292SN/A            exeStatus = Running;
14222292SN/A        }
14232292SN/A
14242292SN/A        updatedQueues = true;
14252292SN/A
14262292SN/A        cpu->activityThisCycle();
14272292SN/A    }
14282292SN/A
14292292SN/A    // Need to reset this in case a writeback event needs to write into the
14302292SN/A    // iew queue.  That way the writeback event will write into the correct
14312292SN/A    // spot in the queue.
14322292SN/A    wbNumInst = 0;
14337852SMatt.Horsnell@arm.com
14342107SN/A}
14352107SN/A
14362292SN/Atemplate <class Impl>
14372107SN/Avoid
14382292SN/ADefaultIEW<Impl>::writebackInsts()
14392107SN/A{
14402326SN/A    // Loop through the head of the time buffer and wake any
14412326SN/A    // dependents.  These instructions are about to write back.  Also
14422326SN/A    // mark scoreboard that this instruction is finally complete.
14432326SN/A    // Either have IEW have direct access to scoreboard, or have this
14442326SN/A    // as part of backwards communication.
14453958Sgblack@eecs.umich.edu    for (int inst_num = 0; inst_num < wbWidth &&
14462292SN/A             toCommit->insts[inst_num]; inst_num++) {
14472107SN/A        DynInstPtr inst = toCommit->insts[inst_num];
14486221Snate@binkert.org        ThreadID tid = inst->threadNumber;
14492107SN/A
14507720Sgblack@eecs.umich.edu        DPRINTF(IEW, "Sending instructions to commit, [sn:%lli] PC %s.\n",
14517720Sgblack@eecs.umich.edu                inst->seqNum, inst->pcState());
14522107SN/A
14532301SN/A        iewInstsToCommit[tid]++;
14542301SN/A
14552292SN/A        // Some instructions will be sent to commit without having
14562292SN/A        // executed because they need commit to handle them.
14572292SN/A        // E.g. Uncached loads have not actually executed when they
14582292SN/A        // are first sent to commit.  Instead commit must tell the LSQ
14592292SN/A        // when it's ready to execute the uncached load.
14602367SN/A        if (!inst->isSquashed() && inst->isExecuted() && inst->getFault() == NoFault) {
14612301SN/A            int dependents = instQueue.wakeDependents(inst);
14622107SN/A
14632292SN/A            for (int i = 0; i < inst->numDestRegs(); i++) {
14642292SN/A                //mark as Ready
14652292SN/A                DPRINTF(IEW,"Setting Destination Register %i\n",
14662292SN/A                        inst->renamedDestRegIdx(i));
14672292SN/A                scoreboard->setReg(inst->renamedDestRegIdx(i));
14682107SN/A            }
14692301SN/A
14702348SN/A            if (dependents) {
14712348SN/A                producerInst[tid]++;
14722348SN/A                consumerInst[tid]+= dependents;
14732348SN/A            }
14742326SN/A            writebackCount[tid]++;
14752107SN/A        }
14762820Sktlim@umich.edu
14772820Sktlim@umich.edu        decrWb(inst->seqNum);
14782107SN/A    }
14791060SN/A}
14801060SN/A
14811681SN/Atemplate<class Impl>
14821060SN/Avoid
14832292SN/ADefaultIEW<Impl>::tick()
14841060SN/A{
14852292SN/A    wbNumInst = 0;
14862292SN/A    wbCycle = 0;
14871060SN/A
14882292SN/A    wroteToTimeBuffer = false;
14892292SN/A    updatedQueues = false;
14901060SN/A
14912292SN/A    sortInsts();
14921060SN/A
14932326SN/A    // Free function units marked as being freed this cycle.
14942326SN/A    fuPool->processFreeUnits();
14951062SN/A
14966221Snate@binkert.org    list<ThreadID>::iterator threads = activeThreads->begin();
14976221Snate@binkert.org    list<ThreadID>::iterator end = activeThreads->end();
14981060SN/A
14992326SN/A    // Check stall and squash signals, dispatch any instructions.
15003867Sbinkertn@umich.edu    while (threads != end) {
15016221Snate@binkert.org        ThreadID tid = *threads++;
15021060SN/A
15032292SN/A        DPRINTF(IEW,"Issue: Processing [tid:%i]\n",tid);
15041060SN/A
15052292SN/A        checkSignalsAndUpdate(tid);
15062292SN/A        dispatch(tid);
15071060SN/A    }
15081060SN/A
15092292SN/A    if (exeStatus != Squashing) {
15102292SN/A        executeInsts();
15111060SN/A
15122292SN/A        writebackInsts();
15132292SN/A
15142292SN/A        // Have the instruction queue try to schedule any ready instructions.
15152292SN/A        // (In actuality, this scheduling is for instructions that will
15162292SN/A        // be executed next cycle.)
15172292SN/A        instQueue.scheduleReadyInsts();
15182292SN/A
15192292SN/A        // Also should advance its own time buffers if the stage ran.
15202292SN/A        // Not the best place for it, but this works (hopefully).
15212292SN/A        issueToExecQueue.advance();
15222292SN/A    }
15232292SN/A
15242292SN/A    bool broadcast_free_entries = false;
15252292SN/A
15262292SN/A    if (updatedQueues || exeStatus == Running || updateLSQNextCycle) {
15272292SN/A        exeStatus = Idle;
15282292SN/A        updateLSQNextCycle = false;
15292292SN/A
15302292SN/A        broadcast_free_entries = true;
15312292SN/A    }
15322292SN/A
15332292SN/A    // Writeback any stores using any leftover bandwidth.
15341681SN/A    ldstQueue.writebackStores();
15351681SN/A
15361061SN/A    // Check the committed load/store signals to see if there's a load
15371061SN/A    // or store to commit.  Also check if it's being told to execute a
15381061SN/A    // nonspeculative instruction.
15391681SN/A    // This is pretty inefficient...
15402292SN/A
15413867Sbinkertn@umich.edu    threads = activeThreads->begin();
15423867Sbinkertn@umich.edu    while (threads != end) {
15436221Snate@binkert.org        ThreadID tid = (*threads++);
15442292SN/A
15452292SN/A        DPRINTF(IEW,"Processing [tid:%i]\n",tid);
15462292SN/A
15472348SN/A        // Update structures based on instructions committed.
15482292SN/A        if (fromCommit->commitInfo[tid].doneSeqNum != 0 &&
15492292SN/A            !fromCommit->commitInfo[tid].squash &&
15502292SN/A            !fromCommit->commitInfo[tid].robSquashing) {
15512292SN/A
15522292SN/A            ldstQueue.commitStores(fromCommit->commitInfo[tid].doneSeqNum,tid);
15532292SN/A
15542292SN/A            ldstQueue.commitLoads(fromCommit->commitInfo[tid].doneSeqNum,tid);
15552292SN/A
15562292SN/A            updateLSQNextCycle = true;
15572292SN/A            instQueue.commit(fromCommit->commitInfo[tid].doneSeqNum,tid);
15582292SN/A        }
15592292SN/A
15602292SN/A        if (fromCommit->commitInfo[tid].nonSpecSeqNum != 0) {
15612292SN/A
15622292SN/A            //DPRINTF(IEW,"NonspecInst from thread %i",tid);
15632292SN/A            if (fromCommit->commitInfo[tid].uncached) {
15642292SN/A                instQueue.replayMemInst(fromCommit->commitInfo[tid].uncachedLoad);
15654033Sktlim@umich.edu                fromCommit->commitInfo[tid].uncachedLoad->setAtCommit();
15662292SN/A            } else {
15672292SN/A                instQueue.scheduleNonSpec(
15682292SN/A                    fromCommit->commitInfo[tid].nonSpecSeqNum);
15692292SN/A            }
15702292SN/A        }
15712292SN/A
15722292SN/A        if (broadcast_free_entries) {
15732292SN/A            toFetch->iewInfo[tid].iqCount =
15742292SN/A                instQueue.getCount(tid);
15752292SN/A            toFetch->iewInfo[tid].ldstqCount =
15762292SN/A                ldstQueue.getCount(tid);
15772292SN/A
15782292SN/A            toRename->iewInfo[tid].usedIQ = true;
15792292SN/A            toRename->iewInfo[tid].freeIQEntries =
15802292SN/A                instQueue.numFreeEntries();
15812292SN/A            toRename->iewInfo[tid].usedLSQ = true;
15822292SN/A            toRename->iewInfo[tid].freeLSQEntries =
15832292SN/A                ldstQueue.numFreeEntries(tid);
15842292SN/A
15852292SN/A            wroteToTimeBuffer = true;
15862292SN/A        }
15872292SN/A
15882292SN/A        DPRINTF(IEW, "[tid:%i], Dispatch dispatched %i instructions.\n",
15892292SN/A                tid, toRename->iewInfo[tid].dispatched);
15901061SN/A    }
15911061SN/A
15922292SN/A    DPRINTF(IEW, "IQ has %i free entries (Can schedule: %i).  "
15932292SN/A            "LSQ has %i free entries.\n",
15942292SN/A            instQueue.numFreeEntries(), instQueue.hasReadyInsts(),
15952292SN/A            ldstQueue.numFreeEntries());
15962292SN/A
15972292SN/A    updateStatus();
15982292SN/A
15992292SN/A    if (wroteToTimeBuffer) {
16002292SN/A        DPRINTF(Activity, "Activity this cycle.\n");
16012292SN/A        cpu->activityThisCycle();
16021061SN/A    }
16031060SN/A}
16041060SN/A
16052301SN/Atemplate <class Impl>
16061060SN/Avoid
16072301SN/ADefaultIEW<Impl>::updateExeInstStats(DynInstPtr &inst)
16081060SN/A{
16096221Snate@binkert.org    ThreadID tid = inst->threadNumber;
16101060SN/A
16112669Sktlim@umich.edu    iewExecutedInsts++;
16121060SN/A
16138471SGiacomo.Gabrielli@arm.com#if TRACING_ON
16149046SAli.Saidi@ARM.com    inst->completeTick = curTick() - inst->fetchTick;
16158471SGiacomo.Gabrielli@arm.com#endif
16168471SGiacomo.Gabrielli@arm.com
16172301SN/A    //
16182301SN/A    //  Control operations
16192301SN/A    //
16202301SN/A    if (inst->isControl())
16216221Snate@binkert.org        iewExecutedBranches[tid]++;
16221060SN/A
16232301SN/A    //
16242301SN/A    //  Memory operations
16252301SN/A    //
16262301SN/A    if (inst->isMemRef()) {
16276221Snate@binkert.org        iewExecutedRefs[tid]++;
16281060SN/A
16292301SN/A        if (inst->isLoad()) {
16306221Snate@binkert.org            iewExecLoadInsts[tid]++;
16311060SN/A        }
16321060SN/A    }
16331060SN/A}
16347598Sminkyu.jeong@arm.com
16357598Sminkyu.jeong@arm.comtemplate <class Impl>
16367598Sminkyu.jeong@arm.comvoid
16377598Sminkyu.jeong@arm.comDefaultIEW<Impl>::checkMisprediction(DynInstPtr &inst)
16387598Sminkyu.jeong@arm.com{
16397598Sminkyu.jeong@arm.com    ThreadID tid = inst->threadNumber;
16407598Sminkyu.jeong@arm.com
16417598Sminkyu.jeong@arm.com    if (!fetchRedirect[tid] ||
16427852SMatt.Horsnell@arm.com        !toCommit->squash[tid] ||
16437598Sminkyu.jeong@arm.com        toCommit->squashedSeqNum[tid] > inst->seqNum) {
16447598Sminkyu.jeong@arm.com
16457598Sminkyu.jeong@arm.com        if (inst->mispredicted()) {
16467598Sminkyu.jeong@arm.com            fetchRedirect[tid] = true;
16477598Sminkyu.jeong@arm.com
16487598Sminkyu.jeong@arm.com            DPRINTF(IEW, "Execute: Branch mispredict detected.\n");
16497598Sminkyu.jeong@arm.com            DPRINTF(IEW, "Predicted target was PC:%#x, NPC:%#x.\n",
16507720Sgblack@eecs.umich.edu                    inst->predInstAddr(), inst->predNextInstAddr());
16517598Sminkyu.jeong@arm.com            DPRINTF(IEW, "Execute: Redirecting fetch to PC: %#x,"
16527720Sgblack@eecs.umich.edu                    " NPC: %#x.\n", inst->nextInstAddr(),
16537720Sgblack@eecs.umich.edu                    inst->nextInstAddr());
16547598Sminkyu.jeong@arm.com            // If incorrect, then signal the ROB that it must be squashed.
16557598Sminkyu.jeong@arm.com            squashDueToBranch(inst, tid);
16567598Sminkyu.jeong@arm.com
16577598Sminkyu.jeong@arm.com            if (inst->readPredTaken()) {
16587598Sminkyu.jeong@arm.com                predictedTakenIncorrect++;
16597598Sminkyu.jeong@arm.com            } else {
16607598Sminkyu.jeong@arm.com                predictedNotTakenIncorrect++;
16617598Sminkyu.jeong@arm.com            }
16627598Sminkyu.jeong@arm.com        }
16637598Sminkyu.jeong@arm.com    }
16647598Sminkyu.jeong@arm.com}
1665