1# Copyright (c) 2010, 2017 ARM Limited 2# All rights reserved. 3# 4# The license below extends only to copyright in the software and shall 5# not be construed as granting a license to any other intellectual 6# property including but not limited to intellectual property relating 7# to a hardware implementation of the functionality of the software 8# licensed hereunder. You may use the software subject to the license 9# terms below provided that you ensure that this notice is replicated 10# unmodified and in its entirety in all distributions of the software, 11# modified or unmodified, in source code or in binary form. 12# 13# Copyright (c) 2006-2007 The Regents of The University of Michigan 14# All rights reserved. 15# 16# Redistribution and use in source and binary forms, with or without 17# modification, are permitted provided that the following conditions are 18# met: redistributions of source code must retain the above copyright 19# notice, this list of conditions and the following disclaimer; 20# redistributions in binary form must reproduce the above copyright 21# notice, this list of conditions and the following disclaimer in the 22# documentation and/or other materials provided with the distribution; 23# neither the name of the copyright holders nor the names of its 24# contributors may be used to endorse or promote products derived from 25# this software without specific prior written permission. 26# 27# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 28# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 29# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 30# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 31# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 32# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 33# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 34# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 35# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 36# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 37# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 38# 39# Authors: Kevin Lim 40 41from m5.SimObject import SimObject 42from m5.defines import buildEnv 43from m5.params import * 44 45from m5.objects.FuncUnit import * 46 47class IntALU(FUDesc): 48 opList = [ OpDesc(opClass='IntAlu') ] 49 count = 6 50 51class IntMultDiv(FUDesc): 52 opList = [ OpDesc(opClass='IntMult', opLat=3), 53 OpDesc(opClass='IntDiv', opLat=20, pipelined=False) ] 54 55 # DIV and IDIV instructions in x86 are implemented using a loop which 56 # issues division microops. The latency of these microops should really be 57 # one (or a small number) cycle each since each of these computes one bit 58 # of the quotient. 59 if buildEnv['TARGET_ISA'] in ('x86'): 60 opList[1].opLat=1 61 62 count=2 63 64class FP_ALU(FUDesc): 65 opList = [ OpDesc(opClass='FloatAdd', opLat=2), 66 OpDesc(opClass='FloatCmp', opLat=2), 67 OpDesc(opClass='FloatCvt', opLat=2) ] 68 count = 4 69 70class FP_MultDiv(FUDesc): 71 opList = [ OpDesc(opClass='FloatMult', opLat=4), 72 OpDesc(opClass='FloatMultAcc', opLat=5), 73 OpDesc(opClass='FloatMisc', opLat=3), 74 OpDesc(opClass='FloatDiv', opLat=12, pipelined=False), 75 OpDesc(opClass='FloatSqrt', opLat=24, pipelined=False) ] 76 count = 2 77 78class SIMD_Unit(FUDesc): 79 opList = [ OpDesc(opClass='SimdAdd'), 80 OpDesc(opClass='SimdAddAcc'), 81 OpDesc(opClass='SimdAlu'), 82 OpDesc(opClass='SimdCmp'), 83 OpDesc(opClass='SimdCvt'), 84 OpDesc(opClass='SimdMisc'), 85 OpDesc(opClass='SimdMult'), 86 OpDesc(opClass='SimdMultAcc'), 87 OpDesc(opClass='SimdShift'), 88 OpDesc(opClass='SimdShiftAcc'), 89 OpDesc(opClass='SimdDiv'), 90 OpDesc(opClass='SimdSqrt'), 91 OpDesc(opClass='SimdFloatAdd'), 92 OpDesc(opClass='SimdFloatAlu'), 93 OpDesc(opClass='SimdFloatCmp'), 94 OpDesc(opClass='SimdFloatCvt'), 95 OpDesc(opClass='SimdFloatDiv'), 96 OpDesc(opClass='SimdFloatMisc'), 97 OpDesc(opClass='SimdFloatMult'), 98 OpDesc(opClass='SimdFloatMultAcc'), 99 OpDesc(opClass='SimdFloatSqrt'), 100 OpDesc(opClass='SimdReduceAdd'), 101 OpDesc(opClass='SimdReduceAlu'), 102 OpDesc(opClass='SimdReduceCmp'), 103 OpDesc(opClass='SimdFloatReduceAdd'), 104 OpDesc(opClass='SimdFloatReduceCmp') ] 105 count = 4 106 107class PredALU(FUDesc): 108 opList = [ OpDesc(opClass='SimdPredAlu') ] 109 count = 1 110 111class ReadPort(FUDesc): 112 opList = [ OpDesc(opClass='MemRead'), 113 OpDesc(opClass='FloatMemRead') ] 114 count = 0 115 116class WritePort(FUDesc): 117 opList = [ OpDesc(opClass='MemWrite'), 118 OpDesc(opClass='FloatMemWrite') ] 119 count = 0 120 121class RdWrPort(FUDesc): 122 opList = [ OpDesc(opClass='MemRead'), OpDesc(opClass='MemWrite'), 123 OpDesc(opClass='FloatMemRead'), OpDesc(opClass='FloatMemWrite')] 124 count = 4 125 126class IprPort(FUDesc): 127 opList = [ OpDesc(opClass='IprAccess', opLat = 3, pipelined = False) ] 128 count = 1 129 130