base_dyn_inst.hh revision 8887
11060SN/A/*
27944SGiacomo.Gabrielli@arm.com * Copyright (c) 2011 ARM Limited
37944SGiacomo.Gabrielli@arm.com * All rights reserved.
47944SGiacomo.Gabrielli@arm.com *
57944SGiacomo.Gabrielli@arm.com * The license below extends only to copyright in the software and shall
67944SGiacomo.Gabrielli@arm.com * not be construed as granting a license to any other intellectual
77944SGiacomo.Gabrielli@arm.com * property including but not limited to intellectual property relating
87944SGiacomo.Gabrielli@arm.com * to a hardware implementation of the functionality of the software
97944SGiacomo.Gabrielli@arm.com * licensed hereunder.  You may use the software subject to the license
107944SGiacomo.Gabrielli@arm.com * terms below provided that you ensure that this notice is replicated
117944SGiacomo.Gabrielli@arm.com * unmodified and in its entirety in all distributions of the software,
127944SGiacomo.Gabrielli@arm.com * modified or unmodified, in source code or in binary form.
137944SGiacomo.Gabrielli@arm.com *
142702Sktlim@umich.edu * Copyright (c) 2004-2006 The Regents of The University of Michigan
156973Stjones1@inf.ed.ac.uk * Copyright (c) 2009 The University of Edinburgh
161060SN/A * All rights reserved.
171060SN/A *
181060SN/A * Redistribution and use in source and binary forms, with or without
191060SN/A * modification, are permitted provided that the following conditions are
201060SN/A * met: redistributions of source code must retain the above copyright
211060SN/A * notice, this list of conditions and the following disclaimer;
221060SN/A * redistributions in binary form must reproduce the above copyright
231060SN/A * notice, this list of conditions and the following disclaimer in the
241060SN/A * documentation and/or other materials provided with the distribution;
251060SN/A * neither the name of the copyright holders nor the names of its
261060SN/A * contributors may be used to endorse or promote products derived from
271060SN/A * this software without specific prior written permission.
281060SN/A *
291060SN/A * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
301060SN/A * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
311060SN/A * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
321060SN/A * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
331060SN/A * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
341060SN/A * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
351060SN/A * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
361060SN/A * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
371060SN/A * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
381060SN/A * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
391060SN/A * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
402665Ssaidi@eecs.umich.edu *
412665Ssaidi@eecs.umich.edu * Authors: Kevin Lim
426973Stjones1@inf.ed.ac.uk *          Timothy M. Jones
431060SN/A */
441060SN/A
451464SN/A#ifndef __CPU_BASE_DYN_INST_HH__
461464SN/A#define __CPU_BASE_DYN_INST_HH__
471060SN/A
482731Sktlim@umich.edu#include <bitset>
492292SN/A#include <list>
501464SN/A#include <string>
518733Sgeoffrey.blake@arm.com#include <queue>
521060SN/A
537720Sgblack@eecs.umich.edu#include "arch/utility.hh"
541060SN/A#include "base/fast_alloc.hh"
551060SN/A#include "base/trace.hh"
566658Snate@binkert.org#include "config/the_isa.hh"
578887Sgeoffrey.blake@arm.com#include "cpu/checker/cpu.hh"
583770Sgblack@eecs.umich.edu#include "cpu/o3/comm.hh"
591464SN/A#include "cpu/exetrace.hh"
601464SN/A#include "cpu/inst_seq.hh"
612669Sktlim@umich.edu#include "cpu/op_class.hh"
621060SN/A#include "cpu/static_inst.hh"
636973Stjones1@inf.ed.ac.uk#include "cpu/translation.hh"
642669Sktlim@umich.edu#include "mem/packet.hh"
657678Sgblack@eecs.umich.edu#include "sim/byteswap.hh"
668817Sgblack@eecs.umich.edu#include "sim/fault_fwd.hh"
672292SN/A#include "sim/system.hh"
686023Snate@binkert.org#include "sim/tlb.hh"
691060SN/A
701060SN/A/**
711060SN/A * @file
721060SN/A * Defines a dynamic instruction context.
731060SN/A */
741060SN/A
751060SN/Atemplate <class Impl>
761061SN/Aclass BaseDynInst : public FastAlloc, public RefCounted
771060SN/A{
781060SN/A  public:
791060SN/A    // Typedef for the CPU.
802733Sktlim@umich.edu    typedef typename Impl::CPUType ImplCPU;
812733Sktlim@umich.edu    typedef typename ImplCPU::ImplState ImplState;
821060SN/A
832292SN/A    // Logical register index type.
842107SN/A    typedef TheISA::RegIndex RegIndex;
852690Sktlim@umich.edu    // Integer register type.
862107SN/A    typedef TheISA::IntReg IntReg;
872690Sktlim@umich.edu    // Floating point register type.
882690Sktlim@umich.edu    typedef TheISA::FloatReg FloatReg;
891060SN/A
902292SN/A    // The DynInstPtr type.
912292SN/A    typedef typename Impl::DynInstPtr DynInstPtr;
928486Sgblack@eecs.umich.edu    typedef RefCountingPtr<BaseDynInst<Impl> > BaseDynInstPtr;
932292SN/A
942292SN/A    // The list of instructions iterator type.
952292SN/A    typedef typename std::list<DynInstPtr>::iterator ListIt;
962292SN/A
971060SN/A    enum {
985543Ssaidi@eecs.umich.edu        MaxInstSrcRegs = TheISA::MaxInstSrcRegs,        /// Max source regs
995543Ssaidi@eecs.umich.edu        MaxInstDestRegs = TheISA::MaxInstDestRegs,      /// Max dest regs
1001060SN/A    };
1011060SN/A
1022292SN/A    /** The StaticInst used by this BaseDynInst. */
1032107SN/A    StaticInstPtr staticInst;
1048502Sgblack@eecs.umich.edu    StaticInstPtr macroop;
1051060SN/A
1061060SN/A    ////////////////////////////////////////////
1071060SN/A    //
1081060SN/A    // INSTRUCTION EXECUTION
1091060SN/A    //
1101060SN/A    ////////////////////////////////////////////
1112292SN/A    /** InstRecord that tracks this instructions. */
1121060SN/A    Trace::InstRecord *traceData;
1131060SN/A
1145358Sgblack@eecs.umich.edu    void demapPage(Addr vaddr, uint64_t asn)
1155358Sgblack@eecs.umich.edu    {
1165358Sgblack@eecs.umich.edu        cpu->demapPage(vaddr, asn);
1175358Sgblack@eecs.umich.edu    }
1185358Sgblack@eecs.umich.edu    void demapInstPage(Addr vaddr, uint64_t asn)
1195358Sgblack@eecs.umich.edu    {
1205358Sgblack@eecs.umich.edu        cpu->demapPage(vaddr, asn);
1215358Sgblack@eecs.umich.edu    }
1225358Sgblack@eecs.umich.edu    void demapDataPage(Addr vaddr, uint64_t asn)
1235358Sgblack@eecs.umich.edu    {
1245358Sgblack@eecs.umich.edu        cpu->demapPage(vaddr, asn);
1255358Sgblack@eecs.umich.edu    }
1265358Sgblack@eecs.umich.edu
1278444Sgblack@eecs.umich.edu    Fault readMem(Addr addr, uint8_t *data, unsigned size, unsigned flags);
1287520Sgblack@eecs.umich.edu
1298444Sgblack@eecs.umich.edu    Fault writeMem(uint8_t *data, unsigned size,
1308444Sgblack@eecs.umich.edu                   Addr addr, unsigned flags, uint64_t *res);
1317520Sgblack@eecs.umich.edu
1326974Stjones1@inf.ed.ac.uk    /** Splits a request in two if it crosses a dcache block. */
1336974Stjones1@inf.ed.ac.uk    void splitRequest(RequestPtr req, RequestPtr &sreqLow,
1346974Stjones1@inf.ed.ac.uk                      RequestPtr &sreqHigh);
1356974Stjones1@inf.ed.ac.uk
1366973Stjones1@inf.ed.ac.uk    /** Initiate a DTB address translation. */
1376974Stjones1@inf.ed.ac.uk    void initiateTranslation(RequestPtr req, RequestPtr sreqLow,
1386974Stjones1@inf.ed.ac.uk                             RequestPtr sreqHigh, uint64_t *res,
1396973Stjones1@inf.ed.ac.uk                             BaseTLB::Mode mode);
1406973Stjones1@inf.ed.ac.uk
1416973Stjones1@inf.ed.ac.uk    /** Finish a DTB address translation. */
1426973Stjones1@inf.ed.ac.uk    void finishTranslation(WholeTranslationState *state);
1431060SN/A
1447944SGiacomo.Gabrielli@arm.com    /** True if the DTB address translation has started. */
1457944SGiacomo.Gabrielli@arm.com    bool translationStarted;
1467944SGiacomo.Gabrielli@arm.com
1477944SGiacomo.Gabrielli@arm.com    /** True if the DTB address translation has completed. */
1487944SGiacomo.Gabrielli@arm.com    bool translationCompleted;
1497944SGiacomo.Gabrielli@arm.com
1508545Ssaidi@eecs.umich.edu    /** True if this address was found to match a previous load and they issued
1518545Ssaidi@eecs.umich.edu     * out of order. If that happend, then it's only a problem if an incoming
1528545Ssaidi@eecs.umich.edu     * snoop invalidate modifies the line, in which case we need to squash.
1538545Ssaidi@eecs.umich.edu     * If nothing modified the line the order doesn't matter.
1548545Ssaidi@eecs.umich.edu     */
1558545Ssaidi@eecs.umich.edu    bool possibleLoadViolation;
1568545Ssaidi@eecs.umich.edu
1578545Ssaidi@eecs.umich.edu    /** True if the address hit a external snoop while sitting in the LSQ.
1588545Ssaidi@eecs.umich.edu     * If this is true and a older instruction sees it, this instruction must
1598545Ssaidi@eecs.umich.edu     * reexecute
1608545Ssaidi@eecs.umich.edu     */
1618545Ssaidi@eecs.umich.edu    bool hitExternalSnoop;
1628545Ssaidi@eecs.umich.edu
1637944SGiacomo.Gabrielli@arm.com    /**
1647944SGiacomo.Gabrielli@arm.com     * Returns true if the DTB address translation is being delayed due to a hw
1657944SGiacomo.Gabrielli@arm.com     * page table walk.
1667944SGiacomo.Gabrielli@arm.com     */
1677944SGiacomo.Gabrielli@arm.com    bool isTranslationDelayed() const
1687944SGiacomo.Gabrielli@arm.com    {
1697944SGiacomo.Gabrielli@arm.com        return (translationStarted && !translationCompleted);
1707944SGiacomo.Gabrielli@arm.com    }
1717944SGiacomo.Gabrielli@arm.com
1727944SGiacomo.Gabrielli@arm.com    /**
1737944SGiacomo.Gabrielli@arm.com     * Saved memory requests (needed when the DTB address translation is
1747944SGiacomo.Gabrielli@arm.com     * delayed due to a hw page table walk).
1757944SGiacomo.Gabrielli@arm.com     */
1767944SGiacomo.Gabrielli@arm.com    RequestPtr savedReq;
1777944SGiacomo.Gabrielli@arm.com    RequestPtr savedSreqLow;
1787944SGiacomo.Gabrielli@arm.com    RequestPtr savedSreqHigh;
1797944SGiacomo.Gabrielli@arm.com
1808733Sgeoffrey.blake@arm.com    // Need a copy of main request pointer to verify on writes.
1818733Sgeoffrey.blake@arm.com    RequestPtr reqToVerify;
1828733Sgeoffrey.blake@arm.com
1831684SN/A    /** @todo: Consider making this private. */
1841060SN/A  public:
1851060SN/A    /** The sequence number of the instruction. */
1861060SN/A    InstSeqNum seqNum;
1871060SN/A
1882731Sktlim@umich.edu    enum Status {
1892731Sktlim@umich.edu        IqEntry,                 /// Instruction is in the IQ
1902731Sktlim@umich.edu        RobEntry,                /// Instruction is in the ROB
1912731Sktlim@umich.edu        LsqEntry,                /// Instruction is in the LSQ
1922731Sktlim@umich.edu        Completed,               /// Instruction has completed
1932731Sktlim@umich.edu        ResultReady,             /// Instruction has its result
1942731Sktlim@umich.edu        CanIssue,                /// Instruction can issue and execute
1952731Sktlim@umich.edu        Issued,                  /// Instruction has issued
1962731Sktlim@umich.edu        Executed,                /// Instruction has executed
1972731Sktlim@umich.edu        CanCommit,               /// Instruction can commit
1982731Sktlim@umich.edu        AtCommit,                /// Instruction has reached commit
1992731Sktlim@umich.edu        Committed,               /// Instruction has committed
2002731Sktlim@umich.edu        Squashed,                /// Instruction is squashed
2012731Sktlim@umich.edu        SquashedInIQ,            /// Instruction is squashed in the IQ
2022731Sktlim@umich.edu        SquashedInLSQ,           /// Instruction is squashed in the LSQ
2032731Sktlim@umich.edu        SquashedInROB,           /// Instruction is squashed in the ROB
2042731Sktlim@umich.edu        RecoverInst,             /// Is a recover instruction
2052731Sktlim@umich.edu        BlockingInst,            /// Is a blocking instruction
2062731Sktlim@umich.edu        ThreadsyncWait,          /// Is a thread synchronization instruction
2072731Sktlim@umich.edu        SerializeBefore,         /// Needs to serialize on
2082731Sktlim@umich.edu                                 /// instructions ahead of it
2092731Sktlim@umich.edu        SerializeAfter,          /// Needs to serialize instructions behind it
2102731Sktlim@umich.edu        SerializeHandled,        /// Serialization has been handled
2112731Sktlim@umich.edu        NumStatus
2122731Sktlim@umich.edu    };
2132292SN/A
2142731Sktlim@umich.edu    /** The status of this BaseDynInst.  Several bits can be set. */
2152731Sktlim@umich.edu    std::bitset<NumStatus> status;
2161060SN/A
2171060SN/A    /** The thread this instruction is from. */
2186221Snate@binkert.org    ThreadID threadNumber;
2191060SN/A
2201060SN/A    /** data address space ID, for loads & stores. */
2211060SN/A    short asid;
2221060SN/A
2232292SN/A    /** How many source registers are ready. */
2242292SN/A    unsigned readyRegs;
2252292SN/A
2262733Sktlim@umich.edu    /** Pointer to the Impl's CPU object. */
2272733Sktlim@umich.edu    ImplCPU *cpu;
2281060SN/A
2292680Sktlim@umich.edu    /** Pointer to the thread state. */
2302292SN/A    ImplState *thread;
2311060SN/A
2321060SN/A    /** The kind of fault this instruction has generated. */
2332132SN/A    Fault fault;
2341060SN/A
2352702Sktlim@umich.edu    /** Pointer to the data for the memory access. */
2362669Sktlim@umich.edu    uint8_t *memData;
2372292SN/A
2381060SN/A    /** The effective virtual address (lds & stores only). */
2391060SN/A    Addr effAddr;
2401060SN/A
2418199SAli.Saidi@ARM.com    /** The size of the request */
2428199SAli.Saidi@ARM.com    Addr effSize;
2438199SAli.Saidi@ARM.com
2444032Sktlim@umich.edu    /** Is the effective virtual address valid. */
2454032Sktlim@umich.edu    bool effAddrValid;
2464032Sktlim@umich.edu
2471060SN/A    /** The effective physical address. */
2481060SN/A    Addr physEffAddr;
2491060SN/A
2501060SN/A    /** The memory request flags (from translation). */
2511060SN/A    unsigned memReqFlags;
2521060SN/A
2531464SN/A    union Result {
2541464SN/A        uint64_t integer;
2551464SN/A        double dbl;
2568733Sgeoffrey.blake@arm.com        void set(uint64_t i) { integer = i; }
2578733Sgeoffrey.blake@arm.com        void set(double d) { dbl = d; }
2588733Sgeoffrey.blake@arm.com        void get(uint64_t& i) { i = integer; }
2598733Sgeoffrey.blake@arm.com        void get(double& d) { d = dbl; }
2601464SN/A    };
2611060SN/A
2628733Sgeoffrey.blake@arm.com    /** The result of the instruction; assumes an instruction can have many
2638733Sgeoffrey.blake@arm.com     *  destination registers.
2641464SN/A     */
2658733Sgeoffrey.blake@arm.com    std::queue<Result> instResult;
2661060SN/A
2673326Sktlim@umich.edu    /** Records changes to result? */
2683326Sktlim@umich.edu    bool recordResult;
2693326Sktlim@umich.edu
2707597Sminkyu.jeong@arm.com    /** Did this instruction execute, or is it predicated false */
2717597Sminkyu.jeong@arm.com    bool predicate;
2727597Sminkyu.jeong@arm.com
2733965Sgblack@eecs.umich.edu  protected:
2747720Sgblack@eecs.umich.edu    /** PC state for this instruction. */
2757720Sgblack@eecs.umich.edu    TheISA::PCState pc;
2761060SN/A
2777720Sgblack@eecs.umich.edu    /** Predicted PC state after this instruction. */
2787720Sgblack@eecs.umich.edu    TheISA::PCState predPC;
2794636Sgblack@eecs.umich.edu
2803794Sgblack@eecs.umich.edu    /** If this is a branch that was predicted taken */
2813794Sgblack@eecs.umich.edu    bool predTaken;
2823794Sgblack@eecs.umich.edu
2833965Sgblack@eecs.umich.edu  public:
2843965Sgblack@eecs.umich.edu
2852292SN/A#ifdef DEBUG
2862292SN/A    void dumpSNList();
2872292SN/A#endif
2882292SN/A
2892292SN/A    /** Whether or not the source register is ready.
2902292SN/A     *  @todo: Not sure this should be here vs the derived class.
2911060SN/A     */
2921060SN/A    bool _readySrcRegIdx[MaxInstSrcRegs];
2931060SN/A
2943770Sgblack@eecs.umich.edu  protected:
2953770Sgblack@eecs.umich.edu    /** Flattened register index of the destination registers of this
2963770Sgblack@eecs.umich.edu     *  instruction.
2973770Sgblack@eecs.umich.edu     */
2983770Sgblack@eecs.umich.edu    TheISA::RegIndex _flatDestRegIdx[TheISA::MaxInstDestRegs];
2993770Sgblack@eecs.umich.edu
3003770Sgblack@eecs.umich.edu    /** Flattened register index of the source registers of this
3013770Sgblack@eecs.umich.edu     *  instruction.
3023770Sgblack@eecs.umich.edu     */
3033770Sgblack@eecs.umich.edu    TheISA::RegIndex _flatSrcRegIdx[TheISA::MaxInstSrcRegs];
3043770Sgblack@eecs.umich.edu
3053770Sgblack@eecs.umich.edu    /** Physical register index of the destination registers of this
3063770Sgblack@eecs.umich.edu     *  instruction.
3073770Sgblack@eecs.umich.edu     */
3083770Sgblack@eecs.umich.edu    PhysRegIndex _destRegIdx[TheISA::MaxInstDestRegs];
3093770Sgblack@eecs.umich.edu
3103770Sgblack@eecs.umich.edu    /** Physical register index of the source registers of this
3113770Sgblack@eecs.umich.edu     *  instruction.
3123770Sgblack@eecs.umich.edu     */
3133770Sgblack@eecs.umich.edu    PhysRegIndex _srcRegIdx[TheISA::MaxInstSrcRegs];
3143770Sgblack@eecs.umich.edu
3153770Sgblack@eecs.umich.edu    /** Physical register index of the previous producers of the
3163770Sgblack@eecs.umich.edu     *  architected destinations.
3173770Sgblack@eecs.umich.edu     */
3183770Sgblack@eecs.umich.edu    PhysRegIndex _prevDestRegIdx[TheISA::MaxInstDestRegs];
3193770Sgblack@eecs.umich.edu
3201060SN/A  public:
3213770Sgblack@eecs.umich.edu
3223770Sgblack@eecs.umich.edu    /** Returns the physical register index of the i'th destination
3233770Sgblack@eecs.umich.edu     *  register.
3243770Sgblack@eecs.umich.edu     */
3253770Sgblack@eecs.umich.edu    PhysRegIndex renamedDestRegIdx(int idx) const
3263770Sgblack@eecs.umich.edu    {
3273770Sgblack@eecs.umich.edu        return _destRegIdx[idx];
3283770Sgblack@eecs.umich.edu    }
3293770Sgblack@eecs.umich.edu
3303770Sgblack@eecs.umich.edu    /** Returns the physical register index of the i'th source register. */
3313770Sgblack@eecs.umich.edu    PhysRegIndex renamedSrcRegIdx(int idx) const
3323770Sgblack@eecs.umich.edu    {
3333770Sgblack@eecs.umich.edu        return _srcRegIdx[idx];
3343770Sgblack@eecs.umich.edu    }
3353770Sgblack@eecs.umich.edu
3363770Sgblack@eecs.umich.edu    /** Returns the flattened register index of the i'th destination
3373770Sgblack@eecs.umich.edu     *  register.
3383770Sgblack@eecs.umich.edu     */
3393770Sgblack@eecs.umich.edu    TheISA::RegIndex flattenedDestRegIdx(int idx) const
3403770Sgblack@eecs.umich.edu    {
3413770Sgblack@eecs.umich.edu        return _flatDestRegIdx[idx];
3423770Sgblack@eecs.umich.edu    }
3433770Sgblack@eecs.umich.edu
3443770Sgblack@eecs.umich.edu    /** Returns the flattened register index of the i'th source register */
3453770Sgblack@eecs.umich.edu    TheISA::RegIndex flattenedSrcRegIdx(int idx) const
3463770Sgblack@eecs.umich.edu    {
3473770Sgblack@eecs.umich.edu        return _flatSrcRegIdx[idx];
3483770Sgblack@eecs.umich.edu    }
3493770Sgblack@eecs.umich.edu
3503770Sgblack@eecs.umich.edu    /** Returns the physical register index of the previous physical register
3513770Sgblack@eecs.umich.edu     *  that remapped to the same logical register index.
3523770Sgblack@eecs.umich.edu     */
3533770Sgblack@eecs.umich.edu    PhysRegIndex prevDestRegIdx(int idx) const
3543770Sgblack@eecs.umich.edu    {
3553770Sgblack@eecs.umich.edu        return _prevDestRegIdx[idx];
3563770Sgblack@eecs.umich.edu    }
3573770Sgblack@eecs.umich.edu
3583770Sgblack@eecs.umich.edu    /** Renames a destination register to a physical register.  Also records
3593770Sgblack@eecs.umich.edu     *  the previous physical register that the logical register mapped to.
3603770Sgblack@eecs.umich.edu     */
3613770Sgblack@eecs.umich.edu    void renameDestReg(int idx,
3623770Sgblack@eecs.umich.edu                       PhysRegIndex renamed_dest,
3633770Sgblack@eecs.umich.edu                       PhysRegIndex previous_rename)
3643770Sgblack@eecs.umich.edu    {
3653770Sgblack@eecs.umich.edu        _destRegIdx[idx] = renamed_dest;
3663770Sgblack@eecs.umich.edu        _prevDestRegIdx[idx] = previous_rename;
3673770Sgblack@eecs.umich.edu    }
3683770Sgblack@eecs.umich.edu
3693770Sgblack@eecs.umich.edu    /** Renames a source logical register to the physical register which
3703770Sgblack@eecs.umich.edu     *  has/will produce that logical register's result.
3713770Sgblack@eecs.umich.edu     *  @todo: add in whether or not the source register is ready.
3723770Sgblack@eecs.umich.edu     */
3733770Sgblack@eecs.umich.edu    void renameSrcReg(int idx, PhysRegIndex renamed_src)
3743770Sgblack@eecs.umich.edu    {
3753770Sgblack@eecs.umich.edu        _srcRegIdx[idx] = renamed_src;
3763770Sgblack@eecs.umich.edu    }
3773770Sgblack@eecs.umich.edu
3783770Sgblack@eecs.umich.edu    /** Flattens a source architectural register index into a logical index.
3793770Sgblack@eecs.umich.edu     */
3803770Sgblack@eecs.umich.edu    void flattenSrcReg(int idx, TheISA::RegIndex flattened_src)
3813770Sgblack@eecs.umich.edu    {
3823770Sgblack@eecs.umich.edu        _flatSrcRegIdx[idx] = flattened_src;
3833770Sgblack@eecs.umich.edu    }
3843770Sgblack@eecs.umich.edu
3853770Sgblack@eecs.umich.edu    /** Flattens a destination architectural register index into a logical
3863770Sgblack@eecs.umich.edu     * index.
3873770Sgblack@eecs.umich.edu     */
3883770Sgblack@eecs.umich.edu    void flattenDestReg(int idx, TheISA::RegIndex flattened_dest)
3893770Sgblack@eecs.umich.edu    {
3903770Sgblack@eecs.umich.edu        _flatDestRegIdx[idx] = flattened_dest;
3913770Sgblack@eecs.umich.edu    }
3924636Sgblack@eecs.umich.edu    /** BaseDynInst constructor given a binary instruction.
3934636Sgblack@eecs.umich.edu     *  @param staticInst A StaticInstPtr to the underlying instruction.
3947720Sgblack@eecs.umich.edu     *  @param pc The PC state for the instruction.
3957720Sgblack@eecs.umich.edu     *  @param predPC The predicted next PC state for the instruction.
3964636Sgblack@eecs.umich.edu     *  @param seq_num The sequence number of the instruction.
3974636Sgblack@eecs.umich.edu     *  @param cpu Pointer to the instruction's CPU.
3984636Sgblack@eecs.umich.edu     */
3998502Sgblack@eecs.umich.edu    BaseDynInst(StaticInstPtr staticInst, StaticInstPtr macroop,
4008502Sgblack@eecs.umich.edu                TheISA::PCState pc, TheISA::PCState predPC,
4018502Sgblack@eecs.umich.edu                InstSeqNum seq_num, ImplCPU *cpu);
4023770Sgblack@eecs.umich.edu
4032292SN/A    /** BaseDynInst constructor given a StaticInst pointer.
4042292SN/A     *  @param _staticInst The StaticInst for this BaseDynInst.
4052292SN/A     */
4068502Sgblack@eecs.umich.edu    BaseDynInst(StaticInstPtr staticInst, StaticInstPtr macroop);
4071060SN/A
4081060SN/A    /** BaseDynInst destructor. */
4091060SN/A    ~BaseDynInst();
4101060SN/A
4111464SN/A  private:
4121684SN/A    /** Function to initialize variables in the constructors. */
4131464SN/A    void initVars();
4141060SN/A
4151464SN/A  public:
4161060SN/A    /** Dumps out contents of this BaseDynInst. */
4171060SN/A    void dump();
4181060SN/A
4191060SN/A    /** Dumps out contents of this BaseDynInst into given string. */
4201060SN/A    void dump(std::string &outstring);
4211060SN/A
4223326Sktlim@umich.edu    /** Read this CPU's ID. */
4235712Shsul@eecs.umich.edu    int cpuId() { return cpu->cpuId(); }
4243326Sktlim@umich.edu
4258832SAli.Saidi@ARM.com    /** Read this CPU's data requestor ID */
4268832SAli.Saidi@ARM.com    MasterID masterId() { return cpu->dataMasterId(); }
4278832SAli.Saidi@ARM.com
4285714Shsul@eecs.umich.edu    /** Read this context's system-wide ID **/
4295714Shsul@eecs.umich.edu    int contextId() { return thread->contextId(); }
4305714Shsul@eecs.umich.edu
4311060SN/A    /** Returns the fault type. */
4322132SN/A    Fault getFault() { return fault; }
4331060SN/A
4341060SN/A    /** Checks whether or not this instruction has had its branch target
4351060SN/A     *  calculated yet.  For now it is not utilized and is hacked to be
4361060SN/A     *  always false.
4372292SN/A     *  @todo: Actually use this instruction.
4381060SN/A     */
4391060SN/A    bool doneTargCalc() { return false; }
4401060SN/A
4417720Sgblack@eecs.umich.edu    /** Set the predicted target of this current instruction. */
4427720Sgblack@eecs.umich.edu    void setPredTarg(const TheISA::PCState &_predPC)
4433965Sgblack@eecs.umich.edu    {
4447720Sgblack@eecs.umich.edu        predPC = _predPC;
4453965Sgblack@eecs.umich.edu    }
4462935Sksewell@umich.edu
4477720Sgblack@eecs.umich.edu    const TheISA::PCState &readPredTarg() { return predPC; }
4481060SN/A
4493794Sgblack@eecs.umich.edu    /** Returns the predicted PC immediately after the branch. */
4507720Sgblack@eecs.umich.edu    Addr predInstAddr() { return predPC.instAddr(); }
4513794Sgblack@eecs.umich.edu
4523794Sgblack@eecs.umich.edu    /** Returns the predicted PC two instructions after the branch */
4537720Sgblack@eecs.umich.edu    Addr predNextInstAddr() { return predPC.nextInstAddr(); }
4541060SN/A
4554636Sgblack@eecs.umich.edu    /** Returns the predicted micro PC after the branch */
4567720Sgblack@eecs.umich.edu    Addr predMicroPC() { return predPC.microPC(); }
4574636Sgblack@eecs.umich.edu
4581060SN/A    /** Returns whether the instruction was predicted taken or not. */
4593794Sgblack@eecs.umich.edu    bool readPredTaken()
4603794Sgblack@eecs.umich.edu    {
4613794Sgblack@eecs.umich.edu        return predTaken;
4623794Sgblack@eecs.umich.edu    }
4633794Sgblack@eecs.umich.edu
4643794Sgblack@eecs.umich.edu    void setPredTaken(bool predicted_taken)
4653794Sgblack@eecs.umich.edu    {
4663794Sgblack@eecs.umich.edu        predTaken = predicted_taken;
4673794Sgblack@eecs.umich.edu    }
4681060SN/A
4691060SN/A    /** Returns whether the instruction mispredicted. */
4702935Sksewell@umich.edu    bool mispredicted()
4713794Sgblack@eecs.umich.edu    {
4727720Sgblack@eecs.umich.edu        TheISA::PCState tempPC = pc;
4737720Sgblack@eecs.umich.edu        TheISA::advancePC(tempPC, staticInst);
4747720Sgblack@eecs.umich.edu        return !(tempPC == predPC);
4753794Sgblack@eecs.umich.edu    }
4763794Sgblack@eecs.umich.edu
4771060SN/A    //
4781060SN/A    //  Instruction types.  Forward checks to StaticInst object.
4791060SN/A    //
4805543Ssaidi@eecs.umich.edu    bool isNop()          const { return staticInst->isNop(); }
4815543Ssaidi@eecs.umich.edu    bool isMemRef()       const { return staticInst->isMemRef(); }
4825543Ssaidi@eecs.umich.edu    bool isLoad()         const { return staticInst->isLoad(); }
4835543Ssaidi@eecs.umich.edu    bool isStore()        const { return staticInst->isStore(); }
4842336SN/A    bool isStoreConditional() const
4852336SN/A    { return staticInst->isStoreConditional(); }
4861060SN/A    bool isInstPrefetch() const { return staticInst->isInstPrefetch(); }
4871060SN/A    bool isDataPrefetch() const { return staticInst->isDataPrefetch(); }
4885543Ssaidi@eecs.umich.edu    bool isInteger()      const { return staticInst->isInteger(); }
4895543Ssaidi@eecs.umich.edu    bool isFloating()     const { return staticInst->isFloating(); }
4905543Ssaidi@eecs.umich.edu    bool isControl()      const { return staticInst->isControl(); }
4915543Ssaidi@eecs.umich.edu    bool isCall()         const { return staticInst->isCall(); }
4925543Ssaidi@eecs.umich.edu    bool isReturn()       const { return staticInst->isReturn(); }
4935543Ssaidi@eecs.umich.edu    bool isDirectCtrl()   const { return staticInst->isDirectCtrl(); }
4941060SN/A    bool isIndirectCtrl() const { return staticInst->isIndirectCtrl(); }
4955543Ssaidi@eecs.umich.edu    bool isCondCtrl()     const { return staticInst->isCondCtrl(); }
4965543Ssaidi@eecs.umich.edu    bool isUncondCtrl()   const { return staticInst->isUncondCtrl(); }
4972935Sksewell@umich.edu    bool isCondDelaySlot() const { return staticInst->isCondDelaySlot(); }
4981060SN/A    bool isThreadSync()   const { return staticInst->isThreadSync(); }
4991060SN/A    bool isSerializing()  const { return staticInst->isSerializing(); }
5002292SN/A    bool isSerializeBefore() const
5012731Sktlim@umich.edu    { return staticInst->isSerializeBefore() || status[SerializeBefore]; }
5022292SN/A    bool isSerializeAfter() const
5032731Sktlim@umich.edu    { return staticInst->isSerializeAfter() || status[SerializeAfter]; }
5047784SAli.Saidi@ARM.com    bool isSquashAfter() const { return staticInst->isSquashAfter(); }
5051060SN/A    bool isMemBarrier()   const { return staticInst->isMemBarrier(); }
5061060SN/A    bool isWriteBarrier() const { return staticInst->isWriteBarrier(); }
5071060SN/A    bool isNonSpeculative() const { return staticInst->isNonSpeculative(); }
5082292SN/A    bool isQuiesce() const { return staticInst->isQuiesce(); }
5092336SN/A    bool isIprAccess() const { return staticInst->isIprAccess(); }
5102308SN/A    bool isUnverifiable() const { return staticInst->isUnverifiable(); }
5114828Sgblack@eecs.umich.edu    bool isSyscall() const { return staticInst->isSyscall(); }
5124654Sgblack@eecs.umich.edu    bool isMacroop() const { return staticInst->isMacroop(); }
5134654Sgblack@eecs.umich.edu    bool isMicroop() const { return staticInst->isMicroop(); }
5144636Sgblack@eecs.umich.edu    bool isDelayedCommit() const { return staticInst->isDelayedCommit(); }
5154654Sgblack@eecs.umich.edu    bool isLastMicroop() const { return staticInst->isLastMicroop(); }
5164654Sgblack@eecs.umich.edu    bool isFirstMicroop() const { return staticInst->isFirstMicroop(); }
5174636Sgblack@eecs.umich.edu    bool isMicroBranch() const { return staticInst->isMicroBranch(); }
5182292SN/A
5192292SN/A    /** Temporarily sets this instruction as a serialize before instruction. */
5202731Sktlim@umich.edu    void setSerializeBefore() { status.set(SerializeBefore); }
5212292SN/A
5222292SN/A    /** Clears the serializeBefore part of this instruction. */
5232731Sktlim@umich.edu    void clearSerializeBefore() { status.reset(SerializeBefore); }
5242292SN/A
5252292SN/A    /** Checks if this serializeBefore is only temporarily set. */
5262731Sktlim@umich.edu    bool isTempSerializeBefore() { return status[SerializeBefore]; }
5272292SN/A
5282292SN/A    /** Temporarily sets this instruction as a serialize after instruction. */
5292731Sktlim@umich.edu    void setSerializeAfter() { status.set(SerializeAfter); }
5302292SN/A
5312292SN/A    /** Clears the serializeAfter part of this instruction.*/
5322731Sktlim@umich.edu    void clearSerializeAfter() { status.reset(SerializeAfter); }
5332292SN/A
5342292SN/A    /** Checks if this serializeAfter is only temporarily set. */
5352731Sktlim@umich.edu    bool isTempSerializeAfter() { return status[SerializeAfter]; }
5362292SN/A
5372731Sktlim@umich.edu    /** Sets the serialization part of this instruction as handled. */
5382731Sktlim@umich.edu    void setSerializeHandled() { status.set(SerializeHandled); }
5392292SN/A
5402292SN/A    /** Checks if the serialization part of this instruction has been
5412292SN/A     *  handled.  This does not apply to the temporary serializing
5422292SN/A     *  state; it only applies to this instruction's own permanent
5432292SN/A     *  serializing state.
5442292SN/A     */
5452731Sktlim@umich.edu    bool isSerializeHandled() { return status[SerializeHandled]; }
5461060SN/A
5471464SN/A    /** Returns the opclass of this instruction. */
5481464SN/A    OpClass opClass() const { return staticInst->opClass(); }
5491464SN/A
5501464SN/A    /** Returns the branch target address. */
5517720Sgblack@eecs.umich.edu    TheISA::PCState branchTarget() const
5527720Sgblack@eecs.umich.edu    { return staticInst->branchTarget(pc); }
5531464SN/A
5542292SN/A    /** Returns the number of source registers. */
5555543Ssaidi@eecs.umich.edu    int8_t numSrcRegs() const { return staticInst->numSrcRegs(); }
5561684SN/A
5572292SN/A    /** Returns the number of destination registers. */
5581060SN/A    int8_t numDestRegs() const { return staticInst->numDestRegs(); }
5591060SN/A
5601060SN/A    // the following are used to track physical register usage
5611060SN/A    // for machines with separate int & FP reg files
5621060SN/A    int8_t numFPDestRegs()  const { return staticInst->numFPDestRegs(); }
5631060SN/A    int8_t numIntDestRegs() const { return staticInst->numIntDestRegs(); }
5641060SN/A
5651060SN/A    /** Returns the logical register index of the i'th destination register. */
5662292SN/A    RegIndex destRegIdx(int i) const { return staticInst->destRegIdx(i); }
5671060SN/A
5681060SN/A    /** Returns the logical register index of the i'th source register. */
5692292SN/A    RegIndex srcRegIdx(int i) const { return staticInst->srcRegIdx(i); }
5701060SN/A
5718733Sgeoffrey.blake@arm.com    /** Pops a result off the instResult queue */
5728733Sgeoffrey.blake@arm.com    template <class T>
5738733Sgeoffrey.blake@arm.com    void popResult(T& t)
5748733Sgeoffrey.blake@arm.com    {
5758733Sgeoffrey.blake@arm.com        if (!instResult.empty()) {
5768733Sgeoffrey.blake@arm.com            instResult.front().get(t);
5778733Sgeoffrey.blake@arm.com            instResult.pop();
5788733Sgeoffrey.blake@arm.com        }
5798733Sgeoffrey.blake@arm.com    }
5801684SN/A
5818733Sgeoffrey.blake@arm.com    /** Read the most recent result stored by this instruction */
5828733Sgeoffrey.blake@arm.com    template <class T>
5838733Sgeoffrey.blake@arm.com    void readResult(T& t)
5848733Sgeoffrey.blake@arm.com    {
5858733Sgeoffrey.blake@arm.com        instResult.back().get(t);
5868733Sgeoffrey.blake@arm.com    }
5871684SN/A
5888733Sgeoffrey.blake@arm.com    /** Pushes a result onto the instResult queue */
5898733Sgeoffrey.blake@arm.com    template <class T>
5908733Sgeoffrey.blake@arm.com    void setResult(T t)
5918733Sgeoffrey.blake@arm.com    {
5928733Sgeoffrey.blake@arm.com        if (recordResult) {
5938733Sgeoffrey.blake@arm.com            Result instRes;
5948733Sgeoffrey.blake@arm.com            instRes.set(t);
5958733Sgeoffrey.blake@arm.com            instResult.push(instRes);
5968733Sgeoffrey.blake@arm.com        }
5978733Sgeoffrey.blake@arm.com    }
5981060SN/A
5992702Sktlim@umich.edu    /** Records an integer register being set to a value. */
6003735Sstever@eecs.umich.edu    void setIntRegOperand(const StaticInst *si, int idx, uint64_t val)
6011060SN/A    {
6028733Sgeoffrey.blake@arm.com        setResult<uint64_t>(val);
6031060SN/A    }
6041060SN/A
6052702Sktlim@umich.edu    /** Records an fp register being set to a value. */
6063735Sstever@eecs.umich.edu    void setFloatRegOperand(const StaticInst *si, int idx, FloatReg val,
6073735Sstever@eecs.umich.edu                            int width)
6082690Sktlim@umich.edu    {
6098733Sgeoffrey.blake@arm.com        if (width == 32 || width == 64) {
6108733Sgeoffrey.blake@arm.com            setResult<double>(val);
6118733Sgeoffrey.blake@arm.com        } else {
6128733Sgeoffrey.blake@arm.com            panic("Unsupported width!");
6133326Sktlim@umich.edu        }
6142690Sktlim@umich.edu    }
6152690Sktlim@umich.edu
6162702Sktlim@umich.edu    /** Records an fp register being set to a value. */
6173735Sstever@eecs.umich.edu    void setFloatRegOperand(const StaticInst *si, int idx, FloatReg val)
6181060SN/A    {
6198733Sgeoffrey.blake@arm.com        setResult<double>(val);
6202308SN/A    }
6211060SN/A
6222702Sktlim@umich.edu    /** Records an fp register being set to an integer value. */
6233735Sstever@eecs.umich.edu    void setFloatRegOperandBits(const StaticInst *si, int idx, uint64_t val,
6243735Sstever@eecs.umich.edu                                int width)
6252308SN/A    {
6268733Sgeoffrey.blake@arm.com        setResult<uint64_t>(val);
6272308SN/A    }
6281060SN/A
6292702Sktlim@umich.edu    /** Records an fp register being set to an integer value. */
6303735Sstever@eecs.umich.edu    void setFloatRegOperandBits(const StaticInst *si, int idx, uint64_t val)
6312308SN/A    {
6328733Sgeoffrey.blake@arm.com        setResult<uint64_t>(val);
6331060SN/A    }
6341060SN/A
6352190SN/A    /** Records that one of the source registers is ready. */
6362292SN/A    void markSrcRegReady();
6372190SN/A
6382331SN/A    /** Marks a specific register as ready. */
6392292SN/A    void markSrcRegReady(RegIndex src_idx);
6402190SN/A
6411684SN/A    /** Returns if a source register is ready. */
6421464SN/A    bool isReadySrcRegIdx(int idx) const
6431464SN/A    {
6441464SN/A        return this->_readySrcRegIdx[idx];
6451464SN/A    }
6461464SN/A
6471684SN/A    /** Sets this instruction as completed. */
6482731Sktlim@umich.edu    void setCompleted() { status.set(Completed); }
6491464SN/A
6502292SN/A    /** Returns whether or not this instruction is completed. */
6512731Sktlim@umich.edu    bool isCompleted() const { return status[Completed]; }
6521464SN/A
6532731Sktlim@umich.edu    /** Marks the result as ready. */
6542731Sktlim@umich.edu    void setResultReady() { status.set(ResultReady); }
6552308SN/A
6562731Sktlim@umich.edu    /** Returns whether or not the result is ready. */
6572731Sktlim@umich.edu    bool isResultReady() const { return status[ResultReady]; }
6582308SN/A
6591060SN/A    /** Sets this instruction as ready to issue. */
6602731Sktlim@umich.edu    void setCanIssue() { status.set(CanIssue); }
6611060SN/A
6621060SN/A    /** Returns whether or not this instruction is ready to issue. */
6632731Sktlim@umich.edu    bool readyToIssue() const { return status[CanIssue]; }
6641060SN/A
6654032Sktlim@umich.edu    /** Clears this instruction being able to issue. */
6664032Sktlim@umich.edu    void clearCanIssue() { status.reset(CanIssue); }
6674032Sktlim@umich.edu
6681060SN/A    /** Sets this instruction as issued from the IQ. */
6692731Sktlim@umich.edu    void setIssued() { status.set(Issued); }
6701060SN/A
6711060SN/A    /** Returns whether or not this instruction has issued. */
6722731Sktlim@umich.edu    bool isIssued() const { return status[Issued]; }
6731060SN/A
6744032Sktlim@umich.edu    /** Clears this instruction as being issued. */
6754032Sktlim@umich.edu    void clearIssued() { status.reset(Issued); }
6764032Sktlim@umich.edu
6771060SN/A    /** Sets this instruction as executed. */
6782731Sktlim@umich.edu    void setExecuted() { status.set(Executed); }
6791060SN/A
6801060SN/A    /** Returns whether or not this instruction has executed. */
6812731Sktlim@umich.edu    bool isExecuted() const { return status[Executed]; }
6821060SN/A
6831060SN/A    /** Sets this instruction as ready to commit. */
6842731Sktlim@umich.edu    void setCanCommit() { status.set(CanCommit); }
6851060SN/A
6861061SN/A    /** Clears this instruction as being ready to commit. */
6872731Sktlim@umich.edu    void clearCanCommit() { status.reset(CanCommit); }
6881061SN/A
6891060SN/A    /** Returns whether or not this instruction is ready to commit. */
6902731Sktlim@umich.edu    bool readyToCommit() const { return status[CanCommit]; }
6912731Sktlim@umich.edu
6922731Sktlim@umich.edu    void setAtCommit() { status.set(AtCommit); }
6932731Sktlim@umich.edu
6942731Sktlim@umich.edu    bool isAtCommit() { return status[AtCommit]; }
6951060SN/A
6962292SN/A    /** Sets this instruction as committed. */
6972731Sktlim@umich.edu    void setCommitted() { status.set(Committed); }
6982292SN/A
6992292SN/A    /** Returns whether or not this instruction is committed. */
7002731Sktlim@umich.edu    bool isCommitted() const { return status[Committed]; }
7012292SN/A
7021060SN/A    /** Sets this instruction as squashed. */
7032731Sktlim@umich.edu    void setSquashed() { status.set(Squashed); }
7041060SN/A
7051060SN/A    /** Returns whether or not this instruction is squashed. */
7062731Sktlim@umich.edu    bool isSquashed() const { return status[Squashed]; }
7071060SN/A
7082292SN/A    //Instruction Queue Entry
7092292SN/A    //-----------------------
7102292SN/A    /** Sets this instruction as a entry the IQ. */
7112731Sktlim@umich.edu    void setInIQ() { status.set(IqEntry); }
7122292SN/A
7132292SN/A    /** Sets this instruction as a entry the IQ. */
7142731Sktlim@umich.edu    void clearInIQ() { status.reset(IqEntry); }
7152731Sktlim@umich.edu
7162731Sktlim@umich.edu    /** Returns whether or not this instruction has issued. */
7172731Sktlim@umich.edu    bool isInIQ() const { return status[IqEntry]; }
7182292SN/A
7191060SN/A    /** Sets this instruction as squashed in the IQ. */
7202731Sktlim@umich.edu    void setSquashedInIQ() { status.set(SquashedInIQ); status.set(Squashed);}
7211060SN/A
7221060SN/A    /** Returns whether or not this instruction is squashed in the IQ. */
7232731Sktlim@umich.edu    bool isSquashedInIQ() const { return status[SquashedInIQ]; }
7242292SN/A
7252292SN/A
7262292SN/A    //Load / Store Queue Functions
7272292SN/A    //-----------------------
7282292SN/A    /** Sets this instruction as a entry the LSQ. */
7292731Sktlim@umich.edu    void setInLSQ() { status.set(LsqEntry); }
7302292SN/A
7312292SN/A    /** Sets this instruction as a entry the LSQ. */
7322731Sktlim@umich.edu    void removeInLSQ() { status.reset(LsqEntry); }
7332731Sktlim@umich.edu
7342731Sktlim@umich.edu    /** Returns whether or not this instruction is in the LSQ. */
7352731Sktlim@umich.edu    bool isInLSQ() const { return status[LsqEntry]; }
7362292SN/A
7372292SN/A    /** Sets this instruction as squashed in the LSQ. */
7382731Sktlim@umich.edu    void setSquashedInLSQ() { status.set(SquashedInLSQ);}
7392292SN/A
7402292SN/A    /** Returns whether or not this instruction is squashed in the LSQ. */
7412731Sktlim@umich.edu    bool isSquashedInLSQ() const { return status[SquashedInLSQ]; }
7422292SN/A
7432292SN/A
7442292SN/A    //Reorder Buffer Functions
7452292SN/A    //-----------------------
7462292SN/A    /** Sets this instruction as a entry the ROB. */
7472731Sktlim@umich.edu    void setInROB() { status.set(RobEntry); }
7482292SN/A
7492292SN/A    /** Sets this instruction as a entry the ROB. */
7502731Sktlim@umich.edu    void clearInROB() { status.reset(RobEntry); }
7512731Sktlim@umich.edu
7522731Sktlim@umich.edu    /** Returns whether or not this instruction is in the ROB. */
7532731Sktlim@umich.edu    bool isInROB() const { return status[RobEntry]; }
7542292SN/A
7552292SN/A    /** Sets this instruction as squashed in the ROB. */
7562731Sktlim@umich.edu    void setSquashedInROB() { status.set(SquashedInROB); }
7572292SN/A
7582292SN/A    /** Returns whether or not this instruction is squashed in the ROB. */
7592731Sktlim@umich.edu    bool isSquashedInROB() const { return status[SquashedInROB]; }
7602292SN/A
7617720Sgblack@eecs.umich.edu    /** Read the PC state of this instruction. */
7627720Sgblack@eecs.umich.edu    const TheISA::PCState pcState() const { return pc; }
7637720Sgblack@eecs.umich.edu
7647720Sgblack@eecs.umich.edu    /** Set the PC state of this instruction. */
7657720Sgblack@eecs.umich.edu    const void pcState(const TheISA::PCState &val) { pc = val; }
7667720Sgblack@eecs.umich.edu
7671060SN/A    /** Read the PC of this instruction. */
7687720Sgblack@eecs.umich.edu    const Addr instAddr() const { return pc.instAddr(); }
7697720Sgblack@eecs.umich.edu
7707720Sgblack@eecs.umich.edu    /** Read the PC of the next instruction. */
7717720Sgblack@eecs.umich.edu    const Addr nextInstAddr() const { return pc.nextInstAddr(); }
7721060SN/A
7734636Sgblack@eecs.umich.edu    /**Read the micro PC of this instruction. */
7747720Sgblack@eecs.umich.edu    const Addr microPC() const { return pc.microPC(); }
7754636Sgblack@eecs.umich.edu
7767597Sminkyu.jeong@arm.com    bool readPredicate()
7777597Sminkyu.jeong@arm.com    {
7787597Sminkyu.jeong@arm.com        return predicate;
7797597Sminkyu.jeong@arm.com    }
7807597Sminkyu.jeong@arm.com
7817597Sminkyu.jeong@arm.com    void setPredicate(bool val)
7827597Sminkyu.jeong@arm.com    {
7837597Sminkyu.jeong@arm.com        predicate = val;
7847600Sminkyu.jeong@arm.com
7857600Sminkyu.jeong@arm.com        if (traceData) {
7867600Sminkyu.jeong@arm.com            traceData->setPredicate(val);
7877600Sminkyu.jeong@arm.com        }
7887597Sminkyu.jeong@arm.com    }
7897597Sminkyu.jeong@arm.com
7902702Sktlim@umich.edu    /** Sets the ASID. */
7912292SN/A    void setASID(short addr_space_id) { asid = addr_space_id; }
7922292SN/A
7932702Sktlim@umich.edu    /** Sets the thread id. */
7946221Snate@binkert.org    void setTid(ThreadID tid) { threadNumber = tid; }
7952292SN/A
7962731Sktlim@umich.edu    /** Sets the pointer to the thread state. */
7972702Sktlim@umich.edu    void setThreadState(ImplState *state) { thread = state; }
7981060SN/A
7992731Sktlim@umich.edu    /** Returns the thread context. */
8002680Sktlim@umich.edu    ThreadContext *tcBase() { return thread->getTC(); }
8011464SN/A
8021464SN/A  private:
8031684SN/A    /** Instruction effective address.
8041684SN/A     *  @todo: Consider if this is necessary or not.
8051684SN/A     */
8061464SN/A    Addr instEffAddr;
8072292SN/A
8081684SN/A    /** Whether or not the effective address calculation is completed.
8091684SN/A     *  @todo: Consider if this is necessary or not.
8101684SN/A     */
8111464SN/A    bool eaCalcDone;
8121464SN/A
8134032Sktlim@umich.edu    /** Is this instruction's memory access uncacheable. */
8144032Sktlim@umich.edu    bool isUncacheable;
8154032Sktlim@umich.edu
8164032Sktlim@umich.edu    /** Has this instruction generated a memory request. */
8174032Sktlim@umich.edu    bool reqMade;
8184032Sktlim@umich.edu
8191464SN/A  public:
8201684SN/A    /** Sets the effective address. */
8211464SN/A    void setEA(Addr &ea) { instEffAddr = ea; eaCalcDone = true; }
8221684SN/A
8231684SN/A    /** Returns the effective address. */
8241464SN/A    const Addr &getEA() const { return instEffAddr; }
8251684SN/A
8261684SN/A    /** Returns whether or not the eff. addr. calculation has been completed. */
8271464SN/A    bool doneEACalc() { return eaCalcDone; }
8281684SN/A
8291684SN/A    /** Returns whether or not the eff. addr. source registers are ready. */
8301464SN/A    bool eaSrcsReady();
8311681SN/A
8322292SN/A    /** Whether or not the memory operation is done. */
8332292SN/A    bool memOpDone;
8342292SN/A
8354032Sktlim@umich.edu    /** Is this instruction's memory access uncacheable. */
8364032Sktlim@umich.edu    bool uncacheable() { return isUncacheable; }
8374032Sktlim@umich.edu
8384032Sktlim@umich.edu    /** Has this instruction generated a memory request. */
8394032Sktlim@umich.edu    bool hasRequest() { return reqMade; }
8404032Sktlim@umich.edu
8411681SN/A  public:
8421684SN/A    /** Load queue index. */
8431681SN/A    int16_t lqIdx;
8441684SN/A
8451684SN/A    /** Store queue index. */
8461681SN/A    int16_t sqIdx;
8472292SN/A
8482292SN/A    /** Iterator pointing to this BaseDynInst in the list of all insts. */
8492292SN/A    ListIt instListIt;
8502292SN/A
8512292SN/A    /** Returns iterator to this instruction in the list of all insts. */
8522292SN/A    ListIt &getInstListIt() { return instListIt; }
8532292SN/A
8542292SN/A    /** Sets iterator for this instruction in the list of all insts. */
8552292SN/A    void setInstListIt(ListIt _instListIt) { instListIt = _instListIt; }
8563326Sktlim@umich.edu
8573326Sktlim@umich.edu  public:
8583326Sktlim@umich.edu    /** Returns the number of consecutive store conditional failures. */
8593326Sktlim@umich.edu    unsigned readStCondFailures()
8603326Sktlim@umich.edu    { return thread->storeCondFailures; }
8613326Sktlim@umich.edu
8623326Sktlim@umich.edu    /** Sets the number of consecutive store conditional failures. */
8633326Sktlim@umich.edu    void setStCondFailures(unsigned sc_failures)
8643326Sktlim@umich.edu    { thread->storeCondFailures = sc_failures; }
8651060SN/A};
8661060SN/A
8671060SN/Atemplate<class Impl>
8687520Sgblack@eecs.umich.eduFault
8698444Sgblack@eecs.umich.eduBaseDynInst<Impl>::readMem(Addr addr, uint8_t *data,
8708444Sgblack@eecs.umich.edu                           unsigned size, unsigned flags)
8711060SN/A{
8724032Sktlim@umich.edu    reqMade = true;
8737944SGiacomo.Gabrielli@arm.com    Request *req = NULL;
8746974Stjones1@inf.ed.ac.uk    Request *sreqLow = NULL;
8756974Stjones1@inf.ed.ac.uk    Request *sreqHigh = NULL;
8766974Stjones1@inf.ed.ac.uk
8777944SGiacomo.Gabrielli@arm.com    if (reqMade && translationStarted) {
8787944SGiacomo.Gabrielli@arm.com        req = savedReq;
8797944SGiacomo.Gabrielli@arm.com        sreqLow = savedSreqLow;
8807944SGiacomo.Gabrielli@arm.com        sreqHigh = savedSreqHigh;
8817944SGiacomo.Gabrielli@arm.com    } else {
8828832SAli.Saidi@ARM.com        req = new Request(asid, addr, size, flags, masterId(), this->pc.instAddr(),
8837944SGiacomo.Gabrielli@arm.com                          thread->contextId(), threadNumber);
8844032Sktlim@umich.edu
8857944SGiacomo.Gabrielli@arm.com        // Only split the request if the ISA supports unaligned accesses.
8867944SGiacomo.Gabrielli@arm.com        if (TheISA::HasUnalignedMemAcc) {
8877944SGiacomo.Gabrielli@arm.com            splitRequest(req, sreqLow, sreqHigh);
8887944SGiacomo.Gabrielli@arm.com        }
8897944SGiacomo.Gabrielli@arm.com        initiateTranslation(req, sreqLow, sreqHigh, NULL, BaseTLB::Read);
8901060SN/A    }
8911060SN/A
8927944SGiacomo.Gabrielli@arm.com    if (translationCompleted) {
8937944SGiacomo.Gabrielli@arm.com        if (fault == NoFault) {
8947944SGiacomo.Gabrielli@arm.com            effAddr = req->getVaddr();
8958199SAli.Saidi@ARM.com            effSize = size;
8967944SGiacomo.Gabrielli@arm.com            effAddrValid = true;
8978887Sgeoffrey.blake@arm.com
8988887Sgeoffrey.blake@arm.com            if (cpu->checker) {
8998887Sgeoffrey.blake@arm.com                if (reqToVerify != NULL) {
9008887Sgeoffrey.blake@arm.com                    delete reqToVerify;
9018887Sgeoffrey.blake@arm.com                }
9028887Sgeoffrey.blake@arm.com                reqToVerify = new Request(*req);
9038733Sgeoffrey.blake@arm.com            }
9047944SGiacomo.Gabrielli@arm.com            fault = cpu->read(req, sreqLow, sreqHigh, data, lqIdx);
9057944SGiacomo.Gabrielli@arm.com        } else {
9067944SGiacomo.Gabrielli@arm.com            // Commit will have to clean up whatever happened.  Set this
9077944SGiacomo.Gabrielli@arm.com            // instruction as executed.
9087944SGiacomo.Gabrielli@arm.com            this->setExecuted();
9097944SGiacomo.Gabrielli@arm.com        }
9107944SGiacomo.Gabrielli@arm.com
9117944SGiacomo.Gabrielli@arm.com        if (fault != NoFault) {
9127944SGiacomo.Gabrielli@arm.com            // Return a fixed value to keep simulation deterministic even
9137944SGiacomo.Gabrielli@arm.com            // along misspeculated paths.
9147944SGiacomo.Gabrielli@arm.com            if (data)
9157944SGiacomo.Gabrielli@arm.com                bzero(data, size);
9167944SGiacomo.Gabrielli@arm.com        }
9177577SAli.Saidi@ARM.com    }
9187577SAli.Saidi@ARM.com
9191060SN/A    if (traceData) {
9201060SN/A        traceData->setAddr(addr);
9211060SN/A    }
9221060SN/A
9231060SN/A    return fault;
9241060SN/A}
9251060SN/A
9261060SN/Atemplate<class Impl>
9277520Sgblack@eecs.umich.eduFault
9288444Sgblack@eecs.umich.eduBaseDynInst<Impl>::writeMem(uint8_t *data, unsigned size,
9298444Sgblack@eecs.umich.edu                            Addr addr, unsigned flags, uint64_t *res)
9301060SN/A{
9311060SN/A    if (traceData) {
9321060SN/A        traceData->setAddr(addr);
9331060SN/A    }
9341060SN/A
9354032Sktlim@umich.edu    reqMade = true;
9367944SGiacomo.Gabrielli@arm.com    Request *req = NULL;
9376974Stjones1@inf.ed.ac.uk    Request *sreqLow = NULL;
9386974Stjones1@inf.ed.ac.uk    Request *sreqHigh = NULL;
9396974Stjones1@inf.ed.ac.uk
9407944SGiacomo.Gabrielli@arm.com    if (reqMade && translationStarted) {
9417944SGiacomo.Gabrielli@arm.com        req = savedReq;
9427944SGiacomo.Gabrielli@arm.com        sreqLow = savedSreqLow;
9437944SGiacomo.Gabrielli@arm.com        sreqHigh = savedSreqHigh;
9447944SGiacomo.Gabrielli@arm.com    } else {
9458832SAli.Saidi@ARM.com        req = new Request(asid, addr, size, flags, masterId(), this->pc.instAddr(),
9467944SGiacomo.Gabrielli@arm.com                          thread->contextId(), threadNumber);
9477944SGiacomo.Gabrielli@arm.com
9487944SGiacomo.Gabrielli@arm.com        // Only split the request if the ISA supports unaligned accesses.
9497944SGiacomo.Gabrielli@arm.com        if (TheISA::HasUnalignedMemAcc) {
9507944SGiacomo.Gabrielli@arm.com            splitRequest(req, sreqLow, sreqHigh);
9517944SGiacomo.Gabrielli@arm.com        }
9527944SGiacomo.Gabrielli@arm.com        initiateTranslation(req, sreqLow, sreqHigh, res, BaseTLB::Write);
9536974Stjones1@inf.ed.ac.uk    }
9544032Sktlim@umich.edu
9557944SGiacomo.Gabrielli@arm.com    if (fault == NoFault && translationCompleted) {
9562678Sktlim@umich.edu        effAddr = req->getVaddr();
9578199SAli.Saidi@ARM.com        effSize = size;
9584032Sktlim@umich.edu        effAddrValid = true;
9598887Sgeoffrey.blake@arm.com
9608887Sgeoffrey.blake@arm.com        if (cpu->checker) {
9618887Sgeoffrey.blake@arm.com            if (reqToVerify != NULL) {
9628887Sgeoffrey.blake@arm.com                delete reqToVerify;
9638887Sgeoffrey.blake@arm.com            }
9648887Sgeoffrey.blake@arm.com            reqToVerify = new Request(*req);
9658733Sgeoffrey.blake@arm.com        }
9666975Stjones1@inf.ed.ac.uk        fault = cpu->write(req, sreqLow, sreqHigh, data, sqIdx);
9671060SN/A    }
9681060SN/A
9691060SN/A    return fault;
9701060SN/A}
9711060SN/A
9726973Stjones1@inf.ed.ac.uktemplate<class Impl>
9736973Stjones1@inf.ed.ac.ukinline void
9746974Stjones1@inf.ed.ac.ukBaseDynInst<Impl>::splitRequest(RequestPtr req, RequestPtr &sreqLow,
9756974Stjones1@inf.ed.ac.uk                                RequestPtr &sreqHigh)
9766974Stjones1@inf.ed.ac.uk{
9776974Stjones1@inf.ed.ac.uk    // Check to see if the request crosses the next level block boundary.
9788850Sandreas.hansson@arm.com    unsigned block_size = cpu->getDataPort().peerBlockSize();
9796974Stjones1@inf.ed.ac.uk    Addr addr = req->getVaddr();
9806974Stjones1@inf.ed.ac.uk    Addr split_addr = roundDown(addr + req->getSize() - 1, block_size);
9816974Stjones1@inf.ed.ac.uk    assert(split_addr <= addr || split_addr - addr < block_size);
9826974Stjones1@inf.ed.ac.uk
9836974Stjones1@inf.ed.ac.uk    // Spans two blocks.
9846974Stjones1@inf.ed.ac.uk    if (split_addr > addr) {
9856974Stjones1@inf.ed.ac.uk        req->splitOnVaddr(split_addr, sreqLow, sreqHigh);
9866974Stjones1@inf.ed.ac.uk    }
9876974Stjones1@inf.ed.ac.uk}
9886974Stjones1@inf.ed.ac.uk
9896974Stjones1@inf.ed.ac.uktemplate<class Impl>
9906974Stjones1@inf.ed.ac.ukinline void
9916974Stjones1@inf.ed.ac.ukBaseDynInst<Impl>::initiateTranslation(RequestPtr req, RequestPtr sreqLow,
9926974Stjones1@inf.ed.ac.uk                                       RequestPtr sreqHigh, uint64_t *res,
9936973Stjones1@inf.ed.ac.uk                                       BaseTLB::Mode mode)
9946973Stjones1@inf.ed.ac.uk{
9957944SGiacomo.Gabrielli@arm.com    translationStarted = true;
9967944SGiacomo.Gabrielli@arm.com
9976974Stjones1@inf.ed.ac.uk    if (!TheISA::HasUnalignedMemAcc || sreqLow == NULL) {
9986974Stjones1@inf.ed.ac.uk        WholeTranslationState *state =
9996974Stjones1@inf.ed.ac.uk            new WholeTranslationState(req, NULL, res, mode);
10006974Stjones1@inf.ed.ac.uk
10016974Stjones1@inf.ed.ac.uk        // One translation if the request isn't split.
10028486Sgblack@eecs.umich.edu        DataTranslation<BaseDynInstPtr> *trans =
10038486Sgblack@eecs.umich.edu            new DataTranslation<BaseDynInstPtr>(this, state);
10046974Stjones1@inf.ed.ac.uk        cpu->dtb->translateTiming(req, thread->getTC(), trans, mode);
10057944SGiacomo.Gabrielli@arm.com        if (!translationCompleted) {
10067944SGiacomo.Gabrielli@arm.com            // Save memory requests.
10077944SGiacomo.Gabrielli@arm.com            savedReq = state->mainReq;
10087944SGiacomo.Gabrielli@arm.com            savedSreqLow = state->sreqLow;
10097944SGiacomo.Gabrielli@arm.com            savedSreqHigh = state->sreqHigh;
10107944SGiacomo.Gabrielli@arm.com        }
10116974Stjones1@inf.ed.ac.uk    } else {
10126974Stjones1@inf.ed.ac.uk        WholeTranslationState *state =
10136974Stjones1@inf.ed.ac.uk            new WholeTranslationState(req, sreqLow, sreqHigh, NULL, res, mode);
10146974Stjones1@inf.ed.ac.uk
10156974Stjones1@inf.ed.ac.uk        // Two translations when the request is split.
10168486Sgblack@eecs.umich.edu        DataTranslation<BaseDynInstPtr> *stransLow =
10178486Sgblack@eecs.umich.edu            new DataTranslation<BaseDynInstPtr>(this, state, 0);
10188486Sgblack@eecs.umich.edu        DataTranslation<BaseDynInstPtr> *stransHigh =
10198486Sgblack@eecs.umich.edu            new DataTranslation<BaseDynInstPtr>(this, state, 1);
10206974Stjones1@inf.ed.ac.uk
10216974Stjones1@inf.ed.ac.uk        cpu->dtb->translateTiming(sreqLow, thread->getTC(), stransLow, mode);
10226974Stjones1@inf.ed.ac.uk        cpu->dtb->translateTiming(sreqHigh, thread->getTC(), stransHigh, mode);
10237944SGiacomo.Gabrielli@arm.com        if (!translationCompleted) {
10247944SGiacomo.Gabrielli@arm.com            // Save memory requests.
10257944SGiacomo.Gabrielli@arm.com            savedReq = state->mainReq;
10267944SGiacomo.Gabrielli@arm.com            savedSreqLow = state->sreqLow;
10277944SGiacomo.Gabrielli@arm.com            savedSreqHigh = state->sreqHigh;
10287944SGiacomo.Gabrielli@arm.com        }
10296974Stjones1@inf.ed.ac.uk    }
10306973Stjones1@inf.ed.ac.uk}
10316973Stjones1@inf.ed.ac.uk
10326973Stjones1@inf.ed.ac.uktemplate<class Impl>
10336973Stjones1@inf.ed.ac.ukinline void
10346973Stjones1@inf.ed.ac.ukBaseDynInst<Impl>::finishTranslation(WholeTranslationState *state)
10356973Stjones1@inf.ed.ac.uk{
10366973Stjones1@inf.ed.ac.uk    fault = state->getFault();
10376973Stjones1@inf.ed.ac.uk
10386973Stjones1@inf.ed.ac.uk    if (state->isUncacheable())
10396973Stjones1@inf.ed.ac.uk        isUncacheable = true;
10406973Stjones1@inf.ed.ac.uk
10416973Stjones1@inf.ed.ac.uk    if (fault == NoFault) {
10426973Stjones1@inf.ed.ac.uk        physEffAddr = state->getPaddr();
10436973Stjones1@inf.ed.ac.uk        memReqFlags = state->getFlags();
10446973Stjones1@inf.ed.ac.uk
10456973Stjones1@inf.ed.ac.uk        if (state->mainReq->isCondSwap()) {
10466973Stjones1@inf.ed.ac.uk            assert(state->res);
10476973Stjones1@inf.ed.ac.uk            state->mainReq->setExtraData(*state->res);
10486973Stjones1@inf.ed.ac.uk        }
10496973Stjones1@inf.ed.ac.uk
10506973Stjones1@inf.ed.ac.uk    } else {
10516973Stjones1@inf.ed.ac.uk        state->deleteReqs();
10526973Stjones1@inf.ed.ac.uk    }
10536973Stjones1@inf.ed.ac.uk    delete state;
10547944SGiacomo.Gabrielli@arm.com
10557944SGiacomo.Gabrielli@arm.com    translationCompleted = true;
10566973Stjones1@inf.ed.ac.uk}
10576973Stjones1@inf.ed.ac.uk
10581464SN/A#endif // __CPU_BASE_DYN_INST_HH__
1059