interrupts.hh revision 8742
14120Sgblack@eecs.umich.edu/*
24120Sgblack@eecs.umich.edu * Copyright (c) 2007 The Hewlett-Packard Development Company
34120Sgblack@eecs.umich.edu * All rights reserved.
44120Sgblack@eecs.umich.edu *
57087Snate@binkert.org * The license below extends only to copyright in the software and shall
67087Snate@binkert.org * not be construed as granting a license to any other intellectual
77087Snate@binkert.org * property including but not limited to intellectual property relating
87087Snate@binkert.org * to a hardware implementation of the functionality of the software
97087Snate@binkert.org * licensed hereunder.  You may use the software subject to the license
107087Snate@binkert.org * terms below provided that you ensure that this notice is replicated
117087Snate@binkert.org * unmodified and in its entirety in all distributions of the software,
127087Snate@binkert.org * modified or unmodified, in source code or in binary form.
134120Sgblack@eecs.umich.edu *
147087Snate@binkert.org * Redistribution and use in source and binary forms, with or without
157087Snate@binkert.org * modification, are permitted provided that the following conditions are
167087Snate@binkert.org * met: redistributions of source code must retain the above copyright
177087Snate@binkert.org * notice, this list of conditions and the following disclaimer;
187087Snate@binkert.org * redistributions in binary form must reproduce the above copyright
197087Snate@binkert.org * notice, this list of conditions and the following disclaimer in the
207087Snate@binkert.org * documentation and/or other materials provided with the distribution;
217087Snate@binkert.org * neither the name of the copyright holders nor the names of its
224120Sgblack@eecs.umich.edu * contributors may be used to endorse or promote products derived from
237087Snate@binkert.org * this software without specific prior written permission.
244120Sgblack@eecs.umich.edu *
254120Sgblack@eecs.umich.edu * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
264120Sgblack@eecs.umich.edu * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
274120Sgblack@eecs.umich.edu * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
284120Sgblack@eecs.umich.edu * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
294120Sgblack@eecs.umich.edu * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
304120Sgblack@eecs.umich.edu * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
314120Sgblack@eecs.umich.edu * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
324120Sgblack@eecs.umich.edu * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
334120Sgblack@eecs.umich.edu * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
344120Sgblack@eecs.umich.edu * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
354120Sgblack@eecs.umich.edu * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
364120Sgblack@eecs.umich.edu *
374120Sgblack@eecs.umich.edu * Authors: Gabe Black
384120Sgblack@eecs.umich.edu */
394120Sgblack@eecs.umich.edu
404120Sgblack@eecs.umich.edu#ifndef __ARCH_X86_INTERRUPTS_HH__
414120Sgblack@eecs.umich.edu#define __ARCH_X86_INTERRUPTS_HH__
424120Sgblack@eecs.umich.edu
438229Snate@binkert.org#include "arch/x86/regs/apic.hh"
445086Sgblack@eecs.umich.edu#include "arch/x86/faults.hh"
455655Sgblack@eecs.umich.edu#include "arch/x86/intmessage.hh"
465654Sgblack@eecs.umich.edu#include "base/bitfield.hh"
478742Sgblack@eecs.umich.edu#include "config/full_system.hh"
485086Sgblack@eecs.umich.edu#include "cpu/thread_context.hh"
498229Snate@binkert.org#include "dev/x86/intdev.hh"
505648Sgblack@eecs.umich.edu#include "dev/io_device.hh"
515647Sgblack@eecs.umich.edu#include "params/X86LocalApic.hh"
525647Sgblack@eecs.umich.edu#include "sim/eventq.hh"
535647Sgblack@eecs.umich.edu
545647Sgblack@eecs.umich.educlass ThreadContext;
555810Sgblack@eecs.umich.educlass BaseCPU;
564120Sgblack@eecs.umich.edu
575704Snate@binkert.orgnamespace X86ISA {
585086Sgblack@eecs.umich.edu
595651Sgblack@eecs.umich.educlass Interrupts : public BasicPioDevice, IntDev
605086Sgblack@eecs.umich.edu{
615647Sgblack@eecs.umich.edu  protected:
625654Sgblack@eecs.umich.edu    // Storage for the APIC registers
635647Sgblack@eecs.umich.edu    uint32_t regs[NUM_APIC_REGS];
645654Sgblack@eecs.umich.edu
655691Sgblack@eecs.umich.edu    BitUnion32(LVTEntry)
665691Sgblack@eecs.umich.edu        Bitfield<7, 0> vector;
675691Sgblack@eecs.umich.edu        Bitfield<10, 8> deliveryMode;
685691Sgblack@eecs.umich.edu        Bitfield<12> status;
695691Sgblack@eecs.umich.edu        Bitfield<13> polarity;
705691Sgblack@eecs.umich.edu        Bitfield<14> remoteIRR;
715691Sgblack@eecs.umich.edu        Bitfield<15> trigger;
725691Sgblack@eecs.umich.edu        Bitfield<16> masked;
735691Sgblack@eecs.umich.edu        Bitfield<17> periodic;
745691Sgblack@eecs.umich.edu    EndBitUnion(LVTEntry)
755691Sgblack@eecs.umich.edu
765654Sgblack@eecs.umich.edu    /*
775654Sgblack@eecs.umich.edu     * Timing related stuff.
785654Sgblack@eecs.umich.edu     */
795648Sgblack@eecs.umich.edu    Tick latency;
805648Sgblack@eecs.umich.edu    Tick clock;
815647Sgblack@eecs.umich.edu
825647Sgblack@eecs.umich.edu    class ApicTimerEvent : public Event
835647Sgblack@eecs.umich.edu    {
845691Sgblack@eecs.umich.edu      private:
855691Sgblack@eecs.umich.edu        Interrupts *localApic;
865647Sgblack@eecs.umich.edu      public:
875691Sgblack@eecs.umich.edu        ApicTimerEvent(Interrupts *_localApic) :
885691Sgblack@eecs.umich.edu            Event(), localApic(_localApic)
895647Sgblack@eecs.umich.edu        {}
905647Sgblack@eecs.umich.edu
915647Sgblack@eecs.umich.edu        void process()
925647Sgblack@eecs.umich.edu        {
935691Sgblack@eecs.umich.edu            assert(localApic);
945691Sgblack@eecs.umich.edu            if (localApic->triggerTimerInterrupt()) {
955691Sgblack@eecs.umich.edu                localApic->setReg(APIC_INITIAL_COUNT,
965691Sgblack@eecs.umich.edu                        localApic->readReg(APIC_INITIAL_COUNT));
975691Sgblack@eecs.umich.edu            }
985647Sgblack@eecs.umich.edu        }
995647Sgblack@eecs.umich.edu    };
1005647Sgblack@eecs.umich.edu
1015647Sgblack@eecs.umich.edu    ApicTimerEvent apicTimerEvent;
1025647Sgblack@eecs.umich.edu
1035654Sgblack@eecs.umich.edu    /*
1045655Sgblack@eecs.umich.edu     * A set of variables to keep track of interrupts that don't go through
1055655Sgblack@eecs.umich.edu     * the IRR.
1065655Sgblack@eecs.umich.edu     */
1075655Sgblack@eecs.umich.edu    bool pendingSmi;
1085691Sgblack@eecs.umich.edu    uint8_t smiVector;
1095655Sgblack@eecs.umich.edu    bool pendingNmi;
1105691Sgblack@eecs.umich.edu    uint8_t nmiVector;
1115655Sgblack@eecs.umich.edu    bool pendingExtInt;
1125691Sgblack@eecs.umich.edu    uint8_t extIntVector;
1135655Sgblack@eecs.umich.edu    bool pendingInit;
1145691Sgblack@eecs.umich.edu    uint8_t initVector;
1156050Sgblack@eecs.umich.edu    bool pendingStartup;
1166050Sgblack@eecs.umich.edu    uint8_t startupVector;
1176066Sgblack@eecs.umich.edu    bool startedUp;
1185655Sgblack@eecs.umich.edu
1195655Sgblack@eecs.umich.edu    // This is a quick check whether any of the above (except ExtInt) are set.
1205655Sgblack@eecs.umich.edu    bool pendingUnmaskableInt;
1215655Sgblack@eecs.umich.edu
1226069Sgblack@eecs.umich.edu    // A count of how many IPIs are in flight.
1236069Sgblack@eecs.umich.edu    int pendingIPIs;
1246069Sgblack@eecs.umich.edu
1255655Sgblack@eecs.umich.edu    /*
1265654Sgblack@eecs.umich.edu     * IRR and ISR maintenance.
1275654Sgblack@eecs.umich.edu     */
1285654Sgblack@eecs.umich.edu    uint8_t IRRV;
1295654Sgblack@eecs.umich.edu    uint8_t ISRV;
1305654Sgblack@eecs.umich.edu
1315654Sgblack@eecs.umich.edu    int
1325654Sgblack@eecs.umich.edu    findRegArrayMSB(ApicRegIndex base)
1335654Sgblack@eecs.umich.edu    {
1345654Sgblack@eecs.umich.edu        int offset = 7;
1355654Sgblack@eecs.umich.edu        do {
1365654Sgblack@eecs.umich.edu            if (regs[base + offset] != 0) {
1375654Sgblack@eecs.umich.edu                return offset * 32 + findMsbSet(regs[base + offset]);
1385654Sgblack@eecs.umich.edu            }
1395654Sgblack@eecs.umich.edu        } while (offset--);
1405654Sgblack@eecs.umich.edu        return 0;
1415654Sgblack@eecs.umich.edu    }
1425654Sgblack@eecs.umich.edu
1435654Sgblack@eecs.umich.edu    void
1445654Sgblack@eecs.umich.edu    updateIRRV()
1455654Sgblack@eecs.umich.edu    {
1465654Sgblack@eecs.umich.edu        IRRV = findRegArrayMSB(APIC_INTERRUPT_REQUEST_BASE);
1475654Sgblack@eecs.umich.edu    }
1485654Sgblack@eecs.umich.edu
1495654Sgblack@eecs.umich.edu    void
1505654Sgblack@eecs.umich.edu    updateISRV()
1515654Sgblack@eecs.umich.edu    {
1525654Sgblack@eecs.umich.edu        ISRV = findRegArrayMSB(APIC_IN_SERVICE_BASE);
1535654Sgblack@eecs.umich.edu    }
1545654Sgblack@eecs.umich.edu
1555654Sgblack@eecs.umich.edu    void
1565654Sgblack@eecs.umich.edu    setRegArrayBit(ApicRegIndex base, uint8_t vector)
1575654Sgblack@eecs.umich.edu    {
1586101Sgblack@eecs.umich.edu        regs[base + (vector / 32)] |= (1 << (vector % 32));
1595654Sgblack@eecs.umich.edu    }
1605654Sgblack@eecs.umich.edu
1615654Sgblack@eecs.umich.edu    void
1625654Sgblack@eecs.umich.edu    clearRegArrayBit(ApicRegIndex base, uint8_t vector)
1635654Sgblack@eecs.umich.edu    {
1646101Sgblack@eecs.umich.edu        regs[base + (vector / 32)] &= ~(1 << (vector % 32));
1655654Sgblack@eecs.umich.edu    }
1665654Sgblack@eecs.umich.edu
1675654Sgblack@eecs.umich.edu    bool
1685654Sgblack@eecs.umich.edu    getRegArrayBit(ApicRegIndex base, uint8_t vector)
1695654Sgblack@eecs.umich.edu    {
1706101Sgblack@eecs.umich.edu        return bits(regs[base + (vector / 32)], vector % 5);
1715654Sgblack@eecs.umich.edu    }
1725654Sgblack@eecs.umich.edu
1735691Sgblack@eecs.umich.edu    void requestInterrupt(uint8_t vector, uint8_t deliveryMode, bool level);
1745691Sgblack@eecs.umich.edu
1755810Sgblack@eecs.umich.edu    BaseCPU *cpu;
1765810Sgblack@eecs.umich.edu
1776136Sgblack@eecs.umich.edu    int initialApicId;
1786136Sgblack@eecs.umich.edu
1798742Sgblack@eecs.umich.edu#if FULL_SYSTEM
1808742Sgblack@eecs.umich.edu    Platform *platform;
1818742Sgblack@eecs.umich.edu#endif
1828742Sgblack@eecs.umich.edu
1835086Sgblack@eecs.umich.edu  public:
1845654Sgblack@eecs.umich.edu    /*
1855654Sgblack@eecs.umich.edu     * Params stuff.
1865654Sgblack@eecs.umich.edu     */
1875647Sgblack@eecs.umich.edu    typedef X86LocalApicParams Params;
1885647Sgblack@eecs.umich.edu
1896041Sgblack@eecs.umich.edu    void setCPU(BaseCPU * newCPU);
1905810Sgblack@eecs.umich.edu
1915810Sgblack@eecs.umich.edu    void
1925704Snate@binkert.org    setClock(Tick newClock)
1935648Sgblack@eecs.umich.edu    {
1945648Sgblack@eecs.umich.edu        clock = newClock;
1955648Sgblack@eecs.umich.edu    }
1965648Sgblack@eecs.umich.edu
1975647Sgblack@eecs.umich.edu    const Params *
1985647Sgblack@eecs.umich.edu    params() const
1995086Sgblack@eecs.umich.edu    {
2005647Sgblack@eecs.umich.edu        return dynamic_cast<const Params *>(_params);
2015647Sgblack@eecs.umich.edu    }
2025647Sgblack@eecs.umich.edu
2035654Sgblack@eecs.umich.edu    /*
2046137Sgblack@eecs.umich.edu     * Initialize this object by registering it with the IO APIC.
2056137Sgblack@eecs.umich.edu     */
2066137Sgblack@eecs.umich.edu    void init();
2076137Sgblack@eecs.umich.edu
2086137Sgblack@eecs.umich.edu    /*
2095654Sgblack@eecs.umich.edu     * Functions to interact with the interrupt port from IntDev.
2105654Sgblack@eecs.umich.edu     */
2115648Sgblack@eecs.umich.edu    Tick read(PacketPtr pkt);
2125648Sgblack@eecs.umich.edu    Tick write(PacketPtr pkt);
2135651Sgblack@eecs.umich.edu    Tick recvMessage(PacketPtr pkt);
2146064Sgblack@eecs.umich.edu    Tick recvResponse(PacketPtr pkt);
2155647Sgblack@eecs.umich.edu
2165691Sgblack@eecs.umich.edu    bool
2175691Sgblack@eecs.umich.edu    triggerTimerInterrupt()
2185691Sgblack@eecs.umich.edu    {
2195691Sgblack@eecs.umich.edu        LVTEntry entry = regs[APIC_LVT_TIMER];
2205691Sgblack@eecs.umich.edu        if (!entry.masked)
2215691Sgblack@eecs.umich.edu            requestInterrupt(entry.vector, entry.deliveryMode, entry.trigger);
2225691Sgblack@eecs.umich.edu        return entry.periodic;
2235691Sgblack@eecs.umich.edu    }
2245691Sgblack@eecs.umich.edu
2256041Sgblack@eecs.umich.edu    void addressRanges(AddrRangeList &range_list);
2266041Sgblack@eecs.umich.edu    void getIntAddrRange(AddrRangeList &range_list);
2275651Sgblack@eecs.umich.edu
2285654Sgblack@eecs.umich.edu    Port *getPort(const std::string &if_name, int idx = -1)
2295654Sgblack@eecs.umich.edu    {
2305654Sgblack@eecs.umich.edu        if (if_name == "int_port")
2315654Sgblack@eecs.umich.edu            return intPort;
2325654Sgblack@eecs.umich.edu        return BasicPioDevice::getPort(if_name, idx);
2335654Sgblack@eecs.umich.edu    }
2345654Sgblack@eecs.umich.edu
2355654Sgblack@eecs.umich.edu    /*
2365654Sgblack@eecs.umich.edu     * Functions to access and manipulate the APIC's registers.
2375654Sgblack@eecs.umich.edu     */
2385654Sgblack@eecs.umich.edu
2395648Sgblack@eecs.umich.edu    uint32_t readReg(ApicRegIndex miscReg);
2405648Sgblack@eecs.umich.edu    void setReg(ApicRegIndex reg, uint32_t val);
2415704Snate@binkert.org    void
2425704Snate@binkert.org    setRegNoEffect(ApicRegIndex reg, uint32_t val)
2435647Sgblack@eecs.umich.edu    {
2445648Sgblack@eecs.umich.edu        regs[reg] = val;
2455648Sgblack@eecs.umich.edu    }
2465648Sgblack@eecs.umich.edu
2475654Sgblack@eecs.umich.edu    /*
2485654Sgblack@eecs.umich.edu     * Constructor.
2495654Sgblack@eecs.umich.edu     */
2505654Sgblack@eecs.umich.edu
2516041Sgblack@eecs.umich.edu    Interrupts(Params * p);
2525086Sgblack@eecs.umich.edu
2535654Sgblack@eecs.umich.edu    /*
2545654Sgblack@eecs.umich.edu     * Functions for retrieving interrupts for the CPU to handle.
2555654Sgblack@eecs.umich.edu     */
2565651Sgblack@eecs.umich.edu
2575704Snate@binkert.org    bool checkInterrupts(ThreadContext *tc) const;
2585704Snate@binkert.org    Fault getInterrupt(ThreadContext *tc);
2595704Snate@binkert.org    void updateIntrInfo(ThreadContext *tc);
2605086Sgblack@eecs.umich.edu
2615654Sgblack@eecs.umich.edu    /*
2625654Sgblack@eecs.umich.edu     * Serialization.
2635654Sgblack@eecs.umich.edu     */
2645086Sgblack@eecs.umich.edu
2657902Shestness@cs.utexas.edu    virtual void serialize(std::ostream &os);
2667902Shestness@cs.utexas.edu    virtual void unserialize(Checkpoint *cp, const std::string &section);
2675654Sgblack@eecs.umich.edu
2685654Sgblack@eecs.umich.edu    /*
2695654Sgblack@eecs.umich.edu     * Old functions needed for compatability but which will be phased out
2705654Sgblack@eecs.umich.edu     * eventually.
2715654Sgblack@eecs.umich.edu     */
2725704Snate@binkert.org    void
2735704Snate@binkert.org    post(int int_num, int index)
2745654Sgblack@eecs.umich.edu    {
2755654Sgblack@eecs.umich.edu        panic("Interrupts::post unimplemented!\n");
2765654Sgblack@eecs.umich.edu    }
2775654Sgblack@eecs.umich.edu
2785704Snate@binkert.org    void
2795704Snate@binkert.org    clear(int int_num, int index)
2805654Sgblack@eecs.umich.edu    {
2815654Sgblack@eecs.umich.edu        panic("Interrupts::clear unimplemented!\n");
2825654Sgblack@eecs.umich.edu    }
2835654Sgblack@eecs.umich.edu
2845704Snate@binkert.org    void
2855704Snate@binkert.org    clearAll()
2865654Sgblack@eecs.umich.edu    {
2875704Snate@binkert.org        panic("Interrupts::clearAll unimplemented!\n");
2885654Sgblack@eecs.umich.edu    }
2895086Sgblack@eecs.umich.edu};
2905086Sgblack@eecs.umich.edu
2915704Snate@binkert.org} // namespace X86ISA
2924120Sgblack@eecs.umich.edu
2934120Sgblack@eecs.umich.edu#endif // __ARCH_X86_INTERRUPTS_HH__
294