interrupts.cc revision 6137
15647Sgblack@eecs.umich.edu/*
25647Sgblack@eecs.umich.edu * Copyright (c) 2008 The Hewlett-Packard Development Company
35647Sgblack@eecs.umich.edu * All rights reserved.
45647Sgblack@eecs.umich.edu *
55647Sgblack@eecs.umich.edu * Redistribution and use of this software in source and binary forms,
65647Sgblack@eecs.umich.edu * with or without modification, are permitted provided that the
75647Sgblack@eecs.umich.edu * following conditions are met:
85647Sgblack@eecs.umich.edu *
95647Sgblack@eecs.umich.edu * The software must be used only for Non-Commercial Use which means any
105647Sgblack@eecs.umich.edu * use which is NOT directed to receiving any direct monetary
115647Sgblack@eecs.umich.edu * compensation for, or commercial advantage from such use.  Illustrative
125647Sgblack@eecs.umich.edu * examples of non-commercial use are academic research, personal study,
135647Sgblack@eecs.umich.edu * teaching, education and corporate research & development.
145647Sgblack@eecs.umich.edu * Illustrative examples of commercial use are distributing products for
155647Sgblack@eecs.umich.edu * commercial advantage and providing services using the software for
165647Sgblack@eecs.umich.edu * commercial advantage.
175647Sgblack@eecs.umich.edu *
185647Sgblack@eecs.umich.edu * If you wish to use this software or functionality therein that may be
195647Sgblack@eecs.umich.edu * covered by patents for commercial use, please contact:
205647Sgblack@eecs.umich.edu *     Director of Intellectual Property Licensing
215647Sgblack@eecs.umich.edu *     Office of Strategy and Technology
225647Sgblack@eecs.umich.edu *     Hewlett-Packard Company
235647Sgblack@eecs.umich.edu *     1501 Page Mill Road
245647Sgblack@eecs.umich.edu *     Palo Alto, California  94304
255647Sgblack@eecs.umich.edu *
265647Sgblack@eecs.umich.edu * Redistributions of source code must retain the above copyright notice,
275647Sgblack@eecs.umich.edu * this list of conditions and the following disclaimer.  Redistributions
285647Sgblack@eecs.umich.edu * in binary form must reproduce the above copyright notice, this list of
295647Sgblack@eecs.umich.edu * conditions and the following disclaimer in the documentation and/or
305647Sgblack@eecs.umich.edu * other materials provided with the distribution.  Neither the name of
315647Sgblack@eecs.umich.edu * the COPYRIGHT HOLDER(s), HEWLETT-PACKARD COMPANY, nor the names of its
325647Sgblack@eecs.umich.edu * contributors may be used to endorse or promote products derived from
335647Sgblack@eecs.umich.edu * this software without specific prior written permission.  No right of
345647Sgblack@eecs.umich.edu * sublicense is granted herewith.  Derivatives of the software and
355647Sgblack@eecs.umich.edu * output created using the software may be prepared, but only for
365647Sgblack@eecs.umich.edu * Non-Commercial Uses.  Derivatives of the software may be shared with
375647Sgblack@eecs.umich.edu * others provided: (i) the others agree to abide by the list of
385647Sgblack@eecs.umich.edu * conditions herein which includes the Non-Commercial Use restrictions;
395647Sgblack@eecs.umich.edu * and (ii) such Derivatives of the software include the above copyright
405647Sgblack@eecs.umich.edu * notice to acknowledge the contribution from this software where
415647Sgblack@eecs.umich.edu * applicable, this list of conditions and the disclaimer below.
425647Sgblack@eecs.umich.edu *
435647Sgblack@eecs.umich.edu * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
445647Sgblack@eecs.umich.edu * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
455647Sgblack@eecs.umich.edu * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
465647Sgblack@eecs.umich.edu * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
475647Sgblack@eecs.umich.edu * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
485647Sgblack@eecs.umich.edu * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
495647Sgblack@eecs.umich.edu * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
505647Sgblack@eecs.umich.edu * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
515647Sgblack@eecs.umich.edu * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
525647Sgblack@eecs.umich.edu * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
535647Sgblack@eecs.umich.edu * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
545647Sgblack@eecs.umich.edu *
555647Sgblack@eecs.umich.edu * Authors: Gabe Black
565647Sgblack@eecs.umich.edu */
575647Sgblack@eecs.umich.edu
585648Sgblack@eecs.umich.edu#include "arch/x86/apicregs.hh"
595647Sgblack@eecs.umich.edu#include "arch/x86/interrupts.hh"
605654Sgblack@eecs.umich.edu#include "arch/x86/intmessage.hh"
615647Sgblack@eecs.umich.edu#include "cpu/base.hh"
626137Sgblack@eecs.umich.edu#include "dev/x86/i82094aa.hh"
636137Sgblack@eecs.umich.edu#include "dev/x86/pc.hh"
646137Sgblack@eecs.umich.edu#include "dev/x86/south_bridge.hh"
655654Sgblack@eecs.umich.edu#include "mem/packet_access.hh"
666046Sgblack@eecs.umich.edu#include "sim/system.hh"
675647Sgblack@eecs.umich.edu
685648Sgblack@eecs.umich.eduint
695648Sgblack@eecs.umich.edudivideFromConf(uint32_t conf)
705647Sgblack@eecs.umich.edu{
715647Sgblack@eecs.umich.edu    // This figures out what division we want from the division configuration
725647Sgblack@eecs.umich.edu    // register in the local APIC. The encoding is a little odd but it can
735647Sgblack@eecs.umich.edu    // be deciphered fairly easily.
745647Sgblack@eecs.umich.edu    int shift = ((conf & 0x8) >> 1) | (conf & 0x3);
755647Sgblack@eecs.umich.edu    shift = (shift + 1) % 8;
765647Sgblack@eecs.umich.edu    return 1 << shift;
775647Sgblack@eecs.umich.edu}
785647Sgblack@eecs.umich.edu
795648Sgblack@eecs.umich.edunamespace X86ISA
805647Sgblack@eecs.umich.edu{
815648Sgblack@eecs.umich.edu
825648Sgblack@eecs.umich.eduApicRegIndex
835648Sgblack@eecs.umich.edudecodeAddr(Addr paddr)
845648Sgblack@eecs.umich.edu{
855648Sgblack@eecs.umich.edu    ApicRegIndex regNum;
865648Sgblack@eecs.umich.edu    paddr &= ~mask(3);
875648Sgblack@eecs.umich.edu    switch (paddr)
885648Sgblack@eecs.umich.edu    {
895648Sgblack@eecs.umich.edu      case 0x20:
905648Sgblack@eecs.umich.edu        regNum = APIC_ID;
915648Sgblack@eecs.umich.edu        break;
925648Sgblack@eecs.umich.edu      case 0x30:
935648Sgblack@eecs.umich.edu        regNum = APIC_VERSION;
945648Sgblack@eecs.umich.edu        break;
955648Sgblack@eecs.umich.edu      case 0x80:
965648Sgblack@eecs.umich.edu        regNum = APIC_TASK_PRIORITY;
975648Sgblack@eecs.umich.edu        break;
985648Sgblack@eecs.umich.edu      case 0x90:
995648Sgblack@eecs.umich.edu        regNum = APIC_ARBITRATION_PRIORITY;
1005648Sgblack@eecs.umich.edu        break;
1015648Sgblack@eecs.umich.edu      case 0xA0:
1025648Sgblack@eecs.umich.edu        regNum = APIC_PROCESSOR_PRIORITY;
1035648Sgblack@eecs.umich.edu        break;
1045648Sgblack@eecs.umich.edu      case 0xB0:
1055648Sgblack@eecs.umich.edu        regNum = APIC_EOI;
1065648Sgblack@eecs.umich.edu        break;
1075648Sgblack@eecs.umich.edu      case 0xD0:
1085648Sgblack@eecs.umich.edu        regNum = APIC_LOGICAL_DESTINATION;
1095648Sgblack@eecs.umich.edu        break;
1105648Sgblack@eecs.umich.edu      case 0xE0:
1115648Sgblack@eecs.umich.edu        regNum = APIC_DESTINATION_FORMAT;
1125648Sgblack@eecs.umich.edu        break;
1135648Sgblack@eecs.umich.edu      case 0xF0:
1145648Sgblack@eecs.umich.edu        regNum = APIC_SPURIOUS_INTERRUPT_VECTOR;
1155648Sgblack@eecs.umich.edu        break;
1165648Sgblack@eecs.umich.edu      case 0x100:
1175648Sgblack@eecs.umich.edu      case 0x108:
1185648Sgblack@eecs.umich.edu      case 0x110:
1195648Sgblack@eecs.umich.edu      case 0x118:
1205648Sgblack@eecs.umich.edu      case 0x120:
1215648Sgblack@eecs.umich.edu      case 0x128:
1225648Sgblack@eecs.umich.edu      case 0x130:
1235648Sgblack@eecs.umich.edu      case 0x138:
1245648Sgblack@eecs.umich.edu      case 0x140:
1255648Sgblack@eecs.umich.edu      case 0x148:
1265648Sgblack@eecs.umich.edu      case 0x150:
1275648Sgblack@eecs.umich.edu      case 0x158:
1285648Sgblack@eecs.umich.edu      case 0x160:
1295648Sgblack@eecs.umich.edu      case 0x168:
1305648Sgblack@eecs.umich.edu      case 0x170:
1315648Sgblack@eecs.umich.edu      case 0x178:
1325648Sgblack@eecs.umich.edu        regNum = APIC_IN_SERVICE((paddr - 0x100) / 0x8);
1335648Sgblack@eecs.umich.edu        break;
1345648Sgblack@eecs.umich.edu      case 0x180:
1355648Sgblack@eecs.umich.edu      case 0x188:
1365648Sgblack@eecs.umich.edu      case 0x190:
1375648Sgblack@eecs.umich.edu      case 0x198:
1385648Sgblack@eecs.umich.edu      case 0x1A0:
1395648Sgblack@eecs.umich.edu      case 0x1A8:
1405648Sgblack@eecs.umich.edu      case 0x1B0:
1415648Sgblack@eecs.umich.edu      case 0x1B8:
1425648Sgblack@eecs.umich.edu      case 0x1C0:
1435648Sgblack@eecs.umich.edu      case 0x1C8:
1445648Sgblack@eecs.umich.edu      case 0x1D0:
1455648Sgblack@eecs.umich.edu      case 0x1D8:
1465648Sgblack@eecs.umich.edu      case 0x1E0:
1475648Sgblack@eecs.umich.edu      case 0x1E8:
1485648Sgblack@eecs.umich.edu      case 0x1F0:
1495648Sgblack@eecs.umich.edu      case 0x1F8:
1505648Sgblack@eecs.umich.edu        regNum = APIC_TRIGGER_MODE((paddr - 0x180) / 0x8);
1515648Sgblack@eecs.umich.edu        break;
1525648Sgblack@eecs.umich.edu      case 0x200:
1535648Sgblack@eecs.umich.edu      case 0x208:
1545648Sgblack@eecs.umich.edu      case 0x210:
1555648Sgblack@eecs.umich.edu      case 0x218:
1565648Sgblack@eecs.umich.edu      case 0x220:
1575648Sgblack@eecs.umich.edu      case 0x228:
1585648Sgblack@eecs.umich.edu      case 0x230:
1595648Sgblack@eecs.umich.edu      case 0x238:
1605648Sgblack@eecs.umich.edu      case 0x240:
1615648Sgblack@eecs.umich.edu      case 0x248:
1625648Sgblack@eecs.umich.edu      case 0x250:
1635648Sgblack@eecs.umich.edu      case 0x258:
1645648Sgblack@eecs.umich.edu      case 0x260:
1655648Sgblack@eecs.umich.edu      case 0x268:
1665648Sgblack@eecs.umich.edu      case 0x270:
1675648Sgblack@eecs.umich.edu      case 0x278:
1685648Sgblack@eecs.umich.edu        regNum = APIC_INTERRUPT_REQUEST((paddr - 0x200) / 0x8);
1695648Sgblack@eecs.umich.edu        break;
1705648Sgblack@eecs.umich.edu      case 0x280:
1715648Sgblack@eecs.umich.edu        regNum = APIC_ERROR_STATUS;
1725648Sgblack@eecs.umich.edu        break;
1735648Sgblack@eecs.umich.edu      case 0x300:
1745648Sgblack@eecs.umich.edu        regNum = APIC_INTERRUPT_COMMAND_LOW;
1755648Sgblack@eecs.umich.edu        break;
1765648Sgblack@eecs.umich.edu      case 0x310:
1775648Sgblack@eecs.umich.edu        regNum = APIC_INTERRUPT_COMMAND_HIGH;
1785648Sgblack@eecs.umich.edu        break;
1795648Sgblack@eecs.umich.edu      case 0x320:
1805648Sgblack@eecs.umich.edu        regNum = APIC_LVT_TIMER;
1815648Sgblack@eecs.umich.edu        break;
1825648Sgblack@eecs.umich.edu      case 0x330:
1835648Sgblack@eecs.umich.edu        regNum = APIC_LVT_THERMAL_SENSOR;
1845648Sgblack@eecs.umich.edu        break;
1855648Sgblack@eecs.umich.edu      case 0x340:
1865648Sgblack@eecs.umich.edu        regNum = APIC_LVT_PERFORMANCE_MONITORING_COUNTERS;
1875648Sgblack@eecs.umich.edu        break;
1885648Sgblack@eecs.umich.edu      case 0x350:
1895648Sgblack@eecs.umich.edu        regNum = APIC_LVT_LINT0;
1905648Sgblack@eecs.umich.edu        break;
1915648Sgblack@eecs.umich.edu      case 0x360:
1925648Sgblack@eecs.umich.edu        regNum = APIC_LVT_LINT1;
1935648Sgblack@eecs.umich.edu        break;
1945648Sgblack@eecs.umich.edu      case 0x370:
1955648Sgblack@eecs.umich.edu        regNum = APIC_LVT_ERROR;
1965648Sgblack@eecs.umich.edu        break;
1975648Sgblack@eecs.umich.edu      case 0x380:
1985648Sgblack@eecs.umich.edu        regNum = APIC_INITIAL_COUNT;
1995648Sgblack@eecs.umich.edu        break;
2005648Sgblack@eecs.umich.edu      case 0x390:
2015648Sgblack@eecs.umich.edu        regNum = APIC_CURRENT_COUNT;
2025648Sgblack@eecs.umich.edu        break;
2035648Sgblack@eecs.umich.edu      case 0x3E0:
2045648Sgblack@eecs.umich.edu        regNum = APIC_DIVIDE_CONFIGURATION;
2055648Sgblack@eecs.umich.edu        break;
2065648Sgblack@eecs.umich.edu      default:
2075648Sgblack@eecs.umich.edu        // A reserved register field.
2085648Sgblack@eecs.umich.edu        panic("Accessed reserved register field %#x.\n", paddr);
2095648Sgblack@eecs.umich.edu        break;
2105648Sgblack@eecs.umich.edu    }
2115648Sgblack@eecs.umich.edu    return regNum;
2125648Sgblack@eecs.umich.edu}
2135648Sgblack@eecs.umich.edu}
2145648Sgblack@eecs.umich.edu
2155648Sgblack@eecs.umich.eduTick
2165648Sgblack@eecs.umich.eduX86ISA::Interrupts::read(PacketPtr pkt)
2175648Sgblack@eecs.umich.edu{
2185648Sgblack@eecs.umich.edu    Addr offset = pkt->getAddr() - pioAddr;
2195648Sgblack@eecs.umich.edu    //Make sure we're at least only accessing one register.
2205648Sgblack@eecs.umich.edu    if ((offset & ~mask(3)) != ((offset + pkt->getSize()) & ~mask(3)))
2215648Sgblack@eecs.umich.edu        panic("Accessed more than one register at a time in the APIC!\n");
2225648Sgblack@eecs.umich.edu    ApicRegIndex reg = decodeAddr(offset);
2235648Sgblack@eecs.umich.edu    uint32_t val = htog(readReg(reg));
2245649Sgblack@eecs.umich.edu    DPRINTF(LocalApic,
2255649Sgblack@eecs.umich.edu            "Reading Local APIC register %d at offset %#x as %#x.\n",
2265649Sgblack@eecs.umich.edu            reg, offset, val);
2275648Sgblack@eecs.umich.edu    pkt->setData(((uint8_t *)&val) + (offset & mask(3)));
2285898Sgblack@eecs.umich.edu    pkt->makeAtomicResponse();
2295648Sgblack@eecs.umich.edu    return latency;
2305648Sgblack@eecs.umich.edu}
2315648Sgblack@eecs.umich.edu
2325648Sgblack@eecs.umich.eduTick
2335648Sgblack@eecs.umich.eduX86ISA::Interrupts::write(PacketPtr pkt)
2345648Sgblack@eecs.umich.edu{
2355648Sgblack@eecs.umich.edu    Addr offset = pkt->getAddr() - pioAddr;
2365648Sgblack@eecs.umich.edu    //Make sure we're at least only accessing one register.
2375648Sgblack@eecs.umich.edu    if ((offset & ~mask(3)) != ((offset + pkt->getSize()) & ~mask(3)))
2385648Sgblack@eecs.umich.edu        panic("Accessed more than one register at a time in the APIC!\n");
2395648Sgblack@eecs.umich.edu    ApicRegIndex reg = decodeAddr(offset);
2405648Sgblack@eecs.umich.edu    uint32_t val = regs[reg];
2415648Sgblack@eecs.umich.edu    pkt->writeData(((uint8_t *)&val) + (offset & mask(3)));
2425649Sgblack@eecs.umich.edu    DPRINTF(LocalApic,
2435649Sgblack@eecs.umich.edu            "Writing Local APIC register %d at offset %#x as %#x.\n",
2445649Sgblack@eecs.umich.edu            reg, offset, gtoh(val));
2455648Sgblack@eecs.umich.edu    setReg(reg, gtoh(val));
2465898Sgblack@eecs.umich.edu    pkt->makeAtomicResponse();
2475648Sgblack@eecs.umich.edu    return latency;
2485647Sgblack@eecs.umich.edu}
2495691Sgblack@eecs.umich.eduvoid
2505691Sgblack@eecs.umich.eduX86ISA::Interrupts::requestInterrupt(uint8_t vector,
2515691Sgblack@eecs.umich.edu        uint8_t deliveryMode, bool level)
2525691Sgblack@eecs.umich.edu{
2535691Sgblack@eecs.umich.edu    /*
2545691Sgblack@eecs.umich.edu     * Fixed and lowest-priority delivery mode interrupts are handled
2555691Sgblack@eecs.umich.edu     * using the IRR/ISR registers, checking against the TPR, etc.
2565691Sgblack@eecs.umich.edu     * The SMI, NMI, ExtInt, INIT, etc interrupts go straight through.
2575691Sgblack@eecs.umich.edu     */
2585691Sgblack@eecs.umich.edu    if (deliveryMode == DeliveryMode::Fixed ||
2595691Sgblack@eecs.umich.edu            deliveryMode == DeliveryMode::LowestPriority) {
2605691Sgblack@eecs.umich.edu        DPRINTF(LocalApic, "Interrupt is an %s.\n",
2615691Sgblack@eecs.umich.edu                DeliveryMode::names[deliveryMode]);
2625691Sgblack@eecs.umich.edu        // Queue up the interrupt in the IRR.
2635691Sgblack@eecs.umich.edu        if (vector > IRRV)
2645691Sgblack@eecs.umich.edu            IRRV = vector;
2655691Sgblack@eecs.umich.edu        if (!getRegArrayBit(APIC_INTERRUPT_REQUEST_BASE, vector)) {
2665691Sgblack@eecs.umich.edu            setRegArrayBit(APIC_INTERRUPT_REQUEST_BASE, vector);
2675691Sgblack@eecs.umich.edu            if (level) {
2685691Sgblack@eecs.umich.edu                setRegArrayBit(APIC_TRIGGER_MODE_BASE, vector);
2695691Sgblack@eecs.umich.edu            } else {
2705691Sgblack@eecs.umich.edu                clearRegArrayBit(APIC_TRIGGER_MODE_BASE, vector);
2715691Sgblack@eecs.umich.edu            }
2725691Sgblack@eecs.umich.edu        }
2735691Sgblack@eecs.umich.edu    } else if (!DeliveryMode::isReserved(deliveryMode)) {
2745691Sgblack@eecs.umich.edu        DPRINTF(LocalApic, "Interrupt is an %s.\n",
2755691Sgblack@eecs.umich.edu                DeliveryMode::names[deliveryMode]);
2765691Sgblack@eecs.umich.edu        if (deliveryMode == DeliveryMode::SMI && !pendingSmi) {
2775691Sgblack@eecs.umich.edu            pendingUnmaskableInt = pendingSmi = true;
2785691Sgblack@eecs.umich.edu            smiVector = vector;
2795691Sgblack@eecs.umich.edu        } else if (deliveryMode == DeliveryMode::NMI && !pendingNmi) {
2805691Sgblack@eecs.umich.edu            pendingUnmaskableInt = pendingNmi = true;
2815691Sgblack@eecs.umich.edu            nmiVector = vector;
2825691Sgblack@eecs.umich.edu        } else if (deliveryMode == DeliveryMode::ExtInt && !pendingExtInt) {
2835691Sgblack@eecs.umich.edu            pendingExtInt = true;
2845691Sgblack@eecs.umich.edu            extIntVector = vector;
2855691Sgblack@eecs.umich.edu        } else if (deliveryMode == DeliveryMode::INIT && !pendingInit) {
2865691Sgblack@eecs.umich.edu            pendingUnmaskableInt = pendingInit = true;
2875691Sgblack@eecs.umich.edu            initVector = vector;
2886066Sgblack@eecs.umich.edu        } else if (deliveryMode == DeliveryMode::SIPI &&
2896066Sgblack@eecs.umich.edu                !pendingStartup && !startedUp) {
2906050Sgblack@eecs.umich.edu            pendingUnmaskableInt = pendingStartup = true;
2916050Sgblack@eecs.umich.edu            startupVector = vector;
2925691Sgblack@eecs.umich.edu        }
2935691Sgblack@eecs.umich.edu    }
2945811Sgblack@eecs.umich.edu    cpu->wakeup();
2955691Sgblack@eecs.umich.edu}
2965647Sgblack@eecs.umich.edu
2976041Sgblack@eecs.umich.edu
2986041Sgblack@eecs.umich.eduvoid
2996041Sgblack@eecs.umich.eduX86ISA::Interrupts::setCPU(BaseCPU * newCPU)
3006041Sgblack@eecs.umich.edu{
3016136Sgblack@eecs.umich.edu    assert(newCPU);
3026136Sgblack@eecs.umich.edu    if (cpu != NULL && cpu->cpuId() != newCPU->cpuId()) {
3036136Sgblack@eecs.umich.edu        panic("Local APICs can't be moved between CPUs"
3046136Sgblack@eecs.umich.edu                " with different IDs.\n");
3056136Sgblack@eecs.umich.edu    }
3066041Sgblack@eecs.umich.edu    cpu = newCPU;
3076136Sgblack@eecs.umich.edu    initialApicId = cpu->cpuId();
3086136Sgblack@eecs.umich.edu    regs[APIC_ID] = (initialApicId << 24);
3096041Sgblack@eecs.umich.edu}
3106041Sgblack@eecs.umich.edu
3116041Sgblack@eecs.umich.edu
3126137Sgblack@eecs.umich.eduvoid
3136137Sgblack@eecs.umich.eduX86ISA::Interrupts::init()
3146137Sgblack@eecs.umich.edu{
3156137Sgblack@eecs.umich.edu    BasicPioDevice::init();
3166137Sgblack@eecs.umich.edu    Pc * pc = dynamic_cast<Pc *>(platform);
3176137Sgblack@eecs.umich.edu    assert(pc);
3186137Sgblack@eecs.umich.edu    pc->southBridge->ioApic->registerLocalApic(initialApicId, this);
3196137Sgblack@eecs.umich.edu}
3206137Sgblack@eecs.umich.edu
3216137Sgblack@eecs.umich.edu
3225651Sgblack@eecs.umich.eduTick
3235651Sgblack@eecs.umich.eduX86ISA::Interrupts::recvMessage(PacketPtr pkt)
3245651Sgblack@eecs.umich.edu{
3256136Sgblack@eecs.umich.edu    Addr offset = pkt->getAddr() - x86InterruptAddress(initialApicId, 0);
3265651Sgblack@eecs.umich.edu    assert(pkt->cmd == MemCmd::MessageReq);
3275651Sgblack@eecs.umich.edu    switch(offset)
3285651Sgblack@eecs.umich.edu    {
3295651Sgblack@eecs.umich.edu      case 0:
3305654Sgblack@eecs.umich.edu        {
3315654Sgblack@eecs.umich.edu            TriggerIntMessage message = pkt->get<TriggerIntMessage>();
3325654Sgblack@eecs.umich.edu            DPRINTF(LocalApic,
3335654Sgblack@eecs.umich.edu                    "Got Trigger Interrupt message with vector %#x.\n",
3345697Snate@binkert.org                    message.vector);
3355655Sgblack@eecs.umich.edu
3365691Sgblack@eecs.umich.edu            requestInterrupt(message.vector,
3375691Sgblack@eecs.umich.edu                    message.deliveryMode, message.trigger);
3385654Sgblack@eecs.umich.edu        }
3395651Sgblack@eecs.umich.edu        break;
3405651Sgblack@eecs.umich.edu      default:
3415651Sgblack@eecs.umich.edu        panic("Local apic got unknown interrupt message at offset %#x.\n",
3425651Sgblack@eecs.umich.edu                offset);
3435651Sgblack@eecs.umich.edu        break;
3445651Sgblack@eecs.umich.edu    }
3456064Sgblack@eecs.umich.edu    pkt->makeAtomicResponse();
3465651Sgblack@eecs.umich.edu    return latency;
3475651Sgblack@eecs.umich.edu}
3485651Sgblack@eecs.umich.edu
3495651Sgblack@eecs.umich.edu
3506065Sgblack@eecs.umich.eduTick
3516065Sgblack@eecs.umich.eduX86ISA::Interrupts::recvResponse(PacketPtr pkt)
3526065Sgblack@eecs.umich.edu{
3536065Sgblack@eecs.umich.edu    assert(!pkt->isError());
3546065Sgblack@eecs.umich.edu    assert(pkt->cmd == MemCmd::MessageResp);
3556069Sgblack@eecs.umich.edu    if (--pendingIPIs == 0) {
3566069Sgblack@eecs.umich.edu        InterruptCommandRegLow low = regs[APIC_INTERRUPT_COMMAND_LOW];
3576069Sgblack@eecs.umich.edu        // Record that the ICR is now idle.
3586069Sgblack@eecs.umich.edu        low.deliveryStatus = 0;
3596069Sgblack@eecs.umich.edu        regs[APIC_INTERRUPT_COMMAND_LOW] = low;
3606069Sgblack@eecs.umich.edu    }
3616065Sgblack@eecs.umich.edu    delete pkt->req;
3626065Sgblack@eecs.umich.edu    delete pkt;
3636065Sgblack@eecs.umich.edu    DPRINTF(LocalApic, "ICR is now idle.\n");
3646065Sgblack@eecs.umich.edu    return 0;
3656065Sgblack@eecs.umich.edu}
3666065Sgblack@eecs.umich.edu
3676065Sgblack@eecs.umich.edu
3686041Sgblack@eecs.umich.eduvoid
3696041Sgblack@eecs.umich.eduX86ISA::Interrupts::addressRanges(AddrRangeList &range_list)
3706041Sgblack@eecs.umich.edu{
3716041Sgblack@eecs.umich.edu    range_list.clear();
3726136Sgblack@eecs.umich.edu    Range<Addr> range = RangeEx(x86LocalAPICAddress(initialApicId, 0),
3736136Sgblack@eecs.umich.edu                                x86LocalAPICAddress(initialApicId, 0) +
3746136Sgblack@eecs.umich.edu                                PageBytes);
3756061Sgblack@eecs.umich.edu    range_list.push_back(range);
3766061Sgblack@eecs.umich.edu    pioAddr = range.start;
3776041Sgblack@eecs.umich.edu}
3786041Sgblack@eecs.umich.edu
3796041Sgblack@eecs.umich.edu
3806041Sgblack@eecs.umich.eduvoid
3816041Sgblack@eecs.umich.eduX86ISA::Interrupts::getIntAddrRange(AddrRangeList &range_list)
3826041Sgblack@eecs.umich.edu{
3836041Sgblack@eecs.umich.edu    range_list.clear();
3846136Sgblack@eecs.umich.edu    range_list.push_back(RangeEx(x86InterruptAddress(initialApicId, 0),
3856136Sgblack@eecs.umich.edu                x86InterruptAddress(initialApicId, 0) +
3866136Sgblack@eecs.umich.edu                PhysAddrAPICRangeSize));
3876041Sgblack@eecs.umich.edu}
3886041Sgblack@eecs.umich.edu
3896041Sgblack@eecs.umich.edu
3905647Sgblack@eecs.umich.eduuint32_t
3915648Sgblack@eecs.umich.eduX86ISA::Interrupts::readReg(ApicRegIndex reg)
3925647Sgblack@eecs.umich.edu{
3935647Sgblack@eecs.umich.edu    if (reg >= APIC_TRIGGER_MODE(0) &&
3945647Sgblack@eecs.umich.edu            reg <= APIC_TRIGGER_MODE(15)) {
3955647Sgblack@eecs.umich.edu        panic("Local APIC Trigger Mode registers are unimplemented.\n");
3965647Sgblack@eecs.umich.edu    }
3975647Sgblack@eecs.umich.edu    switch (reg) {
3985647Sgblack@eecs.umich.edu      case APIC_ARBITRATION_PRIORITY:
3995647Sgblack@eecs.umich.edu        panic("Local APIC Arbitration Priority register unimplemented.\n");
4005647Sgblack@eecs.umich.edu        break;
4015647Sgblack@eecs.umich.edu      case APIC_PROCESSOR_PRIORITY:
4025647Sgblack@eecs.umich.edu        panic("Local APIC Processor Priority register unimplemented.\n");
4035647Sgblack@eecs.umich.edu        break;
4045647Sgblack@eecs.umich.edu      case APIC_ERROR_STATUS:
4055647Sgblack@eecs.umich.edu        regs[APIC_INTERNAL_STATE] &= ~ULL(0x1);
4065647Sgblack@eecs.umich.edu        break;
4075647Sgblack@eecs.umich.edu      case APIC_CURRENT_COUNT:
4085647Sgblack@eecs.umich.edu        {
4095848Sgblack@eecs.umich.edu            if (apicTimerEvent.scheduled()) {
4105848Sgblack@eecs.umich.edu                assert(clock);
4115848Sgblack@eecs.umich.edu                // Compute how many m5 ticks happen per count.
4125848Sgblack@eecs.umich.edu                uint64_t ticksPerCount = clock *
4135848Sgblack@eecs.umich.edu                    divideFromConf(regs[APIC_DIVIDE_CONFIGURATION]);
4145848Sgblack@eecs.umich.edu                // Compute how many m5 ticks are left.
4155848Sgblack@eecs.umich.edu                uint64_t val = apicTimerEvent.when() - curTick;
4165848Sgblack@eecs.umich.edu                // Turn that into a count.
4175848Sgblack@eecs.umich.edu                val = (val + ticksPerCount - 1) / ticksPerCount;
4185848Sgblack@eecs.umich.edu                return val;
4195848Sgblack@eecs.umich.edu            } else {
4205848Sgblack@eecs.umich.edu                return 0;
4215848Sgblack@eecs.umich.edu            }
4225647Sgblack@eecs.umich.edu        }
4235647Sgblack@eecs.umich.edu      default:
4245647Sgblack@eecs.umich.edu        break;
4255647Sgblack@eecs.umich.edu    }
4265648Sgblack@eecs.umich.edu    return regs[reg];
4275647Sgblack@eecs.umich.edu}
4285647Sgblack@eecs.umich.edu
4295647Sgblack@eecs.umich.eduvoid
4305648Sgblack@eecs.umich.eduX86ISA::Interrupts::setReg(ApicRegIndex reg, uint32_t val)
4315647Sgblack@eecs.umich.edu{
4325647Sgblack@eecs.umich.edu    uint32_t newVal = val;
4335647Sgblack@eecs.umich.edu    if (reg >= APIC_IN_SERVICE(0) &&
4345647Sgblack@eecs.umich.edu            reg <= APIC_IN_SERVICE(15)) {
4355647Sgblack@eecs.umich.edu        panic("Local APIC In-Service registers are unimplemented.\n");
4365647Sgblack@eecs.umich.edu    }
4375647Sgblack@eecs.umich.edu    if (reg >= APIC_TRIGGER_MODE(0) &&
4385647Sgblack@eecs.umich.edu            reg <= APIC_TRIGGER_MODE(15)) {
4395647Sgblack@eecs.umich.edu        panic("Local APIC Trigger Mode registers are unimplemented.\n");
4405647Sgblack@eecs.umich.edu    }
4415647Sgblack@eecs.umich.edu    if (reg >= APIC_INTERRUPT_REQUEST(0) &&
4425647Sgblack@eecs.umich.edu            reg <= APIC_INTERRUPT_REQUEST(15)) {
4435647Sgblack@eecs.umich.edu        panic("Local APIC Interrupt Request registers "
4445647Sgblack@eecs.umich.edu                "are unimplemented.\n");
4455647Sgblack@eecs.umich.edu    }
4465647Sgblack@eecs.umich.edu    switch (reg) {
4475647Sgblack@eecs.umich.edu      case APIC_ID:
4485647Sgblack@eecs.umich.edu        newVal = val & 0xFF;
4495647Sgblack@eecs.umich.edu        break;
4505647Sgblack@eecs.umich.edu      case APIC_VERSION:
4515647Sgblack@eecs.umich.edu        // The Local APIC Version register is read only.
4525647Sgblack@eecs.umich.edu        return;
4535647Sgblack@eecs.umich.edu      case APIC_TASK_PRIORITY:
4545647Sgblack@eecs.umich.edu        newVal = val & 0xFF;
4555647Sgblack@eecs.umich.edu        break;
4565647Sgblack@eecs.umich.edu      case APIC_ARBITRATION_PRIORITY:
4575647Sgblack@eecs.umich.edu        panic("Local APIC Arbitration Priority register unimplemented.\n");
4585647Sgblack@eecs.umich.edu        break;
4595647Sgblack@eecs.umich.edu      case APIC_PROCESSOR_PRIORITY:
4605647Sgblack@eecs.umich.edu        panic("Local APIC Processor Priority register unimplemented.\n");
4615647Sgblack@eecs.umich.edu        break;
4625647Sgblack@eecs.umich.edu      case APIC_EOI:
4635690Sgblack@eecs.umich.edu        // Remove the interrupt that just completed from the local apic state.
4645690Sgblack@eecs.umich.edu        clearRegArrayBit(APIC_IN_SERVICE_BASE, ISRV);
4655690Sgblack@eecs.umich.edu        updateISRV();
4665690Sgblack@eecs.umich.edu        return;
4675647Sgblack@eecs.umich.edu      case APIC_LOGICAL_DESTINATION:
4685647Sgblack@eecs.umich.edu        newVal = val & 0xFF000000;
4695647Sgblack@eecs.umich.edu        break;
4705647Sgblack@eecs.umich.edu      case APIC_DESTINATION_FORMAT:
4715647Sgblack@eecs.umich.edu        newVal = val | 0x0FFFFFFF;
4725647Sgblack@eecs.umich.edu        break;
4735647Sgblack@eecs.umich.edu      case APIC_SPURIOUS_INTERRUPT_VECTOR:
4745647Sgblack@eecs.umich.edu        regs[APIC_INTERNAL_STATE] &= ~ULL(1 << 1);
4755647Sgblack@eecs.umich.edu        regs[APIC_INTERNAL_STATE] |= val & (1 << 8);
4765647Sgblack@eecs.umich.edu        if (val & (1 << 9))
4775647Sgblack@eecs.umich.edu            warn("Focus processor checking not implemented.\n");
4785647Sgblack@eecs.umich.edu        break;
4795647Sgblack@eecs.umich.edu      case APIC_ERROR_STATUS:
4805647Sgblack@eecs.umich.edu        {
4815647Sgblack@eecs.umich.edu            if (regs[APIC_INTERNAL_STATE] & 0x1) {
4825647Sgblack@eecs.umich.edu                regs[APIC_INTERNAL_STATE] &= ~ULL(0x1);
4835647Sgblack@eecs.umich.edu                newVal = 0;
4845647Sgblack@eecs.umich.edu            } else {
4855647Sgblack@eecs.umich.edu                regs[APIC_INTERNAL_STATE] |= ULL(0x1);
4865647Sgblack@eecs.umich.edu                return;
4875647Sgblack@eecs.umich.edu            }
4885647Sgblack@eecs.umich.edu
4895647Sgblack@eecs.umich.edu        }
4905647Sgblack@eecs.umich.edu        break;
4915647Sgblack@eecs.umich.edu      case APIC_INTERRUPT_COMMAND_LOW:
4926046Sgblack@eecs.umich.edu        {
4936046Sgblack@eecs.umich.edu            InterruptCommandRegLow low = regs[APIC_INTERRUPT_COMMAND_LOW];
4946046Sgblack@eecs.umich.edu            // Check if we're already sending an IPI.
4956046Sgblack@eecs.umich.edu            if (low.deliveryStatus) {
4966046Sgblack@eecs.umich.edu                newVal = low;
4976046Sgblack@eecs.umich.edu                break;
4986046Sgblack@eecs.umich.edu            }
4996046Sgblack@eecs.umich.edu            low = val;
5006046Sgblack@eecs.umich.edu            InterruptCommandRegHigh high = regs[APIC_INTERRUPT_COMMAND_HIGH];
5016046Sgblack@eecs.umich.edu            // Record that an IPI is being sent.
5026046Sgblack@eecs.umich.edu            low.deliveryStatus = 1;
5036046Sgblack@eecs.umich.edu            TriggerIntMessage message;
5046046Sgblack@eecs.umich.edu            message.destination = high.destination;
5056046Sgblack@eecs.umich.edu            message.vector = low.vector;
5066046Sgblack@eecs.umich.edu            message.deliveryMode = low.deliveryMode;
5076046Sgblack@eecs.umich.edu            message.destMode = low.destMode;
5086046Sgblack@eecs.umich.edu            message.level = low.level;
5096046Sgblack@eecs.umich.edu            message.trigger = low.trigger;
5106046Sgblack@eecs.umich.edu            bool timing = sys->getMemoryMode() == Enums::timing;
5116065Sgblack@eecs.umich.edu            // Be careful no updates of the delivery status bit get lost.
5126065Sgblack@eecs.umich.edu            regs[APIC_INTERRUPT_COMMAND_LOW] = low;
5136046Sgblack@eecs.umich.edu            switch (low.destShorthand) {
5146046Sgblack@eecs.umich.edu              case 0:
5156069Sgblack@eecs.umich.edu                pendingIPIs++;
5166046Sgblack@eecs.umich.edu                intPort->sendMessage(message, timing);
5176065Sgblack@eecs.umich.edu                newVal = regs[APIC_INTERRUPT_COMMAND_LOW];
5186046Sgblack@eecs.umich.edu                break;
5196046Sgblack@eecs.umich.edu              case 1:
5206069Sgblack@eecs.umich.edu                newVal = val;
5216069Sgblack@eecs.umich.edu                requestInterrupt(message.vector,
5226069Sgblack@eecs.umich.edu                        message.deliveryMode, message.trigger);
5236046Sgblack@eecs.umich.edu                break;
5246046Sgblack@eecs.umich.edu              case 2:
5256069Sgblack@eecs.umich.edu                requestInterrupt(message.vector,
5266069Sgblack@eecs.umich.edu                        message.deliveryMode, message.trigger);
5276069Sgblack@eecs.umich.edu                // Fall through
5286046Sgblack@eecs.umich.edu              case 3:
5296069Sgblack@eecs.umich.edu                {
5306069Sgblack@eecs.umich.edu                    int numContexts = sys->numContexts();
5316069Sgblack@eecs.umich.edu                    pendingIPIs += (numContexts - 1);
5326069Sgblack@eecs.umich.edu                    for (int i = 0; i < numContexts; i++) {
5336069Sgblack@eecs.umich.edu                        int thisId = sys->getThreadContext(i)->contextId();
5346136Sgblack@eecs.umich.edu                        if (thisId != initialApicId) {
5356069Sgblack@eecs.umich.edu                            PacketPtr pkt = buildIntRequest(thisId, message);
5366069Sgblack@eecs.umich.edu                            if (timing)
5376069Sgblack@eecs.umich.edu                                intPort->sendMessageTiming(pkt, latency);
5386069Sgblack@eecs.umich.edu                            else
5396069Sgblack@eecs.umich.edu                                intPort->sendMessageAtomic(pkt);
5406069Sgblack@eecs.umich.edu                        }
5416069Sgblack@eecs.umich.edu                    }
5426069Sgblack@eecs.umich.edu                }
5436069Sgblack@eecs.umich.edu                newVal = regs[APIC_INTERRUPT_COMMAND_LOW];
5446046Sgblack@eecs.umich.edu                break;
5456046Sgblack@eecs.umich.edu            }
5466046Sgblack@eecs.umich.edu        }
5475647Sgblack@eecs.umich.edu        break;
5485647Sgblack@eecs.umich.edu      case APIC_LVT_TIMER:
5495647Sgblack@eecs.umich.edu      case APIC_LVT_THERMAL_SENSOR:
5505647Sgblack@eecs.umich.edu      case APIC_LVT_PERFORMANCE_MONITORING_COUNTERS:
5515647Sgblack@eecs.umich.edu      case APIC_LVT_LINT0:
5525647Sgblack@eecs.umich.edu      case APIC_LVT_LINT1:
5535647Sgblack@eecs.umich.edu      case APIC_LVT_ERROR:
5545647Sgblack@eecs.umich.edu        {
5555647Sgblack@eecs.umich.edu            uint64_t readOnlyMask = (1 << 12) | (1 << 14);
5565647Sgblack@eecs.umich.edu            newVal = (val & ~readOnlyMask) |
5575647Sgblack@eecs.umich.edu                     (regs[reg] & readOnlyMask);
5585647Sgblack@eecs.umich.edu        }
5595647Sgblack@eecs.umich.edu        break;
5605647Sgblack@eecs.umich.edu      case APIC_INITIAL_COUNT:
5615648Sgblack@eecs.umich.edu        {
5625648Sgblack@eecs.umich.edu            assert(clock);
5635648Sgblack@eecs.umich.edu            newVal = bits(val, 31, 0);
5645848Sgblack@eecs.umich.edu            // Compute how many timer ticks we're being programmed for.
5655848Sgblack@eecs.umich.edu            uint64_t newCount = newVal *
5665848Sgblack@eecs.umich.edu                (divideFromConf(regs[APIC_DIVIDE_CONFIGURATION]));
5675648Sgblack@eecs.umich.edu            // Schedule on the edge of the next tick plus the new count.
5685848Sgblack@eecs.umich.edu            Tick offset = curTick % clock;
5695648Sgblack@eecs.umich.edu            if (offset) {
5705648Sgblack@eecs.umich.edu                reschedule(apicTimerEvent,
5715848Sgblack@eecs.umich.edu                        curTick + (newCount + 1) * clock - offset, true);
5725648Sgblack@eecs.umich.edu            } else {
5735648Sgblack@eecs.umich.edu                reschedule(apicTimerEvent,
5745848Sgblack@eecs.umich.edu                        curTick + newCount * clock, true);
5755648Sgblack@eecs.umich.edu            }
5765648Sgblack@eecs.umich.edu        }
5775647Sgblack@eecs.umich.edu        break;
5785647Sgblack@eecs.umich.edu      case APIC_CURRENT_COUNT:
5795647Sgblack@eecs.umich.edu        //Local APIC Current Count register is read only.
5805647Sgblack@eecs.umich.edu        return;
5815647Sgblack@eecs.umich.edu      case APIC_DIVIDE_CONFIGURATION:
5825647Sgblack@eecs.umich.edu        newVal = val & 0xB;
5835647Sgblack@eecs.umich.edu        break;
5845647Sgblack@eecs.umich.edu      default:
5855647Sgblack@eecs.umich.edu        break;
5865647Sgblack@eecs.umich.edu    }
5875648Sgblack@eecs.umich.edu    regs[reg] = newVal;
5885647Sgblack@eecs.umich.edu    return;
5895647Sgblack@eecs.umich.edu}
5905647Sgblack@eecs.umich.edu
5916041Sgblack@eecs.umich.edu
5926041Sgblack@eecs.umich.eduX86ISA::Interrupts::Interrupts(Params * p) :
5936041Sgblack@eecs.umich.edu    BasicPioDevice(p), IntDev(this), latency(p->pio_latency), clock(0),
5946041Sgblack@eecs.umich.edu    apicTimerEvent(this),
5956041Sgblack@eecs.umich.edu    pendingSmi(false), smiVector(0),
5966041Sgblack@eecs.umich.edu    pendingNmi(false), nmiVector(0),
5976041Sgblack@eecs.umich.edu    pendingExtInt(false), extIntVector(0),
5986041Sgblack@eecs.umich.edu    pendingInit(false), initVector(0),
5996050Sgblack@eecs.umich.edu    pendingStartup(false), startupVector(0),
6006069Sgblack@eecs.umich.edu    startedUp(false), pendingUnmaskableInt(false),
6016136Sgblack@eecs.umich.edu    pendingIPIs(0), cpu(NULL)
6026041Sgblack@eecs.umich.edu{
6036041Sgblack@eecs.umich.edu    pioSize = PageBytes;
6046041Sgblack@eecs.umich.edu    memset(regs, 0, sizeof(regs));
6056041Sgblack@eecs.umich.edu    //Set the local apic DFR to the flat model.
6066041Sgblack@eecs.umich.edu    regs[APIC_DESTINATION_FORMAT] = (uint32_t)(-1);
6076041Sgblack@eecs.umich.edu    ISRV = 0;
6086041Sgblack@eecs.umich.edu    IRRV = 0;
6096041Sgblack@eecs.umich.edu}
6106041Sgblack@eecs.umich.edu
6116041Sgblack@eecs.umich.edu
6125654Sgblack@eecs.umich.edubool
6135704Snate@binkert.orgX86ISA::Interrupts::checkInterrupts(ThreadContext *tc) const
6145654Sgblack@eecs.umich.edu{
6155654Sgblack@eecs.umich.edu    RFLAGS rflags = tc->readMiscRegNoEffect(MISCREG_RFLAGS);
6165689Sgblack@eecs.umich.edu    if (pendingUnmaskableInt) {
6175689Sgblack@eecs.umich.edu        DPRINTF(LocalApic, "Reported pending unmaskable interrupt.\n");
6185654Sgblack@eecs.umich.edu        return true;
6195689Sgblack@eecs.umich.edu    }
6205655Sgblack@eecs.umich.edu    if (rflags.intf) {
6215689Sgblack@eecs.umich.edu        if (pendingExtInt) {
6225689Sgblack@eecs.umich.edu            DPRINTF(LocalApic, "Reported pending external interrupt.\n");
6235655Sgblack@eecs.umich.edu            return true;
6245689Sgblack@eecs.umich.edu        }
6255655Sgblack@eecs.umich.edu        if (IRRV > ISRV && bits(IRRV, 7, 4) >
6265689Sgblack@eecs.umich.edu               bits(regs[APIC_TASK_PRIORITY], 7, 4)) {
6275689Sgblack@eecs.umich.edu            DPRINTF(LocalApic, "Reported pending regular interrupt.\n");
6285655Sgblack@eecs.umich.edu            return true;
6295689Sgblack@eecs.umich.edu        }
6305654Sgblack@eecs.umich.edu    }
6315654Sgblack@eecs.umich.edu    return false;
6325654Sgblack@eecs.umich.edu}
6335654Sgblack@eecs.umich.edu
6345654Sgblack@eecs.umich.eduFault
6355704Snate@binkert.orgX86ISA::Interrupts::getInterrupt(ThreadContext *tc)
6365654Sgblack@eecs.umich.edu{
6375704Snate@binkert.org    assert(checkInterrupts(tc));
6385655Sgblack@eecs.umich.edu    // These are all probably fairly uncommon, so we'll make them easier to
6395655Sgblack@eecs.umich.edu    // check for.
6405655Sgblack@eecs.umich.edu    if (pendingUnmaskableInt) {
6415655Sgblack@eecs.umich.edu        if (pendingSmi) {
6425689Sgblack@eecs.umich.edu            DPRINTF(LocalApic, "Generated SMI fault object.\n");
6435655Sgblack@eecs.umich.edu            return new SystemManagementInterrupt();
6445655Sgblack@eecs.umich.edu        } else if (pendingNmi) {
6455689Sgblack@eecs.umich.edu            DPRINTF(LocalApic, "Generated NMI fault object.\n");
6465691Sgblack@eecs.umich.edu            return new NonMaskableInterrupt(nmiVector);
6475655Sgblack@eecs.umich.edu        } else if (pendingInit) {
6485689Sgblack@eecs.umich.edu            DPRINTF(LocalApic, "Generated INIT fault object.\n");
6495691Sgblack@eecs.umich.edu            return new InitInterrupt(initVector);
6506050Sgblack@eecs.umich.edu        } else if (pendingStartup) {
6516050Sgblack@eecs.umich.edu            DPRINTF(LocalApic, "Generating SIPI fault object.\n");
6526050Sgblack@eecs.umich.edu            return new StartupInterrupt(startupVector);
6535655Sgblack@eecs.umich.edu        } else {
6545655Sgblack@eecs.umich.edu            panic("pendingUnmaskableInt set, but no unmaskable "
6555655Sgblack@eecs.umich.edu                    "ints were pending.\n");
6565655Sgblack@eecs.umich.edu            return NoFault;
6575655Sgblack@eecs.umich.edu        }
6585655Sgblack@eecs.umich.edu    } else if (pendingExtInt) {
6595689Sgblack@eecs.umich.edu        DPRINTF(LocalApic, "Generated external interrupt fault object.\n");
6605691Sgblack@eecs.umich.edu        return new ExternalInterrupt(extIntVector);
6615655Sgblack@eecs.umich.edu    } else {
6625689Sgblack@eecs.umich.edu        DPRINTF(LocalApic, "Generated regular interrupt fault object.\n");
6635655Sgblack@eecs.umich.edu        // The only thing left are fixed and lowest priority interrupts.
6645655Sgblack@eecs.umich.edu        return new ExternalInterrupt(IRRV);
6655655Sgblack@eecs.umich.edu    }
6665654Sgblack@eecs.umich.edu}
6675654Sgblack@eecs.umich.edu
6685654Sgblack@eecs.umich.eduvoid
6695704Snate@binkert.orgX86ISA::Interrupts::updateIntrInfo(ThreadContext *tc)
6705654Sgblack@eecs.umich.edu{
6715704Snate@binkert.org    assert(checkInterrupts(tc));
6725655Sgblack@eecs.umich.edu    if (pendingUnmaskableInt) {
6735655Sgblack@eecs.umich.edu        if (pendingSmi) {
6745689Sgblack@eecs.umich.edu            DPRINTF(LocalApic, "SMI sent to core.\n");
6755655Sgblack@eecs.umich.edu            pendingSmi = false;
6765655Sgblack@eecs.umich.edu        } else if (pendingNmi) {
6775689Sgblack@eecs.umich.edu            DPRINTF(LocalApic, "NMI sent to core.\n");
6785655Sgblack@eecs.umich.edu            pendingNmi = false;
6795655Sgblack@eecs.umich.edu        } else if (pendingInit) {
6805689Sgblack@eecs.umich.edu            DPRINTF(LocalApic, "Init sent to core.\n");
6815655Sgblack@eecs.umich.edu            pendingInit = false;
6826066Sgblack@eecs.umich.edu            startedUp = false;
6836050Sgblack@eecs.umich.edu        } else if (pendingStartup) {
6846050Sgblack@eecs.umich.edu            DPRINTF(LocalApic, "SIPI sent to core.\n");
6856050Sgblack@eecs.umich.edu            pendingStartup = false;
6866066Sgblack@eecs.umich.edu            startedUp = true;
6875655Sgblack@eecs.umich.edu        }
6886050Sgblack@eecs.umich.edu        if (!(pendingSmi || pendingNmi || pendingInit || pendingStartup))
6895655Sgblack@eecs.umich.edu            pendingUnmaskableInt = false;
6905655Sgblack@eecs.umich.edu    } else if (pendingExtInt) {
6915655Sgblack@eecs.umich.edu        pendingExtInt = false;
6925655Sgblack@eecs.umich.edu    } else {
6935689Sgblack@eecs.umich.edu        DPRINTF(LocalApic, "Interrupt %d sent to core.\n", IRRV);
6945655Sgblack@eecs.umich.edu        // Mark the interrupt as "in service".
6955655Sgblack@eecs.umich.edu        ISRV = IRRV;
6965655Sgblack@eecs.umich.edu        setRegArrayBit(APIC_IN_SERVICE_BASE, ISRV);
6975655Sgblack@eecs.umich.edu        // Clear it out of the IRR.
6985655Sgblack@eecs.umich.edu        clearRegArrayBit(APIC_INTERRUPT_REQUEST_BASE, IRRV);
6995655Sgblack@eecs.umich.edu        updateIRRV();
7005655Sgblack@eecs.umich.edu    }
7015654Sgblack@eecs.umich.edu}
7025654Sgblack@eecs.umich.edu
7035647Sgblack@eecs.umich.eduX86ISA::Interrupts *
7045647Sgblack@eecs.umich.eduX86LocalApicParams::create()
7055647Sgblack@eecs.umich.edu{
7065647Sgblack@eecs.umich.edu    return new X86ISA::Interrupts(this);
7075647Sgblack@eecs.umich.edu}
708