interrupts.cc revision 5697
15647Sgblack@eecs.umich.edu/*
25647Sgblack@eecs.umich.edu * Copyright (c) 2008 The Hewlett-Packard Development Company
35647Sgblack@eecs.umich.edu * All rights reserved.
45647Sgblack@eecs.umich.edu *
55647Sgblack@eecs.umich.edu * Redistribution and use of this software in source and binary forms,
65647Sgblack@eecs.umich.edu * with or without modification, are permitted provided that the
75647Sgblack@eecs.umich.edu * following conditions are met:
85647Sgblack@eecs.umich.edu *
95647Sgblack@eecs.umich.edu * The software must be used only for Non-Commercial Use which means any
105647Sgblack@eecs.umich.edu * use which is NOT directed to receiving any direct monetary
115647Sgblack@eecs.umich.edu * compensation for, or commercial advantage from such use.  Illustrative
125647Sgblack@eecs.umich.edu * examples of non-commercial use are academic research, personal study,
135647Sgblack@eecs.umich.edu * teaching, education and corporate research & development.
145647Sgblack@eecs.umich.edu * Illustrative examples of commercial use are distributing products for
155647Sgblack@eecs.umich.edu * commercial advantage and providing services using the software for
165647Sgblack@eecs.umich.edu * commercial advantage.
175647Sgblack@eecs.umich.edu *
185647Sgblack@eecs.umich.edu * If you wish to use this software or functionality therein that may be
195647Sgblack@eecs.umich.edu * covered by patents for commercial use, please contact:
205647Sgblack@eecs.umich.edu *     Director of Intellectual Property Licensing
215647Sgblack@eecs.umich.edu *     Office of Strategy and Technology
225647Sgblack@eecs.umich.edu *     Hewlett-Packard Company
235647Sgblack@eecs.umich.edu *     1501 Page Mill Road
245647Sgblack@eecs.umich.edu *     Palo Alto, California  94304
255647Sgblack@eecs.umich.edu *
265647Sgblack@eecs.umich.edu * Redistributions of source code must retain the above copyright notice,
275647Sgblack@eecs.umich.edu * this list of conditions and the following disclaimer.  Redistributions
285647Sgblack@eecs.umich.edu * in binary form must reproduce the above copyright notice, this list of
295647Sgblack@eecs.umich.edu * conditions and the following disclaimer in the documentation and/or
305647Sgblack@eecs.umich.edu * other materials provided with the distribution.  Neither the name of
315647Sgblack@eecs.umich.edu * the COPYRIGHT HOLDER(s), HEWLETT-PACKARD COMPANY, nor the names of its
325647Sgblack@eecs.umich.edu * contributors may be used to endorse or promote products derived from
335647Sgblack@eecs.umich.edu * this software without specific prior written permission.  No right of
345647Sgblack@eecs.umich.edu * sublicense is granted herewith.  Derivatives of the software and
355647Sgblack@eecs.umich.edu * output created using the software may be prepared, but only for
365647Sgblack@eecs.umich.edu * Non-Commercial Uses.  Derivatives of the software may be shared with
375647Sgblack@eecs.umich.edu * others provided: (i) the others agree to abide by the list of
385647Sgblack@eecs.umich.edu * conditions herein which includes the Non-Commercial Use restrictions;
395647Sgblack@eecs.umich.edu * and (ii) such Derivatives of the software include the above copyright
405647Sgblack@eecs.umich.edu * notice to acknowledge the contribution from this software where
415647Sgblack@eecs.umich.edu * applicable, this list of conditions and the disclaimer below.
425647Sgblack@eecs.umich.edu *
435647Sgblack@eecs.umich.edu * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
445647Sgblack@eecs.umich.edu * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
455647Sgblack@eecs.umich.edu * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
465647Sgblack@eecs.umich.edu * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
475647Sgblack@eecs.umich.edu * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
485647Sgblack@eecs.umich.edu * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
495647Sgblack@eecs.umich.edu * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
505647Sgblack@eecs.umich.edu * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
515647Sgblack@eecs.umich.edu * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
525647Sgblack@eecs.umich.edu * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
535647Sgblack@eecs.umich.edu * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
545647Sgblack@eecs.umich.edu *
555647Sgblack@eecs.umich.edu * Authors: Gabe Black
565647Sgblack@eecs.umich.edu */
575647Sgblack@eecs.umich.edu
585648Sgblack@eecs.umich.edu#include "arch/x86/apicregs.hh"
595647Sgblack@eecs.umich.edu#include "arch/x86/interrupts.hh"
605654Sgblack@eecs.umich.edu#include "arch/x86/intmessage.hh"
615647Sgblack@eecs.umich.edu#include "cpu/base.hh"
625654Sgblack@eecs.umich.edu#include "mem/packet_access.hh"
635647Sgblack@eecs.umich.edu
645648Sgblack@eecs.umich.eduint
655648Sgblack@eecs.umich.edudivideFromConf(uint32_t conf)
665647Sgblack@eecs.umich.edu{
675647Sgblack@eecs.umich.edu    // This figures out what division we want from the division configuration
685647Sgblack@eecs.umich.edu    // register in the local APIC. The encoding is a little odd but it can
695647Sgblack@eecs.umich.edu    // be deciphered fairly easily.
705647Sgblack@eecs.umich.edu    int shift = ((conf & 0x8) >> 1) | (conf & 0x3);
715647Sgblack@eecs.umich.edu    shift = (shift + 1) % 8;
725647Sgblack@eecs.umich.edu    return 1 << shift;
735647Sgblack@eecs.umich.edu}
745647Sgblack@eecs.umich.edu
755648Sgblack@eecs.umich.edunamespace X86ISA
765647Sgblack@eecs.umich.edu{
775648Sgblack@eecs.umich.edu
785648Sgblack@eecs.umich.eduApicRegIndex
795648Sgblack@eecs.umich.edudecodeAddr(Addr paddr)
805648Sgblack@eecs.umich.edu{
815648Sgblack@eecs.umich.edu    ApicRegIndex regNum;
825648Sgblack@eecs.umich.edu    paddr &= ~mask(3);
835648Sgblack@eecs.umich.edu    switch (paddr)
845648Sgblack@eecs.umich.edu    {
855648Sgblack@eecs.umich.edu      case 0x20:
865648Sgblack@eecs.umich.edu        regNum = APIC_ID;
875648Sgblack@eecs.umich.edu        break;
885648Sgblack@eecs.umich.edu      case 0x30:
895648Sgblack@eecs.umich.edu        regNum = APIC_VERSION;
905648Sgblack@eecs.umich.edu        break;
915648Sgblack@eecs.umich.edu      case 0x80:
925648Sgblack@eecs.umich.edu        regNum = APIC_TASK_PRIORITY;
935648Sgblack@eecs.umich.edu        break;
945648Sgblack@eecs.umich.edu      case 0x90:
955648Sgblack@eecs.umich.edu        regNum = APIC_ARBITRATION_PRIORITY;
965648Sgblack@eecs.umich.edu        break;
975648Sgblack@eecs.umich.edu      case 0xA0:
985648Sgblack@eecs.umich.edu        regNum = APIC_PROCESSOR_PRIORITY;
995648Sgblack@eecs.umich.edu        break;
1005648Sgblack@eecs.umich.edu      case 0xB0:
1015648Sgblack@eecs.umich.edu        regNum = APIC_EOI;
1025648Sgblack@eecs.umich.edu        break;
1035648Sgblack@eecs.umich.edu      case 0xD0:
1045648Sgblack@eecs.umich.edu        regNum = APIC_LOGICAL_DESTINATION;
1055648Sgblack@eecs.umich.edu        break;
1065648Sgblack@eecs.umich.edu      case 0xE0:
1075648Sgblack@eecs.umich.edu        regNum = APIC_DESTINATION_FORMAT;
1085648Sgblack@eecs.umich.edu        break;
1095648Sgblack@eecs.umich.edu      case 0xF0:
1105648Sgblack@eecs.umich.edu        regNum = APIC_SPURIOUS_INTERRUPT_VECTOR;
1115648Sgblack@eecs.umich.edu        break;
1125648Sgblack@eecs.umich.edu      case 0x100:
1135648Sgblack@eecs.umich.edu      case 0x108:
1145648Sgblack@eecs.umich.edu      case 0x110:
1155648Sgblack@eecs.umich.edu      case 0x118:
1165648Sgblack@eecs.umich.edu      case 0x120:
1175648Sgblack@eecs.umich.edu      case 0x128:
1185648Sgblack@eecs.umich.edu      case 0x130:
1195648Sgblack@eecs.umich.edu      case 0x138:
1205648Sgblack@eecs.umich.edu      case 0x140:
1215648Sgblack@eecs.umich.edu      case 0x148:
1225648Sgblack@eecs.umich.edu      case 0x150:
1235648Sgblack@eecs.umich.edu      case 0x158:
1245648Sgblack@eecs.umich.edu      case 0x160:
1255648Sgblack@eecs.umich.edu      case 0x168:
1265648Sgblack@eecs.umich.edu      case 0x170:
1275648Sgblack@eecs.umich.edu      case 0x178:
1285648Sgblack@eecs.umich.edu        regNum = APIC_IN_SERVICE((paddr - 0x100) / 0x8);
1295648Sgblack@eecs.umich.edu        break;
1305648Sgblack@eecs.umich.edu      case 0x180:
1315648Sgblack@eecs.umich.edu      case 0x188:
1325648Sgblack@eecs.umich.edu      case 0x190:
1335648Sgblack@eecs.umich.edu      case 0x198:
1345648Sgblack@eecs.umich.edu      case 0x1A0:
1355648Sgblack@eecs.umich.edu      case 0x1A8:
1365648Sgblack@eecs.umich.edu      case 0x1B0:
1375648Sgblack@eecs.umich.edu      case 0x1B8:
1385648Sgblack@eecs.umich.edu      case 0x1C0:
1395648Sgblack@eecs.umich.edu      case 0x1C8:
1405648Sgblack@eecs.umich.edu      case 0x1D0:
1415648Sgblack@eecs.umich.edu      case 0x1D8:
1425648Sgblack@eecs.umich.edu      case 0x1E0:
1435648Sgblack@eecs.umich.edu      case 0x1E8:
1445648Sgblack@eecs.umich.edu      case 0x1F0:
1455648Sgblack@eecs.umich.edu      case 0x1F8:
1465648Sgblack@eecs.umich.edu        regNum = APIC_TRIGGER_MODE((paddr - 0x180) / 0x8);
1475648Sgblack@eecs.umich.edu        break;
1485648Sgblack@eecs.umich.edu      case 0x200:
1495648Sgblack@eecs.umich.edu      case 0x208:
1505648Sgblack@eecs.umich.edu      case 0x210:
1515648Sgblack@eecs.umich.edu      case 0x218:
1525648Sgblack@eecs.umich.edu      case 0x220:
1535648Sgblack@eecs.umich.edu      case 0x228:
1545648Sgblack@eecs.umich.edu      case 0x230:
1555648Sgblack@eecs.umich.edu      case 0x238:
1565648Sgblack@eecs.umich.edu      case 0x240:
1575648Sgblack@eecs.umich.edu      case 0x248:
1585648Sgblack@eecs.umich.edu      case 0x250:
1595648Sgblack@eecs.umich.edu      case 0x258:
1605648Sgblack@eecs.umich.edu      case 0x260:
1615648Sgblack@eecs.umich.edu      case 0x268:
1625648Sgblack@eecs.umich.edu      case 0x270:
1635648Sgblack@eecs.umich.edu      case 0x278:
1645648Sgblack@eecs.umich.edu        regNum = APIC_INTERRUPT_REQUEST((paddr - 0x200) / 0x8);
1655648Sgblack@eecs.umich.edu        break;
1665648Sgblack@eecs.umich.edu      case 0x280:
1675648Sgblack@eecs.umich.edu        regNum = APIC_ERROR_STATUS;
1685648Sgblack@eecs.umich.edu        break;
1695648Sgblack@eecs.umich.edu      case 0x300:
1705648Sgblack@eecs.umich.edu        regNum = APIC_INTERRUPT_COMMAND_LOW;
1715648Sgblack@eecs.umich.edu        break;
1725648Sgblack@eecs.umich.edu      case 0x310:
1735648Sgblack@eecs.umich.edu        regNum = APIC_INTERRUPT_COMMAND_HIGH;
1745648Sgblack@eecs.umich.edu        break;
1755648Sgblack@eecs.umich.edu      case 0x320:
1765648Sgblack@eecs.umich.edu        regNum = APIC_LVT_TIMER;
1775648Sgblack@eecs.umich.edu        break;
1785648Sgblack@eecs.umich.edu      case 0x330:
1795648Sgblack@eecs.umich.edu        regNum = APIC_LVT_THERMAL_SENSOR;
1805648Sgblack@eecs.umich.edu        break;
1815648Sgblack@eecs.umich.edu      case 0x340:
1825648Sgblack@eecs.umich.edu        regNum = APIC_LVT_PERFORMANCE_MONITORING_COUNTERS;
1835648Sgblack@eecs.umich.edu        break;
1845648Sgblack@eecs.umich.edu      case 0x350:
1855648Sgblack@eecs.umich.edu        regNum = APIC_LVT_LINT0;
1865648Sgblack@eecs.umich.edu        break;
1875648Sgblack@eecs.umich.edu      case 0x360:
1885648Sgblack@eecs.umich.edu        regNum = APIC_LVT_LINT1;
1895648Sgblack@eecs.umich.edu        break;
1905648Sgblack@eecs.umich.edu      case 0x370:
1915648Sgblack@eecs.umich.edu        regNum = APIC_LVT_ERROR;
1925648Sgblack@eecs.umich.edu        break;
1935648Sgblack@eecs.umich.edu      case 0x380:
1945648Sgblack@eecs.umich.edu        regNum = APIC_INITIAL_COUNT;
1955648Sgblack@eecs.umich.edu        break;
1965648Sgblack@eecs.umich.edu      case 0x390:
1975648Sgblack@eecs.umich.edu        regNum = APIC_CURRENT_COUNT;
1985648Sgblack@eecs.umich.edu        break;
1995648Sgblack@eecs.umich.edu      case 0x3E0:
2005648Sgblack@eecs.umich.edu        regNum = APIC_DIVIDE_CONFIGURATION;
2015648Sgblack@eecs.umich.edu        break;
2025648Sgblack@eecs.umich.edu      default:
2035648Sgblack@eecs.umich.edu        // A reserved register field.
2045648Sgblack@eecs.umich.edu        panic("Accessed reserved register field %#x.\n", paddr);
2055648Sgblack@eecs.umich.edu        break;
2065648Sgblack@eecs.umich.edu    }
2075648Sgblack@eecs.umich.edu    return regNum;
2085648Sgblack@eecs.umich.edu}
2095648Sgblack@eecs.umich.edu}
2105648Sgblack@eecs.umich.edu
2115648Sgblack@eecs.umich.eduTick
2125648Sgblack@eecs.umich.eduX86ISA::Interrupts::read(PacketPtr pkt)
2135648Sgblack@eecs.umich.edu{
2145648Sgblack@eecs.umich.edu    Addr offset = pkt->getAddr() - pioAddr;
2155648Sgblack@eecs.umich.edu    //Make sure we're at least only accessing one register.
2165648Sgblack@eecs.umich.edu    if ((offset & ~mask(3)) != ((offset + pkt->getSize()) & ~mask(3)))
2175648Sgblack@eecs.umich.edu        panic("Accessed more than one register at a time in the APIC!\n");
2185648Sgblack@eecs.umich.edu    ApicRegIndex reg = decodeAddr(offset);
2195648Sgblack@eecs.umich.edu    uint32_t val = htog(readReg(reg));
2205649Sgblack@eecs.umich.edu    DPRINTF(LocalApic,
2215649Sgblack@eecs.umich.edu            "Reading Local APIC register %d at offset %#x as %#x.\n",
2225649Sgblack@eecs.umich.edu            reg, offset, val);
2235648Sgblack@eecs.umich.edu    pkt->setData(((uint8_t *)&val) + (offset & mask(3)));
2245648Sgblack@eecs.umich.edu    return latency;
2255648Sgblack@eecs.umich.edu}
2265648Sgblack@eecs.umich.edu
2275648Sgblack@eecs.umich.eduTick
2285648Sgblack@eecs.umich.eduX86ISA::Interrupts::write(PacketPtr pkt)
2295648Sgblack@eecs.umich.edu{
2305648Sgblack@eecs.umich.edu    Addr offset = pkt->getAddr() - pioAddr;
2315648Sgblack@eecs.umich.edu    //Make sure we're at least only accessing one register.
2325648Sgblack@eecs.umich.edu    if ((offset & ~mask(3)) != ((offset + pkt->getSize()) & ~mask(3)))
2335648Sgblack@eecs.umich.edu        panic("Accessed more than one register at a time in the APIC!\n");
2345648Sgblack@eecs.umich.edu    ApicRegIndex reg = decodeAddr(offset);
2355648Sgblack@eecs.umich.edu    uint32_t val = regs[reg];
2365648Sgblack@eecs.umich.edu    pkt->writeData(((uint8_t *)&val) + (offset & mask(3)));
2375649Sgblack@eecs.umich.edu    DPRINTF(LocalApic,
2385649Sgblack@eecs.umich.edu            "Writing Local APIC register %d at offset %#x as %#x.\n",
2395649Sgblack@eecs.umich.edu            reg, offset, gtoh(val));
2405648Sgblack@eecs.umich.edu    setReg(reg, gtoh(val));
2415648Sgblack@eecs.umich.edu    return latency;
2425647Sgblack@eecs.umich.edu}
2435691Sgblack@eecs.umich.eduvoid
2445691Sgblack@eecs.umich.eduX86ISA::Interrupts::requestInterrupt(uint8_t vector,
2455691Sgblack@eecs.umich.edu        uint8_t deliveryMode, bool level)
2465691Sgblack@eecs.umich.edu{
2475691Sgblack@eecs.umich.edu    /*
2485691Sgblack@eecs.umich.edu     * Fixed and lowest-priority delivery mode interrupts are handled
2495691Sgblack@eecs.umich.edu     * using the IRR/ISR registers, checking against the TPR, etc.
2505691Sgblack@eecs.umich.edu     * The SMI, NMI, ExtInt, INIT, etc interrupts go straight through.
2515691Sgblack@eecs.umich.edu     */
2525691Sgblack@eecs.umich.edu    if (deliveryMode == DeliveryMode::Fixed ||
2535691Sgblack@eecs.umich.edu            deliveryMode == DeliveryMode::LowestPriority) {
2545691Sgblack@eecs.umich.edu        DPRINTF(LocalApic, "Interrupt is an %s.\n",
2555691Sgblack@eecs.umich.edu                DeliveryMode::names[deliveryMode]);
2565691Sgblack@eecs.umich.edu        // Queue up the interrupt in the IRR.
2575691Sgblack@eecs.umich.edu        if (vector > IRRV)
2585691Sgblack@eecs.umich.edu            IRRV = vector;
2595691Sgblack@eecs.umich.edu        if (!getRegArrayBit(APIC_INTERRUPT_REQUEST_BASE, vector)) {
2605691Sgblack@eecs.umich.edu            setRegArrayBit(APIC_INTERRUPT_REQUEST_BASE, vector);
2615691Sgblack@eecs.umich.edu            if (level) {
2625691Sgblack@eecs.umich.edu                setRegArrayBit(APIC_TRIGGER_MODE_BASE, vector);
2635691Sgblack@eecs.umich.edu            } else {
2645691Sgblack@eecs.umich.edu                clearRegArrayBit(APIC_TRIGGER_MODE_BASE, vector);
2655691Sgblack@eecs.umich.edu            }
2665691Sgblack@eecs.umich.edu        }
2675691Sgblack@eecs.umich.edu    } else if (!DeliveryMode::isReserved(deliveryMode)) {
2685691Sgblack@eecs.umich.edu        DPRINTF(LocalApic, "Interrupt is an %s.\n",
2695691Sgblack@eecs.umich.edu                DeliveryMode::names[deliveryMode]);
2705691Sgblack@eecs.umich.edu        if (deliveryMode == DeliveryMode::SMI && !pendingSmi) {
2715691Sgblack@eecs.umich.edu            pendingUnmaskableInt = pendingSmi = true;
2725691Sgblack@eecs.umich.edu            smiVector = vector;
2735691Sgblack@eecs.umich.edu        } else if (deliveryMode == DeliveryMode::NMI && !pendingNmi) {
2745691Sgblack@eecs.umich.edu            pendingUnmaskableInt = pendingNmi = true;
2755691Sgblack@eecs.umich.edu            nmiVector = vector;
2765691Sgblack@eecs.umich.edu        } else if (deliveryMode == DeliveryMode::ExtInt && !pendingExtInt) {
2775691Sgblack@eecs.umich.edu            pendingExtInt = true;
2785691Sgblack@eecs.umich.edu            extIntVector = vector;
2795691Sgblack@eecs.umich.edu        } else if (deliveryMode == DeliveryMode::INIT && !pendingInit) {
2805691Sgblack@eecs.umich.edu            pendingUnmaskableInt = pendingInit = true;
2815691Sgblack@eecs.umich.edu            initVector = vector;
2825691Sgblack@eecs.umich.edu        }
2835691Sgblack@eecs.umich.edu    }
2845691Sgblack@eecs.umich.edu}
2855647Sgblack@eecs.umich.edu
2865651Sgblack@eecs.umich.eduTick
2875651Sgblack@eecs.umich.eduX86ISA::Interrupts::recvMessage(PacketPtr pkt)
2885651Sgblack@eecs.umich.edu{
2895654Sgblack@eecs.umich.edu    uint8_t id = 0;
2905654Sgblack@eecs.umich.edu    Addr offset = pkt->getAddr() - x86InterruptAddress(id, 0);
2915651Sgblack@eecs.umich.edu    assert(pkt->cmd == MemCmd::MessageReq);
2925651Sgblack@eecs.umich.edu    switch(offset)
2935651Sgblack@eecs.umich.edu    {
2945651Sgblack@eecs.umich.edu      case 0:
2955654Sgblack@eecs.umich.edu        {
2965654Sgblack@eecs.umich.edu            TriggerIntMessage message = pkt->get<TriggerIntMessage>();
2975654Sgblack@eecs.umich.edu            DPRINTF(LocalApic,
2985654Sgblack@eecs.umich.edu                    "Got Trigger Interrupt message with vector %#x.\n",
2995697Snate@binkert.org                    message.vector);
3005654Sgblack@eecs.umich.edu            // Make sure we're really supposed to get this.
3015654Sgblack@eecs.umich.edu            assert((message.destMode == 0 && message.destination == id) ||
3025654Sgblack@eecs.umich.edu                   (bits((int)message.destination, id)));
3035655Sgblack@eecs.umich.edu
3045691Sgblack@eecs.umich.edu            requestInterrupt(message.vector,
3055691Sgblack@eecs.umich.edu                    message.deliveryMode, message.trigger);
3065654Sgblack@eecs.umich.edu        }
3075651Sgblack@eecs.umich.edu        break;
3085651Sgblack@eecs.umich.edu      default:
3095651Sgblack@eecs.umich.edu        panic("Local apic got unknown interrupt message at offset %#x.\n",
3105651Sgblack@eecs.umich.edu                offset);
3115651Sgblack@eecs.umich.edu        break;
3125651Sgblack@eecs.umich.edu    }
3135651Sgblack@eecs.umich.edu    delete pkt->req;
3145651Sgblack@eecs.umich.edu    delete pkt;
3155651Sgblack@eecs.umich.edu    return latency;
3165651Sgblack@eecs.umich.edu}
3175651Sgblack@eecs.umich.edu
3185651Sgblack@eecs.umich.edu
3195647Sgblack@eecs.umich.eduuint32_t
3205648Sgblack@eecs.umich.eduX86ISA::Interrupts::readReg(ApicRegIndex reg)
3215647Sgblack@eecs.umich.edu{
3225647Sgblack@eecs.umich.edu    if (reg >= APIC_TRIGGER_MODE(0) &&
3235647Sgblack@eecs.umich.edu            reg <= APIC_TRIGGER_MODE(15)) {
3245647Sgblack@eecs.umich.edu        panic("Local APIC Trigger Mode registers are unimplemented.\n");
3255647Sgblack@eecs.umich.edu    }
3265647Sgblack@eecs.umich.edu    switch (reg) {
3275647Sgblack@eecs.umich.edu      case APIC_ARBITRATION_PRIORITY:
3285647Sgblack@eecs.umich.edu        panic("Local APIC Arbitration Priority register unimplemented.\n");
3295647Sgblack@eecs.umich.edu        break;
3305647Sgblack@eecs.umich.edu      case APIC_PROCESSOR_PRIORITY:
3315647Sgblack@eecs.umich.edu        panic("Local APIC Processor Priority register unimplemented.\n");
3325647Sgblack@eecs.umich.edu        break;
3335647Sgblack@eecs.umich.edu      case APIC_ERROR_STATUS:
3345647Sgblack@eecs.umich.edu        regs[APIC_INTERNAL_STATE] &= ~ULL(0x1);
3355647Sgblack@eecs.umich.edu        break;
3365647Sgblack@eecs.umich.edu      case APIC_INTERRUPT_COMMAND_LOW:
3375647Sgblack@eecs.umich.edu        panic("Local APIC Interrupt Command low"
3385647Sgblack@eecs.umich.edu                " register unimplemented.\n");
3395647Sgblack@eecs.umich.edu        break;
3405647Sgblack@eecs.umich.edu      case APIC_INTERRUPT_COMMAND_HIGH:
3415647Sgblack@eecs.umich.edu        panic("Local APIC Interrupt Command high"
3425647Sgblack@eecs.umich.edu                " register unimplemented.\n");
3435647Sgblack@eecs.umich.edu        break;
3445647Sgblack@eecs.umich.edu      case APIC_CURRENT_COUNT:
3455647Sgblack@eecs.umich.edu        {
3465648Sgblack@eecs.umich.edu            assert(clock);
3475648Sgblack@eecs.umich.edu            uint32_t val = regs[reg] - curTick / clock;
3485647Sgblack@eecs.umich.edu            val /= (16 * divideFromConf(regs[APIC_DIVIDE_CONFIGURATION]));
3495647Sgblack@eecs.umich.edu            return val;
3505647Sgblack@eecs.umich.edu        }
3515647Sgblack@eecs.umich.edu      default:
3525647Sgblack@eecs.umich.edu        break;
3535647Sgblack@eecs.umich.edu    }
3545648Sgblack@eecs.umich.edu    return regs[reg];
3555647Sgblack@eecs.umich.edu}
3565647Sgblack@eecs.umich.edu
3575647Sgblack@eecs.umich.eduvoid
3585648Sgblack@eecs.umich.eduX86ISA::Interrupts::setReg(ApicRegIndex reg, uint32_t val)
3595647Sgblack@eecs.umich.edu{
3605647Sgblack@eecs.umich.edu    uint32_t newVal = val;
3615647Sgblack@eecs.umich.edu    if (reg >= APIC_IN_SERVICE(0) &&
3625647Sgblack@eecs.umich.edu            reg <= APIC_IN_SERVICE(15)) {
3635647Sgblack@eecs.umich.edu        panic("Local APIC In-Service registers are unimplemented.\n");
3645647Sgblack@eecs.umich.edu    }
3655647Sgblack@eecs.umich.edu    if (reg >= APIC_TRIGGER_MODE(0) &&
3665647Sgblack@eecs.umich.edu            reg <= APIC_TRIGGER_MODE(15)) {
3675647Sgblack@eecs.umich.edu        panic("Local APIC Trigger Mode registers are unimplemented.\n");
3685647Sgblack@eecs.umich.edu    }
3695647Sgblack@eecs.umich.edu    if (reg >= APIC_INTERRUPT_REQUEST(0) &&
3705647Sgblack@eecs.umich.edu            reg <= APIC_INTERRUPT_REQUEST(15)) {
3715647Sgblack@eecs.umich.edu        panic("Local APIC Interrupt Request registers "
3725647Sgblack@eecs.umich.edu                "are unimplemented.\n");
3735647Sgblack@eecs.umich.edu    }
3745647Sgblack@eecs.umich.edu    switch (reg) {
3755647Sgblack@eecs.umich.edu      case APIC_ID:
3765647Sgblack@eecs.umich.edu        newVal = val & 0xFF;
3775647Sgblack@eecs.umich.edu        break;
3785647Sgblack@eecs.umich.edu      case APIC_VERSION:
3795647Sgblack@eecs.umich.edu        // The Local APIC Version register is read only.
3805647Sgblack@eecs.umich.edu        return;
3815647Sgblack@eecs.umich.edu      case APIC_TASK_PRIORITY:
3825647Sgblack@eecs.umich.edu        newVal = val & 0xFF;
3835647Sgblack@eecs.umich.edu        break;
3845647Sgblack@eecs.umich.edu      case APIC_ARBITRATION_PRIORITY:
3855647Sgblack@eecs.umich.edu        panic("Local APIC Arbitration Priority register unimplemented.\n");
3865647Sgblack@eecs.umich.edu        break;
3875647Sgblack@eecs.umich.edu      case APIC_PROCESSOR_PRIORITY:
3885647Sgblack@eecs.umich.edu        panic("Local APIC Processor Priority register unimplemented.\n");
3895647Sgblack@eecs.umich.edu        break;
3905647Sgblack@eecs.umich.edu      case APIC_EOI:
3915690Sgblack@eecs.umich.edu        // Remove the interrupt that just completed from the local apic state.
3925690Sgblack@eecs.umich.edu        clearRegArrayBit(APIC_IN_SERVICE_BASE, ISRV);
3935690Sgblack@eecs.umich.edu        updateISRV();
3945690Sgblack@eecs.umich.edu        return;
3955647Sgblack@eecs.umich.edu      case APIC_LOGICAL_DESTINATION:
3965647Sgblack@eecs.umich.edu        newVal = val & 0xFF000000;
3975647Sgblack@eecs.umich.edu        break;
3985647Sgblack@eecs.umich.edu      case APIC_DESTINATION_FORMAT:
3995647Sgblack@eecs.umich.edu        newVal = val | 0x0FFFFFFF;
4005647Sgblack@eecs.umich.edu        break;
4015647Sgblack@eecs.umich.edu      case APIC_SPURIOUS_INTERRUPT_VECTOR:
4025647Sgblack@eecs.umich.edu        regs[APIC_INTERNAL_STATE] &= ~ULL(1 << 1);
4035647Sgblack@eecs.umich.edu        regs[APIC_INTERNAL_STATE] |= val & (1 << 8);
4045647Sgblack@eecs.umich.edu        if (val & (1 << 9))
4055647Sgblack@eecs.umich.edu            warn("Focus processor checking not implemented.\n");
4065647Sgblack@eecs.umich.edu        break;
4075647Sgblack@eecs.umich.edu      case APIC_ERROR_STATUS:
4085647Sgblack@eecs.umich.edu        {
4095647Sgblack@eecs.umich.edu            if (regs[APIC_INTERNAL_STATE] & 0x1) {
4105647Sgblack@eecs.umich.edu                regs[APIC_INTERNAL_STATE] &= ~ULL(0x1);
4115647Sgblack@eecs.umich.edu                newVal = 0;
4125647Sgblack@eecs.umich.edu            } else {
4135647Sgblack@eecs.umich.edu                regs[APIC_INTERNAL_STATE] |= ULL(0x1);
4145647Sgblack@eecs.umich.edu                return;
4155647Sgblack@eecs.umich.edu            }
4165647Sgblack@eecs.umich.edu
4175647Sgblack@eecs.umich.edu        }
4185647Sgblack@eecs.umich.edu        break;
4195647Sgblack@eecs.umich.edu      case APIC_INTERRUPT_COMMAND_LOW:
4205647Sgblack@eecs.umich.edu        panic("Local APIC Interrupt Command low"
4215647Sgblack@eecs.umich.edu                " register unimplemented.\n");
4225647Sgblack@eecs.umich.edu        break;
4235647Sgblack@eecs.umich.edu      case APIC_INTERRUPT_COMMAND_HIGH:
4245647Sgblack@eecs.umich.edu        panic("Local APIC Interrupt Command high"
4255647Sgblack@eecs.umich.edu                " register unimplemented.\n");
4265647Sgblack@eecs.umich.edu        break;
4275647Sgblack@eecs.umich.edu      case APIC_LVT_TIMER:
4285647Sgblack@eecs.umich.edu      case APIC_LVT_THERMAL_SENSOR:
4295647Sgblack@eecs.umich.edu      case APIC_LVT_PERFORMANCE_MONITORING_COUNTERS:
4305647Sgblack@eecs.umich.edu      case APIC_LVT_LINT0:
4315647Sgblack@eecs.umich.edu      case APIC_LVT_LINT1:
4325647Sgblack@eecs.umich.edu      case APIC_LVT_ERROR:
4335647Sgblack@eecs.umich.edu        {
4345647Sgblack@eecs.umich.edu            uint64_t readOnlyMask = (1 << 12) | (1 << 14);
4355647Sgblack@eecs.umich.edu            newVal = (val & ~readOnlyMask) |
4365647Sgblack@eecs.umich.edu                     (regs[reg] & readOnlyMask);
4375647Sgblack@eecs.umich.edu        }
4385647Sgblack@eecs.umich.edu        break;
4395647Sgblack@eecs.umich.edu      case APIC_INITIAL_COUNT:
4405648Sgblack@eecs.umich.edu        {
4415648Sgblack@eecs.umich.edu            assert(clock);
4425648Sgblack@eecs.umich.edu            newVal = bits(val, 31, 0);
4435648Sgblack@eecs.umich.edu            uint32_t newCount = newVal *
4445648Sgblack@eecs.umich.edu                (divideFromConf(regs[APIC_DIVIDE_CONFIGURATION]) * 16);
4455648Sgblack@eecs.umich.edu            regs[APIC_CURRENT_COUNT] = newCount + curTick / clock;
4465648Sgblack@eecs.umich.edu            // Find out how long a "tick" of the timer should take.
4475648Sgblack@eecs.umich.edu            Tick timerTick = 16 * clock;
4485648Sgblack@eecs.umich.edu            // Schedule on the edge of the next tick plus the new count.
4495648Sgblack@eecs.umich.edu            Tick offset = curTick % timerTick;
4505648Sgblack@eecs.umich.edu            if (offset) {
4515648Sgblack@eecs.umich.edu                reschedule(apicTimerEvent,
4525648Sgblack@eecs.umich.edu                        curTick + (newCount + 1) * timerTick - offset, true);
4535648Sgblack@eecs.umich.edu            } else {
4545648Sgblack@eecs.umich.edu                reschedule(apicTimerEvent,
4555648Sgblack@eecs.umich.edu                        curTick + newCount * timerTick, true);
4565648Sgblack@eecs.umich.edu            }
4575648Sgblack@eecs.umich.edu        }
4585647Sgblack@eecs.umich.edu        break;
4595647Sgblack@eecs.umich.edu      case APIC_CURRENT_COUNT:
4605647Sgblack@eecs.umich.edu        //Local APIC Current Count register is read only.
4615647Sgblack@eecs.umich.edu        return;
4625647Sgblack@eecs.umich.edu      case APIC_DIVIDE_CONFIGURATION:
4635647Sgblack@eecs.umich.edu        newVal = val & 0xB;
4645647Sgblack@eecs.umich.edu        break;
4655647Sgblack@eecs.umich.edu      default:
4665647Sgblack@eecs.umich.edu        break;
4675647Sgblack@eecs.umich.edu    }
4685648Sgblack@eecs.umich.edu    regs[reg] = newVal;
4695647Sgblack@eecs.umich.edu    return;
4705647Sgblack@eecs.umich.edu}
4715647Sgblack@eecs.umich.edu
4725654Sgblack@eecs.umich.edubool
4735654Sgblack@eecs.umich.eduX86ISA::Interrupts::check_interrupts(ThreadContext * tc) const
4745654Sgblack@eecs.umich.edu{
4755654Sgblack@eecs.umich.edu    RFLAGS rflags = tc->readMiscRegNoEffect(MISCREG_RFLAGS);
4765689Sgblack@eecs.umich.edu    if (pendingUnmaskableInt) {
4775689Sgblack@eecs.umich.edu        DPRINTF(LocalApic, "Reported pending unmaskable interrupt.\n");
4785654Sgblack@eecs.umich.edu        return true;
4795689Sgblack@eecs.umich.edu    }
4805655Sgblack@eecs.umich.edu    if (rflags.intf) {
4815689Sgblack@eecs.umich.edu        if (pendingExtInt) {
4825689Sgblack@eecs.umich.edu            DPRINTF(LocalApic, "Reported pending external interrupt.\n");
4835655Sgblack@eecs.umich.edu            return true;
4845689Sgblack@eecs.umich.edu        }
4855655Sgblack@eecs.umich.edu        if (IRRV > ISRV && bits(IRRV, 7, 4) >
4865689Sgblack@eecs.umich.edu               bits(regs[APIC_TASK_PRIORITY], 7, 4)) {
4875689Sgblack@eecs.umich.edu            DPRINTF(LocalApic, "Reported pending regular interrupt.\n");
4885655Sgblack@eecs.umich.edu            return true;
4895689Sgblack@eecs.umich.edu        }
4905654Sgblack@eecs.umich.edu    }
4915654Sgblack@eecs.umich.edu    return false;
4925654Sgblack@eecs.umich.edu}
4935654Sgblack@eecs.umich.edu
4945654Sgblack@eecs.umich.eduFault
4955654Sgblack@eecs.umich.eduX86ISA::Interrupts::getInterrupt(ThreadContext * tc)
4965654Sgblack@eecs.umich.edu{
4975654Sgblack@eecs.umich.edu    assert(check_interrupts(tc));
4985655Sgblack@eecs.umich.edu    // These are all probably fairly uncommon, so we'll make them easier to
4995655Sgblack@eecs.umich.edu    // check for.
5005655Sgblack@eecs.umich.edu    if (pendingUnmaskableInt) {
5015655Sgblack@eecs.umich.edu        if (pendingSmi) {
5025689Sgblack@eecs.umich.edu            DPRINTF(LocalApic, "Generated SMI fault object.\n");
5035655Sgblack@eecs.umich.edu            return new SystemManagementInterrupt();
5045655Sgblack@eecs.umich.edu        } else if (pendingNmi) {
5055689Sgblack@eecs.umich.edu            DPRINTF(LocalApic, "Generated NMI fault object.\n");
5065691Sgblack@eecs.umich.edu            return new NonMaskableInterrupt(nmiVector);
5075655Sgblack@eecs.umich.edu        } else if (pendingInit) {
5085689Sgblack@eecs.umich.edu            DPRINTF(LocalApic, "Generated INIT fault object.\n");
5095691Sgblack@eecs.umich.edu            return new InitInterrupt(initVector);
5105655Sgblack@eecs.umich.edu        } else {
5115655Sgblack@eecs.umich.edu            panic("pendingUnmaskableInt set, but no unmaskable "
5125655Sgblack@eecs.umich.edu                    "ints were pending.\n");
5135655Sgblack@eecs.umich.edu            return NoFault;
5145655Sgblack@eecs.umich.edu        }
5155655Sgblack@eecs.umich.edu    } else if (pendingExtInt) {
5165689Sgblack@eecs.umich.edu        DPRINTF(LocalApic, "Generated external interrupt fault object.\n");
5175691Sgblack@eecs.umich.edu        return new ExternalInterrupt(extIntVector);
5185655Sgblack@eecs.umich.edu    } else {
5195689Sgblack@eecs.umich.edu        DPRINTF(LocalApic, "Generated regular interrupt fault object.\n");
5205655Sgblack@eecs.umich.edu        // The only thing left are fixed and lowest priority interrupts.
5215655Sgblack@eecs.umich.edu        return new ExternalInterrupt(IRRV);
5225655Sgblack@eecs.umich.edu    }
5235654Sgblack@eecs.umich.edu}
5245654Sgblack@eecs.umich.edu
5255654Sgblack@eecs.umich.eduvoid
5265654Sgblack@eecs.umich.eduX86ISA::Interrupts::updateIntrInfo(ThreadContext * tc)
5275654Sgblack@eecs.umich.edu{
5285654Sgblack@eecs.umich.edu    assert(check_interrupts(tc));
5295655Sgblack@eecs.umich.edu    if (pendingUnmaskableInt) {
5305655Sgblack@eecs.umich.edu        if (pendingSmi) {
5315689Sgblack@eecs.umich.edu            DPRINTF(LocalApic, "SMI sent to core.\n");
5325655Sgblack@eecs.umich.edu            pendingSmi = false;
5335655Sgblack@eecs.umich.edu        } else if (pendingNmi) {
5345689Sgblack@eecs.umich.edu            DPRINTF(LocalApic, "NMI sent to core.\n");
5355655Sgblack@eecs.umich.edu            pendingNmi = false;
5365655Sgblack@eecs.umich.edu        } else if (pendingInit) {
5375689Sgblack@eecs.umich.edu            DPRINTF(LocalApic, "Init sent to core.\n");
5385655Sgblack@eecs.umich.edu            pendingInit = false;
5395655Sgblack@eecs.umich.edu        }
5405655Sgblack@eecs.umich.edu        if (!(pendingSmi || pendingNmi || pendingInit))
5415655Sgblack@eecs.umich.edu            pendingUnmaskableInt = false;
5425655Sgblack@eecs.umich.edu    } else if (pendingExtInt) {
5435655Sgblack@eecs.umich.edu        pendingExtInt = false;
5445655Sgblack@eecs.umich.edu    } else {
5455689Sgblack@eecs.umich.edu        DPRINTF(LocalApic, "Interrupt %d sent to core.\n", IRRV);
5465655Sgblack@eecs.umich.edu        // Mark the interrupt as "in service".
5475655Sgblack@eecs.umich.edu        ISRV = IRRV;
5485655Sgblack@eecs.umich.edu        setRegArrayBit(APIC_IN_SERVICE_BASE, ISRV);
5495655Sgblack@eecs.umich.edu        // Clear it out of the IRR.
5505655Sgblack@eecs.umich.edu        clearRegArrayBit(APIC_INTERRUPT_REQUEST_BASE, IRRV);
5515655Sgblack@eecs.umich.edu        updateIRRV();
5525655Sgblack@eecs.umich.edu    }
5535654Sgblack@eecs.umich.edu}
5545654Sgblack@eecs.umich.edu
5555647Sgblack@eecs.umich.eduX86ISA::Interrupts *
5565647Sgblack@eecs.umich.eduX86LocalApicParams::create()
5575647Sgblack@eecs.umich.edu{
5585647Sgblack@eecs.umich.edu    return new X86ISA::Interrupts(this);
5595647Sgblack@eecs.umich.edu}
560