includes.isa revision 12369
111723Sar4jc@virginia.edu// -*- mode:c++ -*- 211723Sar4jc@virginia.edu 311723Sar4jc@virginia.edu// Copyright (c) 2015 RISC-V Foundation 411723Sar4jc@virginia.edu// Copyright (c) 2016 The University of Virginia 511723Sar4jc@virginia.edu// All rights reserved. 611723Sar4jc@virginia.edu// 711723Sar4jc@virginia.edu// Redistribution and use in source and binary forms, with or without 811723Sar4jc@virginia.edu// modification, are permitted provided that the following conditions are 911723Sar4jc@virginia.edu// met: redistributions of source code must retain the above copyright 1011723Sar4jc@virginia.edu// notice, this list of conditions and the following disclaimer; 1111723Sar4jc@virginia.edu// redistributions in binary form must reproduce the above copyright 1211723Sar4jc@virginia.edu// notice, this list of conditions and the following disclaimer in the 1311723Sar4jc@virginia.edu// documentation and/or other materials provided with the distribution; 1411723Sar4jc@virginia.edu// neither the name of the copyright holders nor the names of its 1511723Sar4jc@virginia.edu// contributors may be used to endorse or promote products derived from 1611723Sar4jc@virginia.edu// this software without specific prior written permission. 1711723Sar4jc@virginia.edu// 1811723Sar4jc@virginia.edu// THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 1911723Sar4jc@virginia.edu// "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 2011723Sar4jc@virginia.edu// LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 2111723Sar4jc@virginia.edu// A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 2211723Sar4jc@virginia.edu// OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 2311723Sar4jc@virginia.edu// SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 2411723Sar4jc@virginia.edu// LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 2511723Sar4jc@virginia.edu// DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 2611723Sar4jc@virginia.edu// THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 2711723Sar4jc@virginia.edu// (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 2811723Sar4jc@virginia.edu// OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 2911723Sar4jc@virginia.edu// 3011723Sar4jc@virginia.edu// Authors: Maxwell Walter 3111723Sar4jc@virginia.edu// Alec Roelke 3211723Sar4jc@virginia.edu 3311723Sar4jc@virginia.edu//////////////////////////////////////////////////////////////////// 3411723Sar4jc@virginia.edu// 3511723Sar4jc@virginia.edu// Output include file directives. 3611723Sar4jc@virginia.edu// 3711723Sar4jc@virginia.edu 3811723Sar4jc@virginia.eduoutput header {{ 3911723Sar4jc@virginia.edu#include <iomanip> 4011723Sar4jc@virginia.edu#include <sstream> 4111723Sar4jc@virginia.edu#include <string> 4211723Sar4jc@virginia.edu#include <tuple> 4311723Sar4jc@virginia.edu#include <vector> 4411723Sar4jc@virginia.edu 4512323Sar4jc@virginia.edu#include "arch/riscv/insts/amo.hh" 4612369Sar4jc@virginia.edu#include "arch/riscv/insts/compressed.hh" 4712322Sar4jc@virginia.edu#include "arch/riscv/insts/mem.hh" 4812320Sar4jc@virginia.edu#include "arch/riscv/insts/standard.hh" 4912309Sar4jc@virginia.edu#include "arch/riscv/insts/static_inst.hh" 5012321Sar4jc@virginia.edu#include "arch/riscv/insts/unknown.hh" 5111723Sar4jc@virginia.edu#include "cpu/static_inst.hh" 5211723Sar4jc@virginia.edu#include "mem/packet.hh" 5311723Sar4jc@virginia.edu#include "mem/request.hh" 5411723Sar4jc@virginia.edu 5511723Sar4jc@virginia.edu}}; 5611723Sar4jc@virginia.edu 5711723Sar4jc@virginia.eduoutput decoder {{ 5811723Sar4jc@virginia.edu#include <cfenv> 5911723Sar4jc@virginia.edu#include <cmath> 6011723Sar4jc@virginia.edu#include <limits> 6111723Sar4jc@virginia.edu#include <string> 6211723Sar4jc@virginia.edu 6311723Sar4jc@virginia.edu#include "arch/riscv/decoder.hh" 6411723Sar4jc@virginia.edu#include "arch/riscv/faults.hh" 6511723Sar4jc@virginia.edu#include "arch/riscv/tlb.hh" 6611723Sar4jc@virginia.edu#include "base/cprintf.hh" 6711723Sar4jc@virginia.edu#include "base/loader/symtab.hh" 6811723Sar4jc@virginia.edu#include "cpu/thread_context.hh" 6911723Sar4jc@virginia.edu#include "mem/packet.hh" 7011723Sar4jc@virginia.edu#include "mem/request.hh" 7111723Sar4jc@virginia.edu#include "sim/full_system.hh" 7211723Sar4jc@virginia.edu 7311723Sar4jc@virginia.eduusing namespace RiscvISA; 7412120Sar4jc@virginia.eduusing namespace std; 7511723Sar4jc@virginia.edu}}; 7611723Sar4jc@virginia.edu 7711723Sar4jc@virginia.eduoutput exec {{ 7811725Sar4jc@virginia.edu#include <cfenv> 7911723Sar4jc@virginia.edu#include <cmath> 8011723Sar4jc@virginia.edu#include <string> 8112119Sar4jc@virginia.edu#include <vector> 8211723Sar4jc@virginia.edu 8311723Sar4jc@virginia.edu#include "arch/generic/memhelpers.hh" 8411723Sar4jc@virginia.edu#include "arch/riscv/faults.hh" 8511723Sar4jc@virginia.edu#include "arch/riscv/registers.hh" 8611725Sar4jc@virginia.edu#include "arch/riscv/utility.hh" 8711723Sar4jc@virginia.edu#include "base/condcodes.hh" 8811723Sar4jc@virginia.edu#include "cpu/base.hh" 8911723Sar4jc@virginia.edu#include "cpu/exetrace.hh" 9011723Sar4jc@virginia.edu#include "mem/packet.hh" 9111723Sar4jc@virginia.edu#include "mem/packet_access.hh" 9211723Sar4jc@virginia.edu#include "mem/request.hh" 9311723Sar4jc@virginia.edu#include "sim/eventq.hh" 9411723Sar4jc@virginia.edu#include "sim/full_system.hh" 9511723Sar4jc@virginia.edu#include "sim/sim_events.hh" 9611723Sar4jc@virginia.edu#include "sim/sim_exit.hh" 9711723Sar4jc@virginia.edu#include "sim/system.hh" 9811723Sar4jc@virginia.edu 9911723Sar4jc@virginia.eduusing namespace RiscvISA; 10012120Sar4jc@virginia.eduusing namespace std; 10111723Sar4jc@virginia.edu}}; 102