1/* 2 * Copyright (c) 2015 RISC-V Foundation 3 * Copyright (c) 2017 The University of Virginia 4 * All rights reserved. 5 * 6 * Redistribution and use in source and binary forms, with or without 7 * modification, are permitted provided that the following conditions are 8 * met: redistributions of source code must retain the above copyright 9 * notice, this list of conditions and the following disclaimer; 10 * redistributions in binary form must reproduce the above copyright 11 * notice, this list of conditions and the following disclaimer in the 12 * documentation and/or other materials provided with the distribution; 13 * neither the name of the copyright holders nor the names of its 14 * contributors may be used to endorse or promote products derived from 15 * this software without specific prior written permission. 16 * 17 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 18 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 19 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 20 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 21 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 22 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 23 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 24 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 25 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 26 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 27 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 28 * 29 * Authors: Alec Roelke 30 */ 31 32#include "arch/riscv/insts/mem.hh" 33 34#include <sstream> 35#include <string> 36 37#include "arch/riscv/insts/bitfields.hh" 38#include "arch/riscv/insts/static_inst.hh" 39#include "arch/riscv/utility.hh" 40#include "cpu/static_inst.hh" 41 42using namespace std; 43 44namespace RiscvISA 45{ 46 47string 48Load::generateDisassembly(Addr pc, const SymbolTable *symtab) const 49{ 50 stringstream ss; 51 ss << mnemonic << ' ' << registerName(_destRegIdx[0]) << ", " << 52 offset << '(' << registerName(_srcRegIdx[0]) << ')'; 53 return ss.str(); 54} 55 56string 57Store::generateDisassembly(Addr pc, const SymbolTable *symtab) const 58{ 59 stringstream ss; 60 ss << mnemonic << ' ' << registerName(_srcRegIdx[1]) << ", " << 61 offset << '(' << registerName(_srcRegIdx[0]) << ')'; 62 return ss.str(); 63} 64 65} 66