fp.isa revision 6383
12135SN/A// -*- mode:c++ -*-
22135SN/A
35268Sksewell@umich.edu// Copyright (c) 2007 MIPS Technologies, Inc.
45268Sksewell@umich.edu// All rights reserved.
55268Sksewell@umich.edu//
65268Sksewell@umich.edu// Redistribution and use in source and binary forms, with or without
75268Sksewell@umich.edu// modification, are permitted provided that the following conditions are
85268Sksewell@umich.edu// met: redistributions of source code must retain the above copyright
95268Sksewell@umich.edu// notice, this list of conditions and the following disclaimer;
105268Sksewell@umich.edu// redistributions in binary form must reproduce the above copyright
115268Sksewell@umich.edu// notice, this list of conditions and the following disclaimer in the
125268Sksewell@umich.edu// documentation and/or other materials provided with the distribution;
135268Sksewell@umich.edu// neither the name of the copyright holders nor the names of its
145268Sksewell@umich.edu// contributors may be used to endorse or promote products derived from
155268Sksewell@umich.edu// this software without specific prior written permission.
165268Sksewell@umich.edu//
175268Sksewell@umich.edu// THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
185268Sksewell@umich.edu// "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
195268Sksewell@umich.edu// LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
205268Sksewell@umich.edu// A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
215268Sksewell@umich.edu// OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
225268Sksewell@umich.edu// SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
235268Sksewell@umich.edu// LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
245268Sksewell@umich.edu// DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
255268Sksewell@umich.edu// THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
265268Sksewell@umich.edu// (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
275268Sksewell@umich.edu// OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
285268Sksewell@umich.edu//
295268Sksewell@umich.edu// Authors: Korey Sewell
302706Sksewell@umich.edu
312038SN/A////////////////////////////////////////////////////////////////////
322038SN/A//
332038SN/A// Floating Point operate instructions
342038SN/A//
352038SN/A
362038SN/Aoutput header {{
372038SN/A        /**
382135SN/A         * Base class for FP operations.
392038SN/A         */
402038SN/A        class FPOp : public MipsStaticInst
412038SN/A        {
422038SN/A                protected:
432038SN/A
442038SN/A                /// Constructor
452038SN/A                FPOp(const char *mnem, MachInst _machInst, OpClass __opClass) : MipsStaticInst(mnem, _machInst, __opClass)
462038SN/A                {
472038SN/A                }
482038SN/A
492686Sksewell@umich.edu            //std::string generateDisassembly(Addr pc, const SymbolTable *symtab) const;
502686Sksewell@umich.edu
512686Sksewell@umich.edu                //needs function to check for fpEnable or not
522686Sksewell@umich.edu        };
532686Sksewell@umich.edu
542686Sksewell@umich.edu        class FPCompareOp : public FPOp
552686Sksewell@umich.edu        {
562686Sksewell@umich.edu          protected:
572686Sksewell@umich.edu            FPCompareOp(const char *mnem, MachInst _machInst, OpClass __opClass) : FPOp(mnem, _machInst, __opClass)
582686Sksewell@umich.edu                {
592686Sksewell@umich.edu                }
602686Sksewell@umich.edu
612686Sksewell@umich.edu            std::string generateDisassembly(Addr pc, const SymbolTable *symtab) const;
622686Sksewell@umich.edu
632038SN/A        };
642038SN/A}};
652038SN/A
662038SN/Aoutput decoder {{
672686Sksewell@umich.edu        std::string FPCompareOp::generateDisassembly(Addr pc, const SymbolTable *symtab) const
682038SN/A        {
692686Sksewell@umich.edu            std::stringstream ss;
702686Sksewell@umich.edu
712686Sksewell@umich.edu            ccprintf(ss, "%-10s ", mnemonic);
722686Sksewell@umich.edu
732686Sksewell@umich.edu            ccprintf(ss,"%d",CC);
742686Sksewell@umich.edu
752686Sksewell@umich.edu            if(_numSrcRegs > 0) {
762686Sksewell@umich.edu                ss << ", ";
772686Sksewell@umich.edu                printReg(ss, _srcRegIdx[0]);
782686Sksewell@umich.edu            }
792686Sksewell@umich.edu
802686Sksewell@umich.edu            if(_numSrcRegs > 1) {
812686Sksewell@umich.edu                ss << ", ";
822686Sksewell@umich.edu                printReg(ss, _srcRegIdx[1]);
832686Sksewell@umich.edu            }
842686Sksewell@umich.edu
852686Sksewell@umich.edu            return ss.str();
862038SN/A        }
872038SN/A}};
882038SN/A
892686Sksewell@umich.eduoutput exec {{
904661Sksewell@umich.edu        inline Fault checkFpEnableFault(%(CPU_exec_context)s *xc)
914661Sksewell@umich.edu        {
924661Sksewell@umich.edu            //@TODO: Implement correct CP0 checks to see if the CP1
934661Sksewell@umich.edu            // unit is enable or not
945222Sksewell@umich.edu          if (!isCoprocessorEnabled(xc, 1))
955222Sksewell@umich.edu             return new CoprocessorUnusableFault(1);
965222Sksewell@umich.edu
975222Sksewell@umich.edu          return NoFault;
984661Sksewell@umich.edu        }
992038SN/A
1002686Sksewell@umich.edu        //If any operand is Nan return the appropriate QNaN
1012686Sksewell@umich.edu        template <class T>
1022686Sksewell@umich.edu        bool
1032686Sksewell@umich.edu        fpNanOperands(FPOp *inst, %(CPU_exec_context)s *xc, const T &src_type,
1042686Sksewell@umich.edu                      Trace::InstRecord *traceData)
1052686Sksewell@umich.edu        {
1062686Sksewell@umich.edu            uint64_t mips_nan = 0;
1076314Sgblack@eecs.umich.edu            assert(sizeof(T) == 4);
1082686Sksewell@umich.edu
1092686Sksewell@umich.edu            for (int i = 0; i < inst->numSrcRegs(); i++) {
1106314Sgblack@eecs.umich.edu                uint64_t src_bits = xc->readFloatRegOperandBits(inst, 0);
1112686Sksewell@umich.edu
1126314Sgblack@eecs.umich.edu                if (isNan(&src_bits, 32) ) {
1136314Sgblack@eecs.umich.edu                    mips_nan = MIPS32_QNAN;
1146314Sgblack@eecs.umich.edu                    xc->setFloatRegOperandBits(inst, 0, mips_nan);
1152686Sksewell@umich.edu                    if (traceData) { traceData->setData(mips_nan); }
1162686Sksewell@umich.edu                    return true;
1172686Sksewell@umich.edu                }
1182686Sksewell@umich.edu            }
1192686Sksewell@umich.edu            return false;
1202686Sksewell@umich.edu        }
1212686Sksewell@umich.edu
1222686Sksewell@umich.edu        template <class T>
1232686Sksewell@umich.edu        bool
1242687Sksewell@umich.edu        fpInvalidOp(FPOp *inst, %(CPU_exec_context)s *cpu, const T dest_val,
1252686Sksewell@umich.edu                    Trace::InstRecord *traceData)
1262686Sksewell@umich.edu        {
1272686Sksewell@umich.edu            uint64_t mips_nan = 0;
1282686Sksewell@umich.edu            T src_op = dest_val;
1296314Sgblack@eecs.umich.edu            assert(sizeof(T) == 4);
1302686Sksewell@umich.edu
1316314Sgblack@eecs.umich.edu            if (isNan(&src_op, 32)) {
1326314Sgblack@eecs.umich.edu                mips_nan = MIPS32_QNAN;
1332686Sksewell@umich.edu
1342686Sksewell@umich.edu                //Set value to QNAN
1356314Sgblack@eecs.umich.edu                cpu->setFloatRegOperandBits(inst, 0, mips_nan);
1362686Sksewell@umich.edu
1372686Sksewell@umich.edu                //Read FCSR from FloatRegFile
1386383Sgblack@eecs.umich.edu                uint32_t fcsr_bits =
1396383Sgblack@eecs.umich.edu                    cpu->tcBase()->readFloatRegBits(FLOATREG_FCSR);
1402686Sksewell@umich.edu
1414675Sksewell@umich.edu                uint32_t new_fcsr = genInvalidVector(fcsr_bits);
1424675Sksewell@umich.edu
1432686Sksewell@umich.edu                //Write FCSR from FloatRegFile
1446383Sgblack@eecs.umich.edu                cpu->tcBase()->setFloatRegBits(FLOATREG_FCSR, new_fcsr);
1452686Sksewell@umich.edu
1462686Sksewell@umich.edu                if (traceData) { traceData->setData(mips_nan); }
1472686Sksewell@umich.edu                return true;
1482686Sksewell@umich.edu            }
1492686Sksewell@umich.edu
1502686Sksewell@umich.edu            return false;
1512686Sksewell@umich.edu        }
1522686Sksewell@umich.edu
1532686Sksewell@umich.edu        void
1542687Sksewell@umich.edu        fpResetCauseBits(%(CPU_exec_context)s *cpu)
1552686Sksewell@umich.edu        {
1562686Sksewell@umich.edu            //Read FCSR from FloatRegFile
1576383Sgblack@eecs.umich.edu            uint32_t fcsr = cpu->tcBase()->readFloatRegBits(FLOATREG_FCSR);
1582686Sksewell@umich.edu
1594661Sksewell@umich.edu            // TODO: Use utility function here
1602686Sksewell@umich.edu            fcsr = bits(fcsr, 31, 18) << 18 | bits(fcsr, 11, 0);
1612686Sksewell@umich.edu
1622686Sksewell@umich.edu            //Write FCSR from FloatRegFile
1636383Sgblack@eecs.umich.edu            cpu->tcBase()->setFloatRegBits(FLOATREG_FCSR, fcsr);
1642686Sksewell@umich.edu        }
1652686Sksewell@umich.edu}};
1662686Sksewell@umich.edu
1672686Sksewell@umich.edudef template FloatingPointExecute {{
1682686Sksewell@umich.edu        Fault %(class_name)s::execute(%(CPU_exec_context)s *xc, Trace::InstRecord *traceData) const
1692686Sksewell@umich.edu        {
1702686Sksewell@umich.edu                Fault fault = NoFault;
1712686Sksewell@umich.edu
1722686Sksewell@umich.edu                %(fp_enable_check)s;
1732686Sksewell@umich.edu
1745222Sksewell@umich.edu
1752686Sksewell@umich.edu                //When is the right time to reset cause bits?
1762686Sksewell@umich.edu                //start of every instruction or every cycle?
1772847Sksewell@umich.edu#if FULL_SYSTEM
1782686Sksewell@umich.edu                fpResetCauseBits(xc);
1792847Sksewell@umich.edu#endif
1802686Sksewell@umich.edu                %(op_decl)s;
1812686Sksewell@umich.edu                %(op_rd)s;
1822686Sksewell@umich.edu
1832686Sksewell@umich.edu                //Check if any FP operand is a NaN value
1842686Sksewell@umich.edu                if (!fpNanOperands((FPOp*)this, xc, Fd, traceData)) {
1852686Sksewell@umich.edu                    %(code)s;
1862686Sksewell@umich.edu
1872686Sksewell@umich.edu                    //Change this code for Full-System/Sycall Emulation
1882686Sksewell@umich.edu                    //separation
1892686Sksewell@umich.edu                    //----
1902686Sksewell@umich.edu                    //Should Full System-Mode throw a fault here?
1912686Sksewell@umich.edu                    //----
1922686Sksewell@umich.edu                    //Check for IEEE 754 FP Exceptions
1932686Sksewell@umich.edu                    //fault = fpNanOperands((FPOp*)this, xc, Fd, traceData);
1942847Sksewell@umich.edu                    if (
1952847Sksewell@umich.edu#if FULL_SYSTEM
1962847Sksewell@umich.edu                        !fpInvalidOp((FPOp*)this, xc, Fd, traceData) &&
1972847Sksewell@umich.edu#endif
1982686Sksewell@umich.edu                        fault == NoFault)
1992686Sksewell@umich.edu                    {
2002686Sksewell@umich.edu                        %(op_wb)s;
2012686Sksewell@umich.edu                    }
2022686Sksewell@umich.edu                }
2032686Sksewell@umich.edu
2042686Sksewell@umich.edu                return fault;
2052686Sksewell@umich.edu        }
2062686Sksewell@umich.edu}};
2072686Sksewell@umich.edu
2082686Sksewell@umich.edu// Primary format for float point operate instructions:
2092135SN/Adef format FloatOp(code, *flags) {{
2103951Sgblack@eecs.umich.edu        iop = InstObjParams(name, Name, 'FPOp', code, flags)
2112038SN/A        header_output = BasicDeclare.subst(iop)
2122038SN/A        decoder_output = BasicConstructor.subst(iop)
2132135SN/A        decode_block = BasicDecode.subst(iop)
2142686Sksewell@umich.edu        exec_output = FloatingPointExecute.subst(iop)
2152084SN/A}};
2162084SN/A
2172686Sksewell@umich.edudef format FloatCompareOp(cond_code, *flags) {{
2182686Sksewell@umich.edu    import sys
2192607SN/A
2202686Sksewell@umich.edu    code = 'bool cond;\n'
2212686Sksewell@umich.edu    if '.sf' in cond_code or 'SinglePrecision' in flags:
2222686Sksewell@umich.edu        if 'QnanException' in flags:
2232686Sksewell@umich.edu            code += 'if (isQnan(&Fs.sf, 32) || isQnan(&Ft.sf, 32)) {\n'
2242686Sksewell@umich.edu            code += '\tFCSR = genInvalidVector(FCSR);\n'
2252686Sksewell@umich.edu            code += '\treturn NoFault;'
2262686Sksewell@umich.edu            code += '}\n else '
2272686Sksewell@umich.edu        code += 'if (isNan(&Fs.sf, 32) || isNan(&Ft.sf, 32)) {\n'
2282686Sksewell@umich.edu    elif '.df' in cond_code or 'DoublePrecision' in flags:
2292686Sksewell@umich.edu        if 'QnanException' in flags:
2302686Sksewell@umich.edu            code += 'if (isQnan(&Fs.df, 64) || isQnan(&Ft.df, 64)) {\n'
2312686Sksewell@umich.edu            code += '\tFCSR = genInvalidVector(FCSR);\n'
2322686Sksewell@umich.edu            code += '\treturn NoFault;'
2332686Sksewell@umich.edu            code += '}\n else '
2342686Sksewell@umich.edu        code += 'if (isNan(&Fs.df, 64) || isNan(&Ft.df, 64)) {\n'
2352686Sksewell@umich.edu    else:
2362686Sksewell@umich.edu       sys.exit('Decoder Failed: Can\'t Determine Operand Type\n')
2372686Sksewell@umich.edu
2382686Sksewell@umich.edu    if 'UnorderedTrue' in flags:
2392686Sksewell@umich.edu       code += 'cond = 1;\n'
2402686Sksewell@umich.edu    elif 'UnorderedFalse' in flags:
2412686Sksewell@umich.edu       code += 'cond = 0;\n'
2422686Sksewell@umich.edu    else:
2432686Sksewell@umich.edu       sys.exit('Decoder Failed: Float Compare Instruction Needs A Unordered Flag\n')
2442686Sksewell@umich.edu
2452686Sksewell@umich.edu    code += '} else {\n'
2462686Sksewell@umich.edu    code +=  cond_code + '}'
2472686Sksewell@umich.edu    code += 'FCSR = genCCVector(FCSR, CC, cond);\n'
2482686Sksewell@umich.edu
2493951Sgblack@eecs.umich.edu    iop = InstObjParams(name, Name, 'FPCompareOp', code)
2502686Sksewell@umich.edu    header_output = BasicDeclare.subst(iop)
2512686Sksewell@umich.edu    decoder_output = BasicConstructor.subst(iop)
2522686Sksewell@umich.edu    decode_block = BasicDecode.subst(iop)
2532686Sksewell@umich.edu    exec_output = BasicExecute.subst(iop)
2542607SN/A}};
2552607SN/A
2562607SN/Adef format FloatConvertOp(code, *flags) {{
2572686Sksewell@umich.edu    import sys
2582686Sksewell@umich.edu
2592686Sksewell@umich.edu    #Determine Source Type
2602686Sksewell@umich.edu    convert = 'fpConvert('
2612686Sksewell@umich.edu    if '.sf' in code:
2622686Sksewell@umich.edu        code = 'float ' + code + '\n'
2632686Sksewell@umich.edu        convert += 'SINGLE_TO_'
2642686Sksewell@umich.edu    elif '.df' in code:
2652686Sksewell@umich.edu        code = 'double ' + code + '\n'
2662686Sksewell@umich.edu        convert += 'DOUBLE_TO_'
2672686Sksewell@umich.edu    elif '.uw' in code:
2682686Sksewell@umich.edu        code = 'uint32_t ' + code + '\n'
2692686Sksewell@umich.edu        convert += 'WORD_TO_'
2702686Sksewell@umich.edu    elif '.ud' in code:
2712686Sksewell@umich.edu        code = 'uint64_t ' + code + '\n'
2722686Sksewell@umich.edu        convert += 'LONG_TO_'
2732686Sksewell@umich.edu    else:
2742686Sksewell@umich.edu        sys.exit("Error Determining Source Type for Conversion")
2752686Sksewell@umich.edu
2762686Sksewell@umich.edu    #Determine Destination Type
2772686Sksewell@umich.edu    if 'ToSingle' in flags:
2782686Sksewell@umich.edu        code += 'Fd.uw = ' + convert + 'SINGLE, '
2792686Sksewell@umich.edu    elif 'ToDouble' in flags:
2802686Sksewell@umich.edu        code += 'Fd.ud = ' + convert + 'DOUBLE, '
2812686Sksewell@umich.edu    elif 'ToWord' in flags:
2822686Sksewell@umich.edu        code += 'Fd.uw = ' + convert + 'WORD, '
2832686Sksewell@umich.edu    elif 'ToLong' in flags:
2842686Sksewell@umich.edu        code += 'Fd.ud = ' + convert + 'LONG, '
2852686Sksewell@umich.edu    else:
2862686Sksewell@umich.edu        sys.exit("Error Determining Destination Type for Conversion")
2872686Sksewell@umich.edu
2882686Sksewell@umich.edu    #Figure out how to round value
2892686Sksewell@umich.edu    if 'Ceil' in flags:
2902686Sksewell@umich.edu        code += 'ceil(val)); '
2912686Sksewell@umich.edu    elif 'Floor' in flags:
2922686Sksewell@umich.edu        code += 'floor(val)); '
2932686Sksewell@umich.edu    elif 'Round' in flags:
2942686Sksewell@umich.edu        code += 'roundFP(val, 0)); '
2952686Sksewell@umich.edu    elif 'Trunc' in flags:
2962686Sksewell@umich.edu        code += 'truncFP(val));'
2972686Sksewell@umich.edu    else:
2982686Sksewell@umich.edu        code += 'val); '
2992686Sksewell@umich.edu
3003951Sgblack@eecs.umich.edu    iop = InstObjParams(name, Name, 'FPOp', code)
3012686Sksewell@umich.edu    header_output = BasicDeclare.subst(iop)
3022686Sksewell@umich.edu    decoder_output = BasicConstructor.subst(iop)
3032686Sksewell@umich.edu    decode_block = BasicDecode.subst(iop)
3042686Sksewell@umich.edu    exec_output = BasicExecute.subst(iop)
3052686Sksewell@umich.edu}};
3062686Sksewell@umich.edu
3072686Sksewell@umich.edudef format FloatAccOp(code, *flags) {{
3083951Sgblack@eecs.umich.edu        iop = InstObjParams(name, Name, 'FPOp', code, flags)
3092607SN/A        header_output = BasicDeclare.subst(iop)
3102607SN/A        decoder_output = BasicConstructor.subst(iop)
3112607SN/A        decode_block = BasicDecode.subst(iop)
3122607SN/A        exec_output = BasicExecute.subst(iop)
3132607SN/A}};
3142607SN/A
3152573SN/A// Primary format for float64 operate instructions:
3162135SN/Adef format Float64Op(code, *flags) {{
3173951Sgblack@eecs.umich.edu        iop = InstObjParams(name, Name, 'MipsStaticInst', code, flags)
3182084SN/A        header_output = BasicDeclare.subst(iop)
3192084SN/A        decoder_output = BasicConstructor.subst(iop)
3202135SN/A        decode_block = BasicDecode.subst(iop)
3212135SN/A        exec_output = BasicExecute.subst(iop)
3222038SN/A}};
3232607SN/A
3242686Sksewell@umich.edudef format FloatPSCompareOp(cond_code1, cond_code2, *flags) {{
3252686Sksewell@umich.edu    import sys
3262686Sksewell@umich.edu
3272686Sksewell@umich.edu    code = 'bool cond1, cond2;\n'
3282686Sksewell@umich.edu    code += 'bool code_block1, code_block2;\n'
3292686Sksewell@umich.edu    code += 'code_block1 = code_block2 = true;\n'
3302686Sksewell@umich.edu
3312686Sksewell@umich.edu    if 'QnanException' in flags:
3322686Sksewell@umich.edu        code += 'if (isQnan(&Fs1.sf, 32) || isQnan(&Ft1.sf, 32)) {\n'
3332686Sksewell@umich.edu        code += '\tFCSR = genInvalidVector(FCSR);\n'
3342686Sksewell@umich.edu        code += 'code_block1 = false;'
3352686Sksewell@umich.edu        code += '}\n'
3362686Sksewell@umich.edu        code += 'if (isQnan(&Fs2.sf, 32) || isQnan(&Ft2.sf, 32)) {\n'
3372686Sksewell@umich.edu        code += '\tFCSR = genInvalidVector(FCSR);\n'
3382686Sksewell@umich.edu        code += 'code_block2 = false;'
3392686Sksewell@umich.edu        code += '}\n'
3402686Sksewell@umich.edu
3412686Sksewell@umich.edu    code += 'if (code_block1) {'
3422686Sksewell@umich.edu    code += '\tif (isNan(&Fs1.sf, 32) || isNan(&Ft1.sf, 32)) {\n'
3432686Sksewell@umich.edu    if 'UnorderedTrue' in flags:
3442686Sksewell@umich.edu       code += 'cond1 = 1;\n'
3452686Sksewell@umich.edu    elif 'UnorderedFalse' in flags:
3462686Sksewell@umich.edu       code += 'cond1 = 0;\n'
3472686Sksewell@umich.edu    else:
3482686Sksewell@umich.edu       sys.exit('Decoder Failed: Float Compare Instruction Needs A Unordered Flag\n')
3492686Sksewell@umich.edu    code += '} else {\n'
3502686Sksewell@umich.edu    code +=  cond_code1
3512686Sksewell@umich.edu    code += 'FCSR = genCCVector(FCSR, CC, cond1);}\n}\n'
3522686Sksewell@umich.edu
3532686Sksewell@umich.edu    code += 'if (code_block2) {'
3542686Sksewell@umich.edu    code += '\tif (isNan(&Fs2.sf, 32) || isNan(&Ft2.sf, 32)) {\n'
3552686Sksewell@umich.edu    if 'UnorderedTrue' in flags:
3562686Sksewell@umich.edu       code += 'cond2 = 1;\n'
3572686Sksewell@umich.edu    elif 'UnorderedFalse' in flags:
3582686Sksewell@umich.edu       code += 'cond2 = 0;\n'
3592686Sksewell@umich.edu    else:
3602686Sksewell@umich.edu       sys.exit('Decoder Failed: Float Compare Instruction Needs A Unordered Flag\n')
3612686Sksewell@umich.edu    code += '} else {\n'
3622686Sksewell@umich.edu    code +=  cond_code2
3632686Sksewell@umich.edu    code += 'FCSR = genCCVector(FCSR, CC, cond2);}\n}'
3642686Sksewell@umich.edu
3653951Sgblack@eecs.umich.edu    iop = InstObjParams(name, Name, 'FPCompareOp', code)
3662686Sksewell@umich.edu    header_output = BasicDeclare.subst(iop)
3672686Sksewell@umich.edu    decoder_output = BasicConstructor.subst(iop)
3682686Sksewell@umich.edu    decode_block = BasicDecode.subst(iop)
3692686Sksewell@umich.edu    exec_output = BasicExecute.subst(iop)
3702607SN/A}};
3712608SN/A
372