fp.isa revision 4661
12135SN/A// -*- mode:c++ -*- 22135SN/A 32754Sksewell@umich.edu// Copyright (c) 2006 The Regents of The University of Michigan 42706Sksewell@umich.edu// All rights reserved. 52706Sksewell@umich.edu// 62706Sksewell@umich.edu// Redistribution and use in source and binary forms, with or without 72706Sksewell@umich.edu// modification, are permitted provided that the following conditions are 82706Sksewell@umich.edu// met: redistributions of source code must retain the above copyright 92706Sksewell@umich.edu// notice, this list of conditions and the following disclaimer; 102706Sksewell@umich.edu// redistributions in binary form must reproduce the above copyright 112706Sksewell@umich.edu// notice, this list of conditions and the following disclaimer in the 122706Sksewell@umich.edu// documentation and/or other materials provided with the distribution; 132706Sksewell@umich.edu// neither the name of the copyright holders nor the names of its 142706Sksewell@umich.edu// contributors may be used to endorse or promote products derived from 152706Sksewell@umich.edu// this software without specific prior written permission. 162706Sksewell@umich.edu// 172706Sksewell@umich.edu// THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 182706Sksewell@umich.edu// "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 192706Sksewell@umich.edu// LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 202706Sksewell@umich.edu// A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 212706Sksewell@umich.edu// OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 222706Sksewell@umich.edu// SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 232706Sksewell@umich.edu// LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 242706Sksewell@umich.edu// DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 252706Sksewell@umich.edu// THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 262706Sksewell@umich.edu// (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 272706Sksewell@umich.edu// OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 282706Sksewell@umich.edu// 292706Sksewell@umich.edu// Authors: Korey Sewell 302706Sksewell@umich.edu 312038SN/A//////////////////////////////////////////////////////////////////// 322038SN/A// 332038SN/A// Floating Point operate instructions 342038SN/A// 352038SN/A 362038SN/Aoutput header {{ 372038SN/A /** 382135SN/A * Base class for FP operations. 392038SN/A */ 402038SN/A class FPOp : public MipsStaticInst 412038SN/A { 422038SN/A protected: 432038SN/A 442038SN/A /// Constructor 452038SN/A FPOp(const char *mnem, MachInst _machInst, OpClass __opClass) : MipsStaticInst(mnem, _machInst, __opClass) 462038SN/A { 472038SN/A } 482038SN/A 492686Sksewell@umich.edu //std::string generateDisassembly(Addr pc, const SymbolTable *symtab) const; 502686Sksewell@umich.edu 512686Sksewell@umich.edu //needs function to check for fpEnable or not 522686Sksewell@umich.edu }; 532686Sksewell@umich.edu 542686Sksewell@umich.edu class FPCompareOp : public FPOp 552686Sksewell@umich.edu { 562686Sksewell@umich.edu protected: 572686Sksewell@umich.edu FPCompareOp(const char *mnem, MachInst _machInst, OpClass __opClass) : FPOp(mnem, _machInst, __opClass) 582686Sksewell@umich.edu { 592686Sksewell@umich.edu } 602686Sksewell@umich.edu 612686Sksewell@umich.edu std::string generateDisassembly(Addr pc, const SymbolTable *symtab) const; 622686Sksewell@umich.edu 632038SN/A }; 642038SN/A}}; 652038SN/A 662038SN/Aoutput decoder {{ 672686Sksewell@umich.edu std::string FPCompareOp::generateDisassembly(Addr pc, const SymbolTable *symtab) const 682038SN/A { 692686Sksewell@umich.edu std::stringstream ss; 702686Sksewell@umich.edu 712686Sksewell@umich.edu ccprintf(ss, "%-10s ", mnemonic); 722686Sksewell@umich.edu 732686Sksewell@umich.edu ccprintf(ss,"%d",CC); 742686Sksewell@umich.edu 752686Sksewell@umich.edu if(_numSrcRegs > 0) { 762686Sksewell@umich.edu ss << ", "; 772686Sksewell@umich.edu printReg(ss, _srcRegIdx[0]); 782686Sksewell@umich.edu } 792686Sksewell@umich.edu 802686Sksewell@umich.edu if(_numSrcRegs > 1) { 812686Sksewell@umich.edu ss << ", "; 822686Sksewell@umich.edu printReg(ss, _srcRegIdx[1]); 832686Sksewell@umich.edu } 842686Sksewell@umich.edu 852686Sksewell@umich.edu return ss.str(); 862038SN/A } 872038SN/A}}; 882038SN/A 892686Sksewell@umich.eduoutput exec {{ 904661Sksewell@umich.edu inline Fault checkFpEnableFault(%(CPU_exec_context)s *xc) 914661Sksewell@umich.edu { 924661Sksewell@umich.edu //@TODO: Implement correct CP0 checks to see if the CP1 934661Sksewell@umich.edu // unit is enable or not 944661Sksewell@umich.edu return NoFault; 954661Sksewell@umich.edu } 962038SN/A 972686Sksewell@umich.edu //If any operand is Nan return the appropriate QNaN 982686Sksewell@umich.edu template <class T> 992686Sksewell@umich.edu bool 1002686Sksewell@umich.edu fpNanOperands(FPOp *inst, %(CPU_exec_context)s *xc, const T &src_type, 1012686Sksewell@umich.edu Trace::InstRecord *traceData) 1022686Sksewell@umich.edu { 1032686Sksewell@umich.edu uint64_t mips_nan = 0; 1042686Sksewell@umich.edu T src_op = 0; 1052686Sksewell@umich.edu int size = sizeof(src_op) * 8; 1062686Sksewell@umich.edu 1072686Sksewell@umich.edu for (int i = 0; i < inst->numSrcRegs(); i++) { 1083735Sstever@eecs.umich.edu uint64_t src_bits = xc->readFloatRegOperandBits(inst, 0, size); 1092686Sksewell@umich.edu 1102686Sksewell@umich.edu if (isNan(&src_bits, size) ) { 1112686Sksewell@umich.edu if (isSnan(&src_bits, size)) { 1122686Sksewell@umich.edu switch (size) 1132686Sksewell@umich.edu { 1142686Sksewell@umich.edu case 32: mips_nan = MIPS32_QNAN; break; 1152686Sksewell@umich.edu case 64: mips_nan = MIPS64_QNAN; break; 1162686Sksewell@umich.edu default: panic("Unsupported Floating Point Size (%d)", size); 1172686Sksewell@umich.edu } 1182686Sksewell@umich.edu } else { 1192686Sksewell@umich.edu mips_nan = src_bits; 1202686Sksewell@umich.edu } 1212686Sksewell@umich.edu 1223735Sstever@eecs.umich.edu xc->setFloatRegOperandBits(inst, 0, mips_nan, size); 1232686Sksewell@umich.edu if (traceData) { traceData->setData(mips_nan); } 1242686Sksewell@umich.edu return true; 1252686Sksewell@umich.edu } 1262686Sksewell@umich.edu } 1272686Sksewell@umich.edu return false; 1282686Sksewell@umich.edu } 1292686Sksewell@umich.edu 1302686Sksewell@umich.edu template <class T> 1312686Sksewell@umich.edu bool 1322687Sksewell@umich.edu fpInvalidOp(FPOp *inst, %(CPU_exec_context)s *cpu, const T dest_val, 1332686Sksewell@umich.edu Trace::InstRecord *traceData) 1342686Sksewell@umich.edu { 1352686Sksewell@umich.edu uint64_t mips_nan = 0; 1362686Sksewell@umich.edu T src_op = dest_val; 1372686Sksewell@umich.edu int size = sizeof(src_op) * 8; 1382686Sksewell@umich.edu 1392686Sksewell@umich.edu if (isNan(&src_op, size)) { 1402686Sksewell@umich.edu switch (size) 1412686Sksewell@umich.edu { 1422686Sksewell@umich.edu case 32: mips_nan = MIPS32_QNAN; break; 1432686Sksewell@umich.edu case 64: mips_nan = MIPS64_QNAN; break; 1442686Sksewell@umich.edu default: panic("Unsupported Floating Point Size (%d)", size); 1452686Sksewell@umich.edu } 1462686Sksewell@umich.edu 1472686Sksewell@umich.edu //Set value to QNAN 1483735Sstever@eecs.umich.edu cpu->setFloatRegOperandBits(inst, 0, mips_nan, size); 1492686Sksewell@umich.edu 1502686Sksewell@umich.edu //Read FCSR from FloatRegFile 1512847Sksewell@umich.edu uint32_t fcsr_bits = cpu->tcBase()->readFloatRegBits(FCSR); 1522686Sksewell@umich.edu 1532686Sksewell@umich.edu //Write FCSR from FloatRegFile 1544661Sksewell@umich.edu cpu->tcBase()->setFloatRegOperandBits(FCSR, genInvalidVector(fcsr_bits)); 1552686Sksewell@umich.edu 1562686Sksewell@umich.edu if (traceData) { traceData->setData(mips_nan); } 1572686Sksewell@umich.edu return true; 1582686Sksewell@umich.edu } 1592686Sksewell@umich.edu 1602686Sksewell@umich.edu return false; 1612686Sksewell@umich.edu } 1622686Sksewell@umich.edu 1632686Sksewell@umich.edu void 1642687Sksewell@umich.edu fpResetCauseBits(%(CPU_exec_context)s *cpu) 1652686Sksewell@umich.edu { 1662686Sksewell@umich.edu //Read FCSR from FloatRegFile 1672847Sksewell@umich.edu uint32_t fcsr = cpu->tcBase()->readFloatRegBits(FCSR); 1682686Sksewell@umich.edu 1694661Sksewell@umich.edu // TODO: Use utility function here 1702686Sksewell@umich.edu fcsr = bits(fcsr, 31, 18) << 18 | bits(fcsr, 11, 0); 1712686Sksewell@umich.edu 1722686Sksewell@umich.edu //Write FCSR from FloatRegFile 1732847Sksewell@umich.edu cpu->tcBase()->setFloatRegBits(FCSR, fcsr); 1742686Sksewell@umich.edu } 1752686Sksewell@umich.edu}}; 1762686Sksewell@umich.edu 1772686Sksewell@umich.edudef template FloatingPointExecute {{ 1782686Sksewell@umich.edu Fault %(class_name)s::execute(%(CPU_exec_context)s *xc, Trace::InstRecord *traceData) const 1792686Sksewell@umich.edu { 1802686Sksewell@umich.edu Fault fault = NoFault; 1812686Sksewell@umich.edu 1822686Sksewell@umich.edu %(fp_enable_check)s; 1832686Sksewell@umich.edu 1842686Sksewell@umich.edu //When is the right time to reset cause bits? 1852686Sksewell@umich.edu //start of every instruction or every cycle? 1862847Sksewell@umich.edu#if FULL_SYSTEM 1872686Sksewell@umich.edu fpResetCauseBits(xc); 1882847Sksewell@umich.edu#endif 1892686Sksewell@umich.edu %(op_decl)s; 1902686Sksewell@umich.edu %(op_rd)s; 1912686Sksewell@umich.edu 1922686Sksewell@umich.edu //Check if any FP operand is a NaN value 1932686Sksewell@umich.edu if (!fpNanOperands((FPOp*)this, xc, Fd, traceData)) { 1942686Sksewell@umich.edu %(code)s; 1952686Sksewell@umich.edu 1962686Sksewell@umich.edu //Change this code for Full-System/Sycall Emulation 1972686Sksewell@umich.edu //separation 1982686Sksewell@umich.edu //---- 1992686Sksewell@umich.edu //Should Full System-Mode throw a fault here? 2002686Sksewell@umich.edu //---- 2012686Sksewell@umich.edu //Check for IEEE 754 FP Exceptions 2022686Sksewell@umich.edu //fault = fpNanOperands((FPOp*)this, xc, Fd, traceData); 2032847Sksewell@umich.edu if ( 2042847Sksewell@umich.edu#if FULL_SYSTEM 2052847Sksewell@umich.edu !fpInvalidOp((FPOp*)this, xc, Fd, traceData) && 2062847Sksewell@umich.edu#endif 2072686Sksewell@umich.edu fault == NoFault) 2082686Sksewell@umich.edu { 2092686Sksewell@umich.edu %(op_wb)s; 2102686Sksewell@umich.edu } 2112686Sksewell@umich.edu } 2122686Sksewell@umich.edu 2132686Sksewell@umich.edu return fault; 2142686Sksewell@umich.edu } 2152686Sksewell@umich.edu}}; 2162686Sksewell@umich.edu 2172686Sksewell@umich.edu// Primary format for float point operate instructions: 2182135SN/Adef format FloatOp(code, *flags) {{ 2193951Sgblack@eecs.umich.edu iop = InstObjParams(name, Name, 'FPOp', code, flags) 2202038SN/A header_output = BasicDeclare.subst(iop) 2212038SN/A decoder_output = BasicConstructor.subst(iop) 2222135SN/A decode_block = BasicDecode.subst(iop) 2232686Sksewell@umich.edu exec_output = FloatingPointExecute.subst(iop) 2242084SN/A}}; 2252084SN/A 2262686Sksewell@umich.edudef format FloatCompareOp(cond_code, *flags) {{ 2272686Sksewell@umich.edu import sys 2282607SN/A 2292686Sksewell@umich.edu code = 'bool cond;\n' 2302686Sksewell@umich.edu if '.sf' in cond_code or 'SinglePrecision' in flags: 2312686Sksewell@umich.edu if 'QnanException' in flags: 2322686Sksewell@umich.edu code += 'if (isQnan(&Fs.sf, 32) || isQnan(&Ft.sf, 32)) {\n' 2332686Sksewell@umich.edu code += '\tFCSR = genInvalidVector(FCSR);\n' 2342686Sksewell@umich.edu code += '\treturn NoFault;' 2352686Sksewell@umich.edu code += '}\n else ' 2362686Sksewell@umich.edu code += 'if (isNan(&Fs.sf, 32) || isNan(&Ft.sf, 32)) {\n' 2372686Sksewell@umich.edu elif '.df' in cond_code or 'DoublePrecision' in flags: 2382686Sksewell@umich.edu if 'QnanException' in flags: 2392686Sksewell@umich.edu code += 'if (isQnan(&Fs.df, 64) || isQnan(&Ft.df, 64)) {\n' 2402686Sksewell@umich.edu code += '\tFCSR = genInvalidVector(FCSR);\n' 2412686Sksewell@umich.edu code += '\treturn NoFault;' 2422686Sksewell@umich.edu code += '}\n else ' 2432686Sksewell@umich.edu code += 'if (isNan(&Fs.df, 64) || isNan(&Ft.df, 64)) {\n' 2442686Sksewell@umich.edu else: 2452686Sksewell@umich.edu sys.exit('Decoder Failed: Can\'t Determine Operand Type\n') 2462686Sksewell@umich.edu 2472686Sksewell@umich.edu if 'UnorderedTrue' in flags: 2482686Sksewell@umich.edu code += 'cond = 1;\n' 2492686Sksewell@umich.edu elif 'UnorderedFalse' in flags: 2502686Sksewell@umich.edu code += 'cond = 0;\n' 2512686Sksewell@umich.edu else: 2522686Sksewell@umich.edu sys.exit('Decoder Failed: Float Compare Instruction Needs A Unordered Flag\n') 2532686Sksewell@umich.edu 2542686Sksewell@umich.edu code += '} else {\n' 2552686Sksewell@umich.edu code += cond_code + '}' 2562686Sksewell@umich.edu code += 'FCSR = genCCVector(FCSR, CC, cond);\n' 2572686Sksewell@umich.edu 2583951Sgblack@eecs.umich.edu iop = InstObjParams(name, Name, 'FPCompareOp', code) 2592686Sksewell@umich.edu header_output = BasicDeclare.subst(iop) 2602686Sksewell@umich.edu decoder_output = BasicConstructor.subst(iop) 2612686Sksewell@umich.edu decode_block = BasicDecode.subst(iop) 2622686Sksewell@umich.edu exec_output = BasicExecute.subst(iop) 2632607SN/A}}; 2642607SN/A 2652607SN/Adef format FloatConvertOp(code, *flags) {{ 2662686Sksewell@umich.edu import sys 2672686Sksewell@umich.edu 2682686Sksewell@umich.edu #Determine Source Type 2692686Sksewell@umich.edu convert = 'fpConvert(' 2702686Sksewell@umich.edu if '.sf' in code: 2712686Sksewell@umich.edu code = 'float ' + code + '\n' 2722686Sksewell@umich.edu convert += 'SINGLE_TO_' 2732686Sksewell@umich.edu elif '.df' in code: 2742686Sksewell@umich.edu code = 'double ' + code + '\n' 2752686Sksewell@umich.edu convert += 'DOUBLE_TO_' 2762686Sksewell@umich.edu elif '.uw' in code: 2772686Sksewell@umich.edu code = 'uint32_t ' + code + '\n' 2782686Sksewell@umich.edu convert += 'WORD_TO_' 2792686Sksewell@umich.edu elif '.ud' in code: 2802686Sksewell@umich.edu code = 'uint64_t ' + code + '\n' 2812686Sksewell@umich.edu convert += 'LONG_TO_' 2822686Sksewell@umich.edu else: 2832686Sksewell@umich.edu sys.exit("Error Determining Source Type for Conversion") 2842686Sksewell@umich.edu 2852686Sksewell@umich.edu #Determine Destination Type 2862686Sksewell@umich.edu if 'ToSingle' in flags: 2872686Sksewell@umich.edu code += 'Fd.uw = ' + convert + 'SINGLE, ' 2882686Sksewell@umich.edu elif 'ToDouble' in flags: 2892686Sksewell@umich.edu code += 'Fd.ud = ' + convert + 'DOUBLE, ' 2902686Sksewell@umich.edu elif 'ToWord' in flags: 2912686Sksewell@umich.edu code += 'Fd.uw = ' + convert + 'WORD, ' 2922686Sksewell@umich.edu elif 'ToLong' in flags: 2932686Sksewell@umich.edu code += 'Fd.ud = ' + convert + 'LONG, ' 2942686Sksewell@umich.edu else: 2952686Sksewell@umich.edu sys.exit("Error Determining Destination Type for Conversion") 2962686Sksewell@umich.edu 2972686Sksewell@umich.edu #Figure out how to round value 2982686Sksewell@umich.edu if 'Ceil' in flags: 2992686Sksewell@umich.edu code += 'ceil(val)); ' 3002686Sksewell@umich.edu elif 'Floor' in flags: 3012686Sksewell@umich.edu code += 'floor(val)); ' 3022686Sksewell@umich.edu elif 'Round' in flags: 3032686Sksewell@umich.edu code += 'roundFP(val, 0)); ' 3042686Sksewell@umich.edu elif 'Trunc' in flags: 3052686Sksewell@umich.edu code += 'truncFP(val));' 3062686Sksewell@umich.edu else: 3072686Sksewell@umich.edu code += 'val); ' 3082686Sksewell@umich.edu 3093951Sgblack@eecs.umich.edu iop = InstObjParams(name, Name, 'FPOp', code) 3102686Sksewell@umich.edu header_output = BasicDeclare.subst(iop) 3112686Sksewell@umich.edu decoder_output = BasicConstructor.subst(iop) 3122686Sksewell@umich.edu decode_block = BasicDecode.subst(iop) 3132686Sksewell@umich.edu exec_output = BasicExecute.subst(iop) 3142686Sksewell@umich.edu}}; 3152686Sksewell@umich.edu 3162686Sksewell@umich.edudef format FloatAccOp(code, *flags) {{ 3173951Sgblack@eecs.umich.edu iop = InstObjParams(name, Name, 'FPOp', code, flags) 3182607SN/A header_output = BasicDeclare.subst(iop) 3192607SN/A decoder_output = BasicConstructor.subst(iop) 3202607SN/A decode_block = BasicDecode.subst(iop) 3212607SN/A exec_output = BasicExecute.subst(iop) 3222607SN/A}}; 3232607SN/A 3242573SN/A// Primary format for float64 operate instructions: 3252135SN/Adef format Float64Op(code, *flags) {{ 3263951Sgblack@eecs.umich.edu iop = InstObjParams(name, Name, 'MipsStaticInst', code, flags) 3272084SN/A header_output = BasicDeclare.subst(iop) 3282084SN/A decoder_output = BasicConstructor.subst(iop) 3292135SN/A decode_block = BasicDecode.subst(iop) 3302135SN/A exec_output = BasicExecute.subst(iop) 3312038SN/A}}; 3322607SN/A 3332686Sksewell@umich.edudef format FloatPSCompareOp(cond_code1, cond_code2, *flags) {{ 3342686Sksewell@umich.edu import sys 3352686Sksewell@umich.edu 3362686Sksewell@umich.edu code = 'bool cond1, cond2;\n' 3372686Sksewell@umich.edu code += 'bool code_block1, code_block2;\n' 3382686Sksewell@umich.edu code += 'code_block1 = code_block2 = true;\n' 3392686Sksewell@umich.edu 3402686Sksewell@umich.edu if 'QnanException' in flags: 3412686Sksewell@umich.edu code += 'if (isQnan(&Fs1.sf, 32) || isQnan(&Ft1.sf, 32)) {\n' 3422686Sksewell@umich.edu code += '\tFCSR = genInvalidVector(FCSR);\n' 3432686Sksewell@umich.edu code += 'code_block1 = false;' 3442686Sksewell@umich.edu code += '}\n' 3452686Sksewell@umich.edu code += 'if (isQnan(&Fs2.sf, 32) || isQnan(&Ft2.sf, 32)) {\n' 3462686Sksewell@umich.edu code += '\tFCSR = genInvalidVector(FCSR);\n' 3472686Sksewell@umich.edu code += 'code_block2 = false;' 3482686Sksewell@umich.edu code += '}\n' 3492686Sksewell@umich.edu 3502686Sksewell@umich.edu code += 'if (code_block1) {' 3512686Sksewell@umich.edu code += '\tif (isNan(&Fs1.sf, 32) || isNan(&Ft1.sf, 32)) {\n' 3522686Sksewell@umich.edu if 'UnorderedTrue' in flags: 3532686Sksewell@umich.edu code += 'cond1 = 1;\n' 3542686Sksewell@umich.edu elif 'UnorderedFalse' in flags: 3552686Sksewell@umich.edu code += 'cond1 = 0;\n' 3562686Sksewell@umich.edu else: 3572686Sksewell@umich.edu sys.exit('Decoder Failed: Float Compare Instruction Needs A Unordered Flag\n') 3582686Sksewell@umich.edu code += '} else {\n' 3592686Sksewell@umich.edu code += cond_code1 3602686Sksewell@umich.edu code += 'FCSR = genCCVector(FCSR, CC, cond1);}\n}\n' 3612686Sksewell@umich.edu 3622686Sksewell@umich.edu code += 'if (code_block2) {' 3632686Sksewell@umich.edu code += '\tif (isNan(&Fs2.sf, 32) || isNan(&Ft2.sf, 32)) {\n' 3642686Sksewell@umich.edu if 'UnorderedTrue' in flags: 3652686Sksewell@umich.edu code += 'cond2 = 1;\n' 3662686Sksewell@umich.edu elif 'UnorderedFalse' in flags: 3672686Sksewell@umich.edu code += 'cond2 = 0;\n' 3682686Sksewell@umich.edu else: 3692686Sksewell@umich.edu sys.exit('Decoder Failed: Float Compare Instruction Needs A Unordered Flag\n') 3702686Sksewell@umich.edu code += '} else {\n' 3712686Sksewell@umich.edu code += cond_code2 3722686Sksewell@umich.edu code += 'FCSR = genCCVector(FCSR, CC, cond2);}\n}' 3732686Sksewell@umich.edu 3743951Sgblack@eecs.umich.edu iop = InstObjParams(name, Name, 'FPCompareOp', code) 3752686Sksewell@umich.edu header_output = BasicDeclare.subst(iop) 3762686Sksewell@umich.edu decoder_output = BasicConstructor.subst(iop) 3772686Sksewell@umich.edu decode_block = BasicDecode.subst(iop) 3782686Sksewell@umich.edu exec_output = BasicExecute.subst(iop) 3792607SN/A}}; 3802608SN/A 381