arm.isa revision 7255
16019SN/A// -*- mode:c++ -*-
26019SN/A
37102SN/A// Copyright (c) 2010 ARM Limited
47102SN/A// All rights reserved
57102SN/A//
67102SN/A// The license below extends only to copyright in the software and shall
77102SN/A// not be construed as granting a license to any other intellectual
87102SN/A// property including but not limited to intellectual property relating
97102SN/A// to a hardware implementation of the functionality of the software
107102SN/A// licensed hereunder.  You may use the software subject to the license
117102SN/A// terms below provided that you ensure that this notice is replicated
127102SN/A// unmodified and in its entirety in all distributions of the software,
137102SN/A// modified or unmodified, in source code or in binary form.
147102SN/A//
156019SN/A// Copyright (c) 2007-2008 The Florida State University
166019SN/A// All rights reserved.
176019SN/A//
186019SN/A// Redistribution and use in source and binary forms, with or without
196019SN/A// modification, are permitted provided that the following conditions are
206019SN/A// met: redistributions of source code must retain the above copyright
216019SN/A// notice, this list of conditions and the following disclaimer;
226019SN/A// redistributions in binary form must reproduce the above copyright
236019SN/A// notice, this list of conditions and the following disclaimer in the
246019SN/A// documentation and/or other materials provided with the distribution;
256019SN/A// neither the name of the copyright holders nor the names of its
266019SN/A// contributors may be used to endorse or promote products derived from
276019SN/A// this software without specific prior written permission.
286019SN/A//
296019SN/A// THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
306019SN/A// "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
316019SN/A// LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
326019SN/A// A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
336019SN/A// OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
346019SN/A// SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
356019SN/A// LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
366019SN/A// DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
376019SN/A// THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
386019SN/A// (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
396019SN/A// OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
406019SN/A//
416019SN/A// Authors: Stephen Hines
426019SN/A
436019SN/A////////////////////////////////////////////////////////////////////
446019SN/A//
456019SN/A// The actual ARM ISA decoder
466019SN/A// --------------------------
476019SN/A// The following instructions are specified in the ARM ISA
486019SN/A// Specification. Decoding closely follows the style specified
496019SN/A// in the ARM ISA specification document starting with Table B.1 or 3-1
506019SN/A//
516019SN/A//
526310SN/A
537191Sgblack@eecs.umich.edu0: decode COND_CODE {
547191Sgblack@eecs.umich.edu0xF: ArmUnconditional::armUnconditional();
557191Sgblack@eecs.umich.edudefault: decode ENCODING {
566268SN/Aformat DataOp {
576268SN/A    0x0: decode SEVEN_AND_FOUR {
586268SN/A        1: decode MISC_OPCODE {
596268SN/A            0x9: decode PREPOST {
607161Sgblack@eecs.umich.edu                0: ArmMultAndMultAcc::armMultAndMultAcc();
617206Sgblack@eecs.umich.edu                1: ArmSyncMem::armSyncMem();
626019SN/A            }
637129Sgblack@eecs.umich.edu            0xb, 0xd, 0xf: AddrMode3::addrMode3();
646019SN/A        }
656268SN/A        0: decode IS_MISC {
667139Sgblack@eecs.umich.edu            0: ArmDataProcReg::armDataProcReg();
677161Sgblack@eecs.umich.edu            1: decode OPCODE_7 {
687161Sgblack@eecs.umich.edu                0x0: decode MISC_OPCODE {
697203Sgblack@eecs.umich.edu                    0x0: ArmMsrMrs::armMsrMrs();
707252Sgblack@eecs.umich.edu                    0x1: ArmBxClz::armBxClz();
717161Sgblack@eecs.umich.edu                    0x2: decode OPCODE {
727161Sgblack@eecs.umich.edu                        0x9: WarnUnimpl::bxj();
737161Sgblack@eecs.umich.edu                    }
747161Sgblack@eecs.umich.edu                    0x3: decode OPCODE {
757161Sgblack@eecs.umich.edu                        0x9: ArmBlxReg::armBlxReg();
767161Sgblack@eecs.umich.edu                    }
777195Sgblack@eecs.umich.edu                    0x5: ArmSatAddSub::armSatAddSub();
786268SN/A                }
797161Sgblack@eecs.umich.edu                0x1: ArmHalfWordMultAndMultAcc::armHalfWordMultAndMultAcc();
806268SN/A            }
816268SN/A        }
826268SN/A    }
836268SN/A    0x1: decode IS_MISC {
847139Sgblack@eecs.umich.edu        0: ArmDataProcImm::armDataProcImm();
856268SN/A        1: decode OPCODE {
866268SN/A            // The following two instructions aren't supposed to be defined
876741SN/A            0x8: DataOp::movw({{ Rd = IMMED_11_0 | (RN << 12) ; }});
886756SN/A            0x9: decode RN {
896756SN/A                0: decode IMM {
906756SN/A                    0: PredImmOp::nop({{ ; }});
916756SN/A                    1: WarnUnimpl::yield();
926756SN/A                    2: WarnUnimpl::wfe();
936756SN/A                    3: WarnUnimpl::wfi();
946756SN/A                    4: WarnUnimpl::sev();
956756SN/A                }
966756SN/A                default: PredImmOp::msr_i_cpsr({{
976756SN/A                            uint32_t newCpsr =
986756SN/A                                cpsrWriteByInstr(Cpsr | CondCodes,
996756SN/A                                                 rotated_imm, RN, false);
1006756SN/A                            Cpsr = ~CondCodesMask & newCpsr;
1016756SN/A                            CondCodes = CondCodesMask & newCpsr;
1026756SN/A                }});
1036756SN/A            }
1046756SN/A            0xa: PredOp::movt({{ Rd = IMMED_11_0 << 16 | RN << 28 | Rd<15:0>; }});
1056756SN/A            0xb: PredImmOp::msr_i_spsr({{
1067102SN/A                       Spsr = spsrWriteByInstr(Spsr, rotated_imm, RN, false);
1076741SN/A            }});
1086019SN/A        }
1096268SN/A    }
1107120Sgblack@eecs.umich.edu    0x2: AddrMode2::addrMode2(True);
1116268SN/A    0x3: decode OPCODE_4 {
1127120Sgblack@eecs.umich.edu        0: AddrMode2::addrMode2(False);
1137161Sgblack@eecs.umich.edu        1: decode OPCODE_24_23 {
1147194Sgblack@eecs.umich.edu            0x0: ArmParallelAddSubtract::armParallelAddSubtract();
1157210Sgblack@eecs.umich.edu            0x1: ArmPackUnpackSatReverse::armPackUnpackSatReverse();
1167161Sgblack@eecs.umich.edu            0x2: ArmSignedMultiplies::armSignedMultiplies();
1177255Sgblack@eecs.umich.edu            0x3: ArmMiscMedia::armMiscMedia();
1186269SN/A        }
1196268SN/A    }
1207134Sgblack@eecs.umich.edu    0x4: ArmMacroMem::armMacroMem();
1216268SN/A    0x5: decode OPCODE_24 {
1227152Sgblack@eecs.umich.edu        0: ArmBBlxImm::armBBlxImm();
1237152Sgblack@eecs.umich.edu        1: ArmBlBlxImm::armBlBlxImm();
1246268SN/A    }
1256268SN/A    0x6: decode CPNUM {
1267179Sgblack@eecs.umich.edu        0xb: ExtensionRegLoadStore::extensionRegLoadStore();
1276268SN/A    }
1286268SN/A    0x7: decode OPCODE_24 {
1296743SN/A        0: decode OPCODE_4 {
1306743SN/A            0: decode CPNUM {
1317105SN/A                0xa, 0xb: decode OPCODE_23_20 {
1327117Sgblack@eecs.umich.edu##include "vfp.isa"
1337105SN/A                }
1346743SN/A            } // CPNUM
1356743SN/A            1: decode CPNUM { // 27-24=1110,4 ==1
1366743SN/A                1: decode OPCODE_15_12 {
1376743SN/A                    format FloatOp {
1386268SN/A                        0xf: decode OPCODE_23_21 {
1396268SN/A                            format FloatCmp {
1406268SN/A                                0x4: cmf({{ Fn.df }}, {{ Fm.df }});
1416268SN/A                                0x5: cnf({{ Fn.df }}, {{ -Fm.df }});
1426268SN/A                                0x6: cmfe({{ Fn.df }}, {{ Fm.df}});
1436268SN/A                                0x7: cnfe({{ Fn.df }}, {{ -Fm.df}});
1446019SN/A                            }
1456019SN/A                        }
1466268SN/A                        default: decode OPCODE_23_20 {
1476268SN/A                            0x0: decode OPCODE_7 {
1486268SN/A                                0: flts({{ Fn.sf = (float) Rd.sw; }});
1496268SN/A                                1: fltd({{ Fn.df = (double) Rd.sw; }});
1506019SN/A                            }
1516268SN/A                            0x1: decode OPCODE_7 {
1526268SN/A                                0: fixs({{ Rd = (uint32_t) Fm.sf; }});
1536268SN/A                                1: fixd({{ Rd = (uint32_t) Fm.df; }});
1546019SN/A                            }
1556268SN/A                            0x2: wfs({{ Fpsr = Rd; }});
1566268SN/A                            0x3: rfs({{ Rd = Fpsr; }});
1576268SN/A                            0x4: FailUnimpl::wfc();
1586268SN/A                            0x5: FailUnimpl::rfc();
1596019SN/A                        }
1606743SN/A                    } // format FloatOp
1616019SN/A                }
1626743SN/A                0xa: decode MISC_OPCODE {
1636743SN/A                    0x1: decode MEDIA_OPCODE {
1646743SN/A                        0xf: decode RN {
1656743SN/A                            0x0: FloatOp::fmrx_fpsid({{ Rd = Fpsid; }});
1666743SN/A                            0x1: FloatOp::fmrx_fpscr({{ Rd = Fpscr; }});
1676743SN/A                            0x8: FloatOp::fmrx_fpexc({{ Rd = Fpexc; }});
1686743SN/A                        }
1696743SN/A                        0xe: decode RN {
1706743SN/A                            0x0: FloatOp::fmxr_fpsid({{ Fpsid = Rd; }});
1716743SN/A                            0x1: FloatOp::fmxr_fpscr({{ Fpscr = Rd; }});
1726743SN/A                            0x8: FloatOp::fmxr_fpexc({{ Fpexc = Rd; }});
1736743SN/A                        }
1746743SN/A                    } // MEDIA_OPCODE (MISC_OPCODE 0x1)
1756743SN/A                } // MISC_OPCODE (CPNUM 0xA)
1766759SN/A                0xf: decode RN {
1776759SN/A                    // Barrriers, Cache Maintence, NOPS
1786759SN/A                    7: decode OPCODE_23_21 {
1796759SN/A                        0: decode RM {
1806759SN/A                            0: decode OPC2 {
1816759SN/A                                4: decode OPCODE_20 {
1826759SN/A                                    0: PredOp::mcr_cp15_nop1({{ }}); // was wfi
1836759SN/A                                }
1846759SN/A                            }
1856759SN/A                            1: WarnUnimpl::cp15_cache_maint();
1866759SN/A                            4: WarnUnimpl::cp15_par();
1876759SN/A                            5: decode OPC2 {
1886759SN/A                                0,1: WarnUnimpl::cp15_cache_maint2();
1896759SN/A                                4: PredOp::cp15_isb({{ ; }}, IsMemBarrier, IsSerializeBefore);
1906759SN/A                                6,7: WarnUnimpl::cp15_bp_maint();
1916759SN/A                            }
1926759SN/A                            6: WarnUnimpl::cp15_cache_maint3();
1936759SN/A                            8: WarnUnimpl::cp15_va_to_pa();
1946759SN/A                            10: decode OPC2 {
1956759SN/A                                1,2: WarnUnimpl::cp15_cache_maint3();
1966759SN/A                                4: PredOp::cp15_dsb({{ ; }}, IsMemBarrier, IsSerializeBefore);
1976759SN/A                                5: PredOp::cp15_dmb({{ ; }}, IsMemBarrier, IsSerializeBefore);
1986759SN/A                            }
1996759SN/A                            11: WarnUnimpl::cp15_cache_maint4();
2006759SN/A                            13: decode OPC2 {
2016759SN/A                                1: decode OPCODE_20 {
2026759SN/A                                    0: PredOp::mcr_cp15_nop2({{ }}); // was prefetch
2036759SN/A                                }
2046759SN/A                            }
2056759SN/A                            14: WarnUnimpl::cp15_cache_maint5();
2066759SN/A                        } // RM
2076759SN/A                    } // OPCODE_23_21 CR
2087102SN/A
2096759SN/A                    // Thread ID and context ID registers
2106759SN/A                    // Thread ID register needs cheaper access than miscreg
2117102SN/A                    13: WarnUnimpl::mcr_mrc_cp15_c7();
2126759SN/A
2136759SN/A                    // All the rest
2146759SN/A                    default: decode OPCODE_20 {
2157102SN/A                        0: PredOp::mcr_cp15({{
2167102SN/A                               fault = setCp15Register(Rd, RN, OPCODE_23_21, RM, OPC2);
2176759SN/A                        }});
2187102SN/A                        1: PredOp::mrc_cp15({{
2197102SN/A                               fault = readCp15Register(Rd, RN, OPCODE_23_21, RM, OPC2);
2206759SN/A                        }});
2216759SN/A                    }
2227102SN/A                }  // RN
2236743SN/A            } // CPNUM  (OP4 == 1)
2246743SN/A        } //OPCODE_4
2256743SN/A
2267199Sgblack@eecs.umich.edu        1: Svc::svc();
2276743SN/A    } // OPCODE_24
2286743SN/A
2296268SN/A}
2306268SN/A}
2317191Sgblack@eecs.umich.edu}
2326019SN/A
233