isa.cc revision 8873
1545SN/A/*
22512SN/A * Copyright (c) 2010-2012 ARM Limited
3545SN/A * All rights reserved
4545SN/A *
5545SN/A * The license below extends only to copyright in the software and shall
6545SN/A * not be construed as granting a license to any other intellectual
7545SN/A * property including but not limited to intellectual property relating
8545SN/A * to a hardware implementation of the functionality of the software
9545SN/A * licensed hereunder.  You may use the software subject to the license
10545SN/A * terms below provided that you ensure that this notice is replicated
11545SN/A * unmodified and in its entirety in all distributions of the software,
12545SN/A * modified or unmodified, in source code or in binary form.
13545SN/A *
14545SN/A * Redistribution and use in source and binary forms, with or without
15545SN/A * modification, are permitted provided that the following conditions are
16545SN/A * met: redistributions of source code must retain the above copyright
17545SN/A * notice, this list of conditions and the following disclaimer;
18545SN/A * redistributions in binary form must reproduce the above copyright
19545SN/A * notice, this list of conditions and the following disclaimer in the
20545SN/A * documentation and/or other materials provided with the distribution;
21545SN/A * neither the name of the copyright holders nor the names of its
22545SN/A * contributors may be used to endorse or promote products derived from
23545SN/A * this software without specific prior written permission.
24545SN/A *
25545SN/A * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
26545SN/A * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
272665Ssaidi@eecs.umich.edu * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
282665Ssaidi@eecs.umich.edu * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
292665Ssaidi@eecs.umich.edu * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
30545SN/A * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
31545SN/A * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
323090Sstever@eecs.umich.edu * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
332657Ssaidi@eecs.umich.edu * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
34545SN/A * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
35679SN/A * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
362901Ssaidi@eecs.umich.edu *
37545SN/A * Authors: Gabe Black
382489SN/A *          Ali Saidi
392901Ssaidi@eecs.umich.edu */
403401Sktlim@umich.edu
412489SN/A#include "arch/arm/isa.hh"
422489SN/A#include "config/use_checker.hh"
432489SN/A#include "debug/Arm.hh"
442489SN/A#include "debug/MiscRegs.hh"
453349Sbinkertn@umich.edu#include "sim/faults.hh"
462489SN/A#include "sim/stat_control.hh"
473091Sstever@eecs.umich.edu#include "sim/system.hh"
482489SN/A
492489SN/A#if USE_CHECKER
502489SN/A#include "cpu/checker/cpu.hh"
514475Sstever@eecs.umich.edu#endif
522489SN/A
534475Sstever@eecs.umich.edunamespace ArmISA
542521SN/A{
552489SN/A
562489SN/Avoid
572489SN/AISA::clear()
58545SN/A{
59545SN/A    SCTLR sctlr_rst = miscRegs[MISCREG_SCTLR_RST];
602384SN/A    uint32_t midr = miscRegs[MISCREG_MIDR];
612489SN/A    memset(miscRegs, 0, sizeof(miscRegs));
62545SN/A    CPSR cpsr = 0;
63545SN/A    cpsr.mode = MODE_USER;
642542SN/A    miscRegs[MISCREG_CPSR] = cpsr;
652541SN/A    updateRegMap(cpsr);
662541SN/A
672541SN/A    SCTLR sctlr = 0;
682541SN/A    sctlr.te = (bool)sctlr_rst.te;
692541SN/A    sctlr.nmfi = (bool)sctlr_rst.nmfi;
702541SN/A    sctlr.v = (bool)sctlr_rst.v;
712541SN/A    sctlr.u    = 1;
722901Ssaidi@eecs.umich.edu    sctlr.xp = 1;
732901Ssaidi@eecs.umich.edu    sctlr.rao2 = 1;
742901Ssaidi@eecs.umich.edu    sctlr.rao3 = 1;
752901Ssaidi@eecs.umich.edu    sctlr.rao4 = 1;
762901Ssaidi@eecs.umich.edu    miscRegs[MISCREG_SCTLR] = sctlr;
772901Ssaidi@eecs.umich.edu    miscRegs[MISCREG_SCTLR_RST] = sctlr_rst;
782901Ssaidi@eecs.umich.edu
792901Ssaidi@eecs.umich.edu    // Preserve MIDR accross reset
802901Ssaidi@eecs.umich.edu    miscRegs[MISCREG_MIDR] = midr;
812901Ssaidi@eecs.umich.edu
822901Ssaidi@eecs.umich.edu    /* Start with an event in the mailbox */
832901Ssaidi@eecs.umich.edu    miscRegs[MISCREG_SEV_MAILBOX] = 1;
842901Ssaidi@eecs.umich.edu
852539SN/A    // Separate Instruction and Data TLBs.
862539SN/A    miscRegs[MISCREG_TLBTR] = 1;
872539SN/A
882539SN/A    MVFR0 mvfr0 = 0;
892539SN/A    mvfr0.advSimdRegisters = 2;
902539SN/A    mvfr0.singlePrecision = 2;
912539SN/A    mvfr0.doublePrecision = 2;
922539SN/A    mvfr0.vfpExceptionTrapping = 0;
932489SN/A    mvfr0.divide = 1;
942901Ssaidi@eecs.umich.edu    mvfr0.squareRoot = 1;
953401Sktlim@umich.edu    mvfr0.shortVectors = 1;
964435Ssaidi@eecs.umich.edu    mvfr0.roundingModes = 1;
974435Ssaidi@eecs.umich.edu    miscRegs[MISCREG_MVFR0] = mvfr0;
982489SN/A
992489SN/A    MVFR1 mvfr1 = 0;
1002489SN/A    mvfr1.flushToZero = 1;
1013349Sbinkertn@umich.edu    mvfr1.defaultNaN = 1;
1022384SN/A    mvfr1.advSimdLoadStore = 1;
1032685Ssaidi@eecs.umich.edu    mvfr1.advSimdInteger = 1;
1042685Ssaidi@eecs.umich.edu    mvfr1.advSimdSinglePrecision = 1;
1052685Ssaidi@eecs.umich.edu    mvfr1.advSimdHalfPrecision = 1;
1062685Ssaidi@eecs.umich.edu    mvfr1.vfpHalfPrecision = 1;
1072685Ssaidi@eecs.umich.edu    miscRegs[MISCREG_MVFR1] = mvfr1;
1084435Ssaidi@eecs.umich.edu
1094435Ssaidi@eecs.umich.edu    miscRegs[MISCREG_MPIDR] = 0;
1104435Ssaidi@eecs.umich.edu
1114435Ssaidi@eecs.umich.edu    // Reset values of PRRR and NMRR are implementation dependent
1124435Ssaidi@eecs.umich.edu
1134435Ssaidi@eecs.umich.edu    miscRegs[MISCREG_PRRR] =
1144437Ssaidi@eecs.umich.edu        (1 << 19) | // 19
1154435Ssaidi@eecs.umich.edu        (0 << 18) | // 18
1164435Ssaidi@eecs.umich.edu        (0 << 17) | // 17
1174435Ssaidi@eecs.umich.edu        (1 << 16) | // 16
1182685Ssaidi@eecs.umich.edu        (2 << 14) | // 15:14
1194435Ssaidi@eecs.umich.edu        (0 << 12) | // 13:12
1202685Ssaidi@eecs.umich.edu        (2 << 10) | // 11:10
1212565SN/A        (2 << 8)  | // 9:8
1224435Ssaidi@eecs.umich.edu        (2 << 6)  | // 7:6
1234435Ssaidi@eecs.umich.edu        (2 << 4)  | // 5:4
1244435Ssaidi@eecs.umich.edu        (1 << 2)  | // 3:2
1254435Ssaidi@eecs.umich.edu        0;          // 1:0
1262641Sstever@eecs.umich.edu    miscRegs[MISCREG_NMRR] =
1272685Ssaidi@eecs.umich.edu        (1 << 30) | // 31:30
1282685Ssaidi@eecs.umich.edu        (0 << 26) | // 27:26
1292685Ssaidi@eecs.umich.edu        (0 << 24) | // 25:24
1302657Ssaidi@eecs.umich.edu        (3 << 22) | // 23:22
1312685Ssaidi@eecs.umich.edu        (2 << 20) | // 21:20
1322685Ssaidi@eecs.umich.edu        (0 << 18) | // 19:18
1334435Ssaidi@eecs.umich.edu        (0 << 16) | // 17:16
1342685Ssaidi@eecs.umich.edu        (1 << 14) | // 15:14
1352685Ssaidi@eecs.umich.edu        (0 << 12) | // 13:12
1362685Ssaidi@eecs.umich.edu        (2 << 10) | // 11:10
1372685Ssaidi@eecs.umich.edu        (0 << 8)  | // 9:8
1382630SN/A        (3 << 6)  | // 7:6
1392630SN/A        (2 << 4)  | // 5:4
1402901Ssaidi@eecs.umich.edu        (0 << 2)  | // 3:2
1412901Ssaidi@eecs.umich.edu        0;          // 1:0
1422901Ssaidi@eecs.umich.edu
1432901Ssaidi@eecs.umich.edu    miscRegs[MISCREG_CPACR] = 0;
1442901Ssaidi@eecs.umich.edu    miscRegs[MISCREG_FPSID] = 0x410430A0;
1452569SN/A
1462685Ssaidi@eecs.umich.edu    // See section B4.1.84 of ARM ARM
1472565SN/A    // All values are latest for ARMv7-A profile
1482569SN/A    miscRegs[MISCREG_ID_ISAR0] = 0x02101111;
1492657Ssaidi@eecs.umich.edu    miscRegs[MISCREG_ID_ISAR1] = 0x02112111;
1502384SN/A    miscRegs[MISCREG_ID_ISAR2] = 0x21232141;
151679SN/A    miscRegs[MISCREG_ID_ISAR3] = 0x01112131;
1522521SN/A    miscRegs[MISCREG_ID_ISAR4] = 0x10010142;
1534435Ssaidi@eecs.umich.edu    miscRegs[MISCREG_ID_ISAR5] = 0x00000000;
1544435Ssaidi@eecs.umich.edu
1552565SN/A    //XXX We need to initialize the rest of the state.
1562384SN/A}
1572901Ssaidi@eecs.umich.edu
1582901Ssaidi@eecs.umich.eduMiscReg
1592901Ssaidi@eecs.umich.eduISA::readMiscRegNoEffect(int misc_reg)
1602901Ssaidi@eecs.umich.edu{
1612901Ssaidi@eecs.umich.edu    assert(misc_reg < NumMiscRegs);
1622901Ssaidi@eecs.umich.edu
1632901Ssaidi@eecs.umich.edu    int flat_idx;
1642901Ssaidi@eecs.umich.edu    if (misc_reg == MISCREG_SPSR)
1652901Ssaidi@eecs.umich.edu        flat_idx = flattenMiscIndex(misc_reg);
1662901Ssaidi@eecs.umich.edu    else
1672901Ssaidi@eecs.umich.edu        flat_idx = misc_reg;
1682901Ssaidi@eecs.umich.edu    MiscReg val = miscRegs[flat_idx];
1692901Ssaidi@eecs.umich.edu
1702901Ssaidi@eecs.umich.edu    DPRINTF(MiscRegs, "Reading From misc reg %d (%d) : %#x\n",
1712901Ssaidi@eecs.umich.edu            misc_reg, flat_idx, val);
1722901Ssaidi@eecs.umich.edu    return val;
1732901Ssaidi@eecs.umich.edu}
1742901Ssaidi@eecs.umich.edu
1752901Ssaidi@eecs.umich.edu
1762901Ssaidi@eecs.umich.eduMiscReg
1772901Ssaidi@eecs.umich.eduISA::readMiscReg(int misc_reg, ThreadContext *tc)
1782901Ssaidi@eecs.umich.edu{
1792901Ssaidi@eecs.umich.edu    if (misc_reg == MISCREG_CPSR) {
1802384SN/A        CPSR cpsr = miscRegs[misc_reg];
1812489SN/A        PCState pc = tc->pcState();
1822489SN/A        cpsr.j = pc.jazelle() ? 1 : 0;
1834435Ssaidi@eecs.umich.edu        cpsr.t = pc.thumb() ? 1 : 0;
1843349Sbinkertn@umich.edu        return cpsr;
1852659Ssaidi@eecs.umich.edu    }
1864435Ssaidi@eecs.umich.edu    if (misc_reg >= MISCREG_CP15_UNIMP_START)
1872659Ssaidi@eecs.umich.edu        panic("Unimplemented CP15 register %s read.\n",
1882659Ssaidi@eecs.umich.edu              miscRegName[misc_reg]);
1892659Ssaidi@eecs.umich.edu
1902659Ssaidi@eecs.umich.edu    switch (misc_reg) {
1912659Ssaidi@eecs.umich.edu      case MISCREG_MPIDR:
1922659Ssaidi@eecs.umich.edu
1934435Ssaidi@eecs.umich.edu        return 0x80000000 | // multiprocessor extensions available
1942659Ssaidi@eecs.umich.edu               tc->cpuId();
1954435Ssaidi@eecs.umich.edu        break;
1962659Ssaidi@eecs.umich.edu      case MISCREG_ID_MMFR0:
1972659Ssaidi@eecs.umich.edu        return 0x03; // VMSAv7 support
1984435Ssaidi@eecs.umich.edu      case MISCREG_ID_MMFR2:
1994435Ssaidi@eecs.umich.edu        return 0x01230000; // no HW access | WFI stalling | ISB and DSB
2004435Ssaidi@eecs.umich.edu                           // | all TLB maintenance | no Harvard
2014435Ssaidi@eecs.umich.edu      case MISCREG_ID_MMFR3:
2024435Ssaidi@eecs.umich.edu        return 0xF0102211; // SuperSec | Coherent TLB | Bcast Maint |
2034435Ssaidi@eecs.umich.edu                           // BP Maint | Cache Maint Set/way | Cache Maint MVA
2042657Ssaidi@eecs.umich.edu      case MISCREG_CLIDR:
2054435Ssaidi@eecs.umich.edu        warn_once("The clidr register always reports 0 caches.\n");
2064435Ssaidi@eecs.umich.edu        warn_once("clidr LoUIS field of 0b001 to match current "
2074435Ssaidi@eecs.umich.edu                  "ARM implementations.\n");
2082489SN/A        return 0x00200000;
2092641Sstever@eecs.umich.edu      case MISCREG_CCSIDR:
2102641Sstever@eecs.umich.edu        warn_once("The ccsidr register isn't implemented and "
2112489SN/A                "always reads as 0.\n");
2122641Sstever@eecs.umich.edu        break;
2132641Sstever@eecs.umich.edu      case MISCREG_ID_PFR0:
2142384SN/A        warn("Returning thumbEE disabled for now since we don't support CP14"
2152384SN/A             "config registers and jumping to ThumbEE vectors\n");
2162384SN/A        return 0x0031; // !ThumbEE | !Jazelle | Thumb | ARM
2172901Ssaidi@eecs.umich.edu      case MISCREG_ID_PFR1:
2182901Ssaidi@eecs.umich.edu        return 0x00001; // !Timer | !Virti | !M Profile | !TrustZone | ARMv4
2192685Ssaidi@eecs.umich.edu      case MISCREG_CTR:
2202384SN/A        return 0x86468006; // V7, 64 byte cache line, load/exclusive is exact
2214451Ssaidi@eecs.umich.edu      case MISCREG_ACTLR:
2224451Ssaidi@eecs.umich.edu        warn("Not doing anything for miscreg ACTLR\n");
2234451Ssaidi@eecs.umich.edu        break;
2242406SN/A      case MISCREG_PMCR:
2252406SN/A      case MISCREG_PMCCNTR:
2262663Sstever@eecs.umich.edu      case MISCREG_PMSELR:
2273349Sbinkertn@umich.edu        warn("Not doing anything for read to miscreg %s\n",
2282641Sstever@eecs.umich.edu                miscRegName[misc_reg]);
2292384SN/A        break;
2302566SN/A      case MISCREG_CPSR_Q:
2312685Ssaidi@eecs.umich.edu        panic("shouldn't be reading this register seperately\n");
2322641Sstever@eecs.umich.edu      case MISCREG_FPSCR_QC:
2332685Ssaidi@eecs.umich.edu        return readMiscRegNoEffect(MISCREG_FPSCR) & ~FpscrQcMask;
2342641Sstever@eecs.umich.edu      case MISCREG_FPSCR_EXC:
2352565SN/A        return readMiscRegNoEffect(MISCREG_FPSCR) & ~FpscrExcMask;
2362565SN/A      case MISCREG_L2CTLR:
2374451Ssaidi@eecs.umich.edu        {
2384451Ssaidi@eecs.umich.edu            // mostly unimplemented, just set NumCPUs field from sim and return
2394435Ssaidi@eecs.umich.edu            L2CTLR l2ctlr = 0;
2402384SN/A            // b00:1CPU to b11:4CPUs
2412901Ssaidi@eecs.umich.edu            l2ctlr.numCPUs = tc->getSystemPtr()->numContexts() - 1;
2422384SN/A            return l2ctlr;
2432384SN/A        }
2444435Ssaidi@eecs.umich.edu      case MISCREG_DBGDIDR:
2454435Ssaidi@eecs.umich.edu        /* For now just implement the version number.
2464435Ssaidi@eecs.umich.edu         * Return 0 as we don't support debug architecture yet.
2474435Ssaidi@eecs.umich.edu         */
2484435Ssaidi@eecs.umich.edu         return 0;
2494435Ssaidi@eecs.umich.edu      case MISCREG_DBGDSCR_INT:
2504435Ssaidi@eecs.umich.edu        return 0;
2514435Ssaidi@eecs.umich.edu    }
2524435Ssaidi@eecs.umich.edu    return readMiscRegNoEffect(misc_reg);
2534435Ssaidi@eecs.umich.edu}
2544435Ssaidi@eecs.umich.edu
2552384SN/Avoid
2562384SN/AISA::setMiscRegNoEffect(int misc_reg, const MiscReg &val)
2574435Ssaidi@eecs.umich.edu{
2582384SN/A    assert(misc_reg < NumMiscRegs);
2592901Ssaidi@eecs.umich.edu
2602901Ssaidi@eecs.umich.edu    int flat_idx;
2612901Ssaidi@eecs.umich.edu    if (misc_reg == MISCREG_SPSR)
2624435Ssaidi@eecs.umich.edu        flat_idx = flattenMiscIndex(misc_reg);
2634435Ssaidi@eecs.umich.edu    else
2642902Ssaidi@eecs.umich.edu        flat_idx = misc_reg;
2652901Ssaidi@eecs.umich.edu    miscRegs[flat_idx] = val;
2662901Ssaidi@eecs.umich.edu
2674435Ssaidi@eecs.umich.edu    DPRINTF(MiscRegs, "Writing to misc reg %d (%d) : %#x\n", misc_reg,
2684435Ssaidi@eecs.umich.edu            flat_idx, val);
2694435Ssaidi@eecs.umich.edu}
2704435Ssaidi@eecs.umich.edu
2714435Ssaidi@eecs.umich.eduvoid
2722901Ssaidi@eecs.umich.eduISA::setMiscReg(int misc_reg, const MiscReg &val, ThreadContext *tc)
2732901Ssaidi@eecs.umich.edu{
2744435Ssaidi@eecs.umich.edu
2754435Ssaidi@eecs.umich.edu    MiscReg newVal = val;
2764435Ssaidi@eecs.umich.edu    int x;
2774435Ssaidi@eecs.umich.edu    System *sys;
2784435Ssaidi@eecs.umich.edu    ThreadContext *oc;
2794435Ssaidi@eecs.umich.edu
2804435Ssaidi@eecs.umich.edu    if (misc_reg == MISCREG_CPSR) {
2814435Ssaidi@eecs.umich.edu        updateRegMap(val);
2824435Ssaidi@eecs.umich.edu
2834435Ssaidi@eecs.umich.edu
2844435Ssaidi@eecs.umich.edu        CPSR old_cpsr = miscRegs[MISCREG_CPSR];
2854435Ssaidi@eecs.umich.edu        int old_mode = old_cpsr.mode;
2864435Ssaidi@eecs.umich.edu        CPSR cpsr = val;
2874435Ssaidi@eecs.umich.edu        if (old_mode != cpsr.mode) {
2884435Ssaidi@eecs.umich.edu            tc->getITBPtr()->invalidateMiscReg();
2894451Ssaidi@eecs.umich.edu            tc->getDTBPtr()->invalidateMiscReg();
2904451Ssaidi@eecs.umich.edu        }
2914435Ssaidi@eecs.umich.edu
2922901Ssaidi@eecs.umich.edu        DPRINTF(Arm, "Updating CPSR from %#x to %#x f:%d i:%d a:%d mode:%#x\n",
2932901Ssaidi@eecs.umich.edu                miscRegs[misc_reg], cpsr, cpsr.f, cpsr.i, cpsr.a, cpsr.mode);
2944435Ssaidi@eecs.umich.edu        PCState pc = tc->pcState();
2954435Ssaidi@eecs.umich.edu        pc.nextThumb(cpsr.t);
2962902Ssaidi@eecs.umich.edu        pc.nextJazelle(cpsr.j);
2974451Ssaidi@eecs.umich.edu#if USE_CHECKER
2984451Ssaidi@eecs.umich.edu        tc->pcStateNoRecord(pc);
2992902Ssaidi@eecs.umich.edu#else
3002901Ssaidi@eecs.umich.edu        tc->pcState(pc);
3012901Ssaidi@eecs.umich.edu#endif //USE_CHECKER
3022901Ssaidi@eecs.umich.edu    } else if (misc_reg >= MISCREG_CP15_UNIMP_START &&
3034451Ssaidi@eecs.umich.edu        misc_reg < MISCREG_CP15_END) {
3042384SN/A        panic("Unimplemented CP15 register %s wrote with %#x.\n",
3054451Ssaidi@eecs.umich.edu              miscRegName[misc_reg], val);
3064451Ssaidi@eecs.umich.edu    } else {
3074451Ssaidi@eecs.umich.edu        switch (misc_reg) {
3084451Ssaidi@eecs.umich.edu          case MISCREG_CPACR:
3092901Ssaidi@eecs.umich.edu            {
3104451Ssaidi@eecs.umich.edu
3112902Ssaidi@eecs.umich.edu                const uint32_t ones = (uint32_t)(-1);
3122901Ssaidi@eecs.umich.edu                CPACR cpacrMask = 0;
3132901Ssaidi@eecs.umich.edu                // Only cp10, cp11, and ase are implemented, nothing else should
3142901Ssaidi@eecs.umich.edu                // be writable
3152901Ssaidi@eecs.umich.edu                cpacrMask.cp10 = ones;
3162901Ssaidi@eecs.umich.edu                cpacrMask.cp11 = ones;
3172901Ssaidi@eecs.umich.edu                cpacrMask.asedis = ones;
3182566SN/A                newVal &= cpacrMask;
3192901Ssaidi@eecs.umich.edu                DPRINTF(MiscRegs, "Writing misc reg %s: %#x\n",
3202901Ssaidi@eecs.umich.edu                        miscRegName[misc_reg], newVal);
3212901Ssaidi@eecs.umich.edu            }
3222901Ssaidi@eecs.umich.edu            break;
3232901Ssaidi@eecs.umich.edu          case MISCREG_CSSELR:
3242384SN/A            warn_once("The csselr register isn't implemented.\n");
3252384SN/A            return;
3262384SN/A          case MISCREG_FPSCR:
327545SN/A            {
328545SN/A                const uint32_t ones = (uint32_t)(-1);
329545SN/A                FPSCR fpscrMask = 0;
3302489SN/A                fpscrMask.ioc = ones;
3312489SN/A                fpscrMask.dzc = ones;
332545SN/A                fpscrMask.ofc = ones;
333545SN/A                fpscrMask.ufc = ones;
334679SN/A                fpscrMask.ixc = ones;
335                fpscrMask.idc = ones;
336                fpscrMask.len = ones;
337                fpscrMask.stride = ones;
338                fpscrMask.rMode = ones;
339                fpscrMask.fz = ones;
340                fpscrMask.dn = ones;
341                fpscrMask.ahp = ones;
342                fpscrMask.qc = ones;
343                fpscrMask.v = ones;
344                fpscrMask.c = ones;
345                fpscrMask.z = ones;
346                fpscrMask.n = ones;
347                newVal = (newVal & (uint32_t)fpscrMask) |
348                         (miscRegs[MISCREG_FPSCR] & ~(uint32_t)fpscrMask);
349            }
350            break;
351          case MISCREG_CPSR_Q:
352            {
353                assert(!(newVal & ~CpsrMaskQ));
354                newVal = miscRegs[MISCREG_CPSR] | newVal;
355                misc_reg = MISCREG_CPSR;
356            }
357            break;
358          case MISCREG_FPSCR_QC:
359            {
360                newVal = miscRegs[MISCREG_FPSCR] | (newVal & FpscrQcMask);
361                misc_reg = MISCREG_FPSCR;
362            }
363            break;
364          case MISCREG_FPSCR_EXC:
365            {
366                newVal = miscRegs[MISCREG_FPSCR] | (newVal & FpscrExcMask);
367                misc_reg = MISCREG_FPSCR;
368            }
369            break;
370          case MISCREG_FPEXC:
371            {
372                // vfpv3 architecture, section B.6.1 of DDI04068
373                // bit 29 - valid only if fpexc[31] is 0
374                const uint32_t fpexcMask = 0x60000000;
375                newVal = (newVal & fpexcMask) |
376                         (miscRegs[MISCREG_FPEXC] & ~fpexcMask);
377            }
378            break;
379          case MISCREG_SCTLR:
380            {
381                DPRINTF(MiscRegs, "Writing SCTLR: %#x\n", newVal);
382                SCTLR sctlr = miscRegs[MISCREG_SCTLR];
383                SCTLR new_sctlr = newVal;
384                new_sctlr.nmfi =  (bool)sctlr.nmfi;
385                miscRegs[MISCREG_SCTLR] = (MiscReg)new_sctlr;
386                tc->getITBPtr()->invalidateMiscReg();
387                tc->getDTBPtr()->invalidateMiscReg();
388
389                // Check if all CPUs are booted with caches enabled
390                // so we can stop enforcing coherency of some kernel
391                // structures manually.
392                sys = tc->getSystemPtr();
393                for (x = 0; x < sys->numContexts(); x++) {
394                    oc = sys->getThreadContext(x);
395                    SCTLR other_sctlr = oc->readMiscRegNoEffect(MISCREG_SCTLR);
396                    if (!other_sctlr.c && oc->status() != ThreadContext::Halted)
397                        return;
398                }
399
400                for (x = 0; x < sys->numContexts(); x++) {
401                    oc = sys->getThreadContext(x);
402                    oc->getDTBPtr()->allCpusCaching();
403                    oc->getITBPtr()->allCpusCaching();
404#if USE_CHECKER
405                    CheckerCPU *checker =
406                        dynamic_cast<CheckerCPU*>(oc->getCheckerCpuPtr());
407                    if (checker) {
408                        checker->getDTBPtr()->allCpusCaching();
409                        checker->getITBPtr()->allCpusCaching();
410                    }
411#endif
412                }
413                return;
414            }
415          case MISCREG_TLBTR:
416          case MISCREG_MVFR0:
417          case MISCREG_MVFR1:
418          case MISCREG_MPIDR:
419          case MISCREG_FPSID:
420            return;
421          case MISCREG_TLBIALLIS:
422          case MISCREG_TLBIALL:
423            sys = tc->getSystemPtr();
424            for (x = 0; x < sys->numContexts(); x++) {
425                oc = sys->getThreadContext(x);
426                assert(oc->getITBPtr() && oc->getDTBPtr());
427                oc->getITBPtr()->flushAll();
428                oc->getDTBPtr()->flushAll();
429#if USE_CHECKER
430                CheckerCPU *checker =
431                    dynamic_cast<CheckerCPU*>(oc->getCheckerCpuPtr());
432                if (checker) {
433                    checker->getITBPtr()->flushAll();
434                    checker->getDTBPtr()->flushAll();
435                }
436#endif
437            }
438            return;
439          case MISCREG_ITLBIALL:
440            tc->getITBPtr()->flushAll();
441            return;
442          case MISCREG_DTLBIALL:
443            tc->getDTBPtr()->flushAll();
444            return;
445          case MISCREG_TLBIMVAIS:
446          case MISCREG_TLBIMVA:
447            sys = tc->getSystemPtr();
448            for (x = 0; x < sys->numContexts(); x++) {
449                oc = sys->getThreadContext(x);
450                assert(oc->getITBPtr() && oc->getDTBPtr());
451                oc->getITBPtr()->flushMvaAsid(mbits(newVal, 31, 12),
452                        bits(newVal, 7,0));
453                oc->getDTBPtr()->flushMvaAsid(mbits(newVal, 31, 12),
454                        bits(newVal, 7,0));
455#if USE_CHECKER
456                CheckerCPU *checker =
457                    dynamic_cast<CheckerCPU*>(oc->getCheckerCpuPtr());
458                if (checker) {
459                    checker->getITBPtr()->flushMvaAsid(mbits(newVal, 31, 12),
460                            bits(newVal, 7,0));
461                    checker->getDTBPtr()->flushMvaAsid(mbits(newVal, 31, 12),
462                            bits(newVal, 7,0));
463                }
464#endif
465            }
466            return;
467          case MISCREG_TLBIASIDIS:
468          case MISCREG_TLBIASID:
469            sys = tc->getSystemPtr();
470            for (x = 0; x < sys->numContexts(); x++) {
471                oc = sys->getThreadContext(x);
472                assert(oc->getITBPtr() && oc->getDTBPtr());
473                oc->getITBPtr()->flushAsid(bits(newVal, 7,0));
474                oc->getDTBPtr()->flushAsid(bits(newVal, 7,0));
475#if USE_CHECKER
476                CheckerCPU *checker =
477                    dynamic_cast<CheckerCPU*>(oc->getCheckerCpuPtr());
478                if (checker) {
479                    checker->getITBPtr()->flushAsid(bits(newVal, 7,0));
480                    checker->getDTBPtr()->flushAsid(bits(newVal, 7,0));
481                }
482#endif
483            }
484            return;
485          case MISCREG_TLBIMVAAIS:
486          case MISCREG_TLBIMVAA:
487            sys = tc->getSystemPtr();
488            for (x = 0; x < sys->numContexts(); x++) {
489                oc = sys->getThreadContext(x);
490                assert(oc->getITBPtr() && oc->getDTBPtr());
491                oc->getITBPtr()->flushMva(mbits(newVal, 31,12));
492                oc->getDTBPtr()->flushMva(mbits(newVal, 31,12));
493#if USE_CHECKER
494                CheckerCPU *checker =
495                    dynamic_cast<CheckerCPU*>(oc->getCheckerCpuPtr());
496                if (checker) {
497                    checker->getITBPtr()->flushMva(mbits(newVal, 31,12));
498                    checker->getDTBPtr()->flushMva(mbits(newVal, 31,12));
499                }
500#endif
501            }
502            return;
503          case MISCREG_ITLBIMVA:
504            tc->getITBPtr()->flushMvaAsid(mbits(newVal, 31, 12),
505                    bits(newVal, 7,0));
506            return;
507          case MISCREG_DTLBIMVA:
508            tc->getDTBPtr()->flushMvaAsid(mbits(newVal, 31, 12),
509                    bits(newVal, 7,0));
510            return;
511          case MISCREG_ITLBIASID:
512            tc->getITBPtr()->flushAsid(bits(newVal, 7,0));
513            return;
514          case MISCREG_DTLBIASID:
515            tc->getDTBPtr()->flushAsid(bits(newVal, 7,0));
516            return;
517          case MISCREG_ACTLR:
518            warn("Not doing anything for write of miscreg ACTLR\n");
519            break;
520          case MISCREG_PMCR:
521            {
522              // Performance counters not implemented.  Instead, interpret
523              //   a reset command to this register to reset the simulator
524              //   statistics.
525              // PMCR_E | PMCR_P | PMCR_C
526              const int ResetAndEnableCounters = 0x7;
527              if (newVal == ResetAndEnableCounters) {
528                  inform("Resetting all simobject stats\n");
529                  Stats::schedStatEvent(false, true);
530                  break;
531              }
532            }
533          case MISCREG_PMCCNTR:
534          case MISCREG_PMSELR:
535            warn("Not doing anything for write to miscreg %s\n",
536                    miscRegName[misc_reg]);
537            break;
538          case MISCREG_V2PCWPR:
539          case MISCREG_V2PCWPW:
540          case MISCREG_V2PCWUR:
541          case MISCREG_V2PCWUW:
542          case MISCREG_V2POWPR:
543          case MISCREG_V2POWPW:
544          case MISCREG_V2POWUR:
545          case MISCREG_V2POWUW:
546            {
547              RequestPtr req = new Request;
548              unsigned flags;
549              BaseTLB::Mode mode;
550              Fault fault;
551              switch(misc_reg) {
552                  case MISCREG_V2PCWPR:
553                      flags = TLB::MustBeOne;
554                      mode = BaseTLB::Read;
555                      break;
556                  case MISCREG_V2PCWPW:
557                      flags = TLB::MustBeOne;
558                      mode = BaseTLB::Write;
559                      break;
560                  case MISCREG_V2PCWUR:
561                      flags = TLB::MustBeOne | TLB::UserMode;
562                      mode = BaseTLB::Read;
563                      break;
564                  case MISCREG_V2PCWUW:
565                      flags = TLB::MustBeOne | TLB::UserMode;
566                      mode = BaseTLB::Write;
567                      break;
568                  default:
569                      panic("Security Extensions not implemented!");
570              }
571              warn("Translating via MISCREG in atomic mode! Fix Me!\n");
572              req->setVirt(0, val, 1, flags, tc->pcState().pc(),
573                      Request::funcMasterId);
574              fault = tc->getDTBPtr()->translateAtomic(req, tc, mode);
575              if (fault == NoFault) {
576                  miscRegs[MISCREG_PAR] =
577                      (req->getPaddr() & 0xfffff000) |
578                      (tc->getDTBPtr()->getAttr() );
579                  DPRINTF(MiscRegs,
580                          "MISCREG: Translated addr 0x%08x: PAR: 0x%08x\n",
581                          val, miscRegs[MISCREG_PAR]);
582              }
583              else {
584                  // Set fault bit and FSR
585                  FSR fsr = miscRegs[MISCREG_DFSR];
586                  miscRegs[MISCREG_PAR] =
587                      (fsr.ext << 6) |
588                      (fsr.fsHigh << 5) |
589                      (fsr.fsLow << 1) |
590                      0x1; // F bit
591              }
592              return;
593            }
594          case MISCREG_CONTEXTIDR:
595          case MISCREG_PRRR:
596          case MISCREG_NMRR:
597          case MISCREG_DACR:
598            tc->getITBPtr()->invalidateMiscReg();
599            tc->getDTBPtr()->invalidateMiscReg();
600            break;
601          case MISCREG_CPSR_MODE:
602            // This miscreg is used by copy*Regs to set the CPSR mode
603            // without updating other CPSR variables. It's used to
604            // make sure the register map is in such a state that we can
605            // see all of the registers for the copy.
606            updateRegMap(val);
607            return;
608          case MISCREG_L2CTLR:
609            warn("miscreg L2CTLR (%s) written with %#x. ignored...\n",
610                 miscRegName[misc_reg], uint32_t(val));
611        }
612    }
613    setMiscRegNoEffect(misc_reg, newVal);
614}
615
616}
617