isa.cc revision 8868
1/* 2 * Copyright (c) 2010-2012 ARM Limited 3 * All rights reserved 4 * 5 * The license below extends only to copyright in the software and shall 6 * not be construed as granting a license to any other intellectual 7 * property including but not limited to intellectual property relating 8 * to a hardware implementation of the functionality of the software 9 * licensed hereunder. You may use the software subject to the license 10 * terms below provided that you ensure that this notice is replicated 11 * unmodified and in its entirety in all distributions of the software, 12 * modified or unmodified, in source code or in binary form. 13 * 14 * Redistribution and use in source and binary forms, with or without 15 * modification, are permitted provided that the following conditions are 16 * met: redistributions of source code must retain the above copyright 17 * notice, this list of conditions and the following disclaimer; 18 * redistributions in binary form must reproduce the above copyright 19 * notice, this list of conditions and the following disclaimer in the 20 * documentation and/or other materials provided with the distribution; 21 * neither the name of the copyright holders nor the names of its 22 * contributors may be used to endorse or promote products derived from 23 * this software without specific prior written permission. 24 * 25 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 26 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 27 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 28 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 29 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 30 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 31 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 32 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 33 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 34 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 35 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 36 * 37 * Authors: Gabe Black 38 * Ali Saidi 39 */ 40 41#include "arch/arm/isa.hh" 42#include "config/use_checker.hh" 43#include "debug/Arm.hh" 44#include "debug/MiscRegs.hh" 45#include "sim/faults.hh" 46#include "sim/stat_control.hh" 47#include "sim/system.hh" 48 49#if USE_CHECKER 50#include "cpu/checker/cpu.hh" 51#endif 52 53namespace ArmISA 54{ 55 56void 57ISA::clear() 58{ 59 SCTLR sctlr_rst = miscRegs[MISCREG_SCTLR_RST]; 60 uint32_t midr = miscRegs[MISCREG_MIDR]; 61 memset(miscRegs, 0, sizeof(miscRegs)); 62 CPSR cpsr = 0; 63 cpsr.mode = MODE_USER; 64 miscRegs[MISCREG_CPSR] = cpsr; 65 updateRegMap(cpsr); 66 67 SCTLR sctlr = 0; 68 sctlr.te = (bool)sctlr_rst.te; 69 sctlr.nmfi = (bool)sctlr_rst.nmfi; 70 sctlr.v = (bool)sctlr_rst.v; 71 sctlr.u = 1; 72 sctlr.xp = 1; 73 sctlr.rao2 = 1; 74 sctlr.rao3 = 1; 75 sctlr.rao4 = 1; 76 miscRegs[MISCREG_SCTLR] = sctlr; 77 miscRegs[MISCREG_SCTLR_RST] = sctlr_rst; 78 79 // Preserve MIDR accross reset 80 miscRegs[MISCREG_MIDR] = midr; 81 82 /* Start with an event in the mailbox */ 83 miscRegs[MISCREG_SEV_MAILBOX] = 1; 84 85 // Separate Instruction and Data TLBs. 86 miscRegs[MISCREG_TLBTR] = 1; 87 88 MVFR0 mvfr0 = 0; 89 mvfr0.advSimdRegisters = 2; 90 mvfr0.singlePrecision = 2; 91 mvfr0.doublePrecision = 2; 92 mvfr0.vfpExceptionTrapping = 0; 93 mvfr0.divide = 1; 94 mvfr0.squareRoot = 1; 95 mvfr0.shortVectors = 1; 96 mvfr0.roundingModes = 1; 97 miscRegs[MISCREG_MVFR0] = mvfr0; 98 99 MVFR1 mvfr1 = 0; 100 mvfr1.flushToZero = 1; 101 mvfr1.defaultNaN = 1; 102 mvfr1.advSimdLoadStore = 1; 103 mvfr1.advSimdInteger = 1; 104 mvfr1.advSimdSinglePrecision = 1; 105 mvfr1.advSimdHalfPrecision = 1; 106 mvfr1.vfpHalfPrecision = 1; 107 miscRegs[MISCREG_MVFR1] = mvfr1; 108 109 miscRegs[MISCREG_MPIDR] = 0; 110 111 // Reset values of PRRR and NMRR are implementation dependent 112 113 miscRegs[MISCREG_PRRR] = 114 (1 << 19) | // 19 115 (0 << 18) | // 18 116 (0 << 17) | // 17 117 (1 << 16) | // 16 118 (2 << 14) | // 15:14 119 (0 << 12) | // 13:12 120 (2 << 10) | // 11:10 121 (2 << 8) | // 9:8 122 (2 << 6) | // 7:6 123 (2 << 4) | // 5:4 124 (1 << 2) | // 3:2 125 0; // 1:0 126 miscRegs[MISCREG_NMRR] = 127 (1 << 30) | // 31:30 128 (0 << 26) | // 27:26 129 (0 << 24) | // 25:24 130 (3 << 22) | // 23:22 131 (2 << 20) | // 21:20 132 (0 << 18) | // 19:18 133 (0 << 16) | // 17:16 134 (1 << 14) | // 15:14 135 (0 << 12) | // 13:12 136 (2 << 10) | // 11:10 137 (0 << 8) | // 9:8 138 (3 << 6) | // 7:6 139 (2 << 4) | // 5:4 140 (0 << 2) | // 3:2 141 0; // 1:0 142 143 miscRegs[MISCREG_CPACR] = 0; 144 miscRegs[MISCREG_FPSID] = 0x410430A0; 145 146 // See section B4.1.84 of ARM ARM 147 // All values are latest for ARMv7-A profile 148 miscRegs[MISCREG_ID_ISAR0] = 0x02101111; 149 miscRegs[MISCREG_ID_ISAR1] = 0x02112111; 150 miscRegs[MISCREG_ID_ISAR2] = 0x21232141; 151 miscRegs[MISCREG_ID_ISAR3] = 0x01112131; 152 miscRegs[MISCREG_ID_ISAR4] = 0x10010142; 153 miscRegs[MISCREG_ID_ISAR5] = 0x00000000; 154 155 //XXX We need to initialize the rest of the state. 156} 157 158MiscReg 159ISA::readMiscRegNoEffect(int misc_reg) 160{ 161 assert(misc_reg < NumMiscRegs); 162 163 int flat_idx; 164 if (misc_reg == MISCREG_SPSR) 165 flat_idx = flattenMiscIndex(misc_reg); 166 else 167 flat_idx = misc_reg; 168 MiscReg val = miscRegs[flat_idx]; 169 170 DPRINTF(MiscRegs, "Reading From misc reg %d (%d) : %#x\n", 171 misc_reg, flat_idx, val); 172 return val; 173} 174 175 176MiscReg 177ISA::readMiscReg(int misc_reg, ThreadContext *tc) 178{ 179 if (misc_reg == MISCREG_CPSR) { 180 CPSR cpsr = miscRegs[misc_reg]; 181 PCState pc = tc->pcState(); 182 cpsr.j = pc.jazelle() ? 1 : 0; 183 cpsr.t = pc.thumb() ? 1 : 0; 184 return cpsr; 185 } 186 if (misc_reg >= MISCREG_CP15_UNIMP_START) 187 panic("Unimplemented CP15 register %s read.\n", 188 miscRegName[misc_reg]); 189 190 switch (misc_reg) { 191 case MISCREG_MPIDR: 192 return tc->cpuId(); 193 break; 194 case MISCREG_ID_MMFR0: 195 return 0x03; // VMSAv7 support 196 case MISCREG_ID_MMFR2: 197 return 0x01230000; // no HW access | WFI stalling | ISB and DSB 198 // | all TLB maintenance | no Harvard 199 case MISCREG_ID_MMFR3: 200 return 0xF0102211; // SuperSec | Coherent TLB | Bcast Maint | 201 // BP Maint | Cache Maint Set/way | Cache Maint MVA 202 case MISCREG_CLIDR: 203 warn_once("The clidr register always reports 0 caches.\n"); 204 warn_once("clidr LoUIS field of 0b001 to match current " 205 "ARM implementations.\n"); 206 return 0x00200000; 207 case MISCREG_CCSIDR: 208 warn_once("The ccsidr register isn't implemented and " 209 "always reads as 0.\n"); 210 break; 211 case MISCREG_ID_PFR0: 212 warn("Returning thumbEE disabled for now since we don't support CP14" 213 "config registers and jumping to ThumbEE vectors\n"); 214 return 0x0031; // !ThumbEE | !Jazelle | Thumb | ARM 215 case MISCREG_ID_PFR1: 216 warn("reading unimplmented register ID_PFR1"); 217 return 0; 218 case MISCREG_CTR: 219 return 0x86468006; // V7, 64 byte cache line, load/exclusive is exact 220 case MISCREG_ACTLR: 221 warn("Not doing anything for miscreg ACTLR\n"); 222 break; 223 case MISCREG_PMCR: 224 case MISCREG_PMCCNTR: 225 case MISCREG_PMSELR: 226 warn("Not doing anything for read to miscreg %s\n", 227 miscRegName[misc_reg]); 228 break; 229 case MISCREG_CPSR_Q: 230 panic("shouldn't be reading this register seperately\n"); 231 case MISCREG_FPSCR_QC: 232 return readMiscRegNoEffect(MISCREG_FPSCR) & ~FpscrQcMask; 233 case MISCREG_FPSCR_EXC: 234 return readMiscRegNoEffect(MISCREG_FPSCR) & ~FpscrExcMask; 235 case MISCREG_L2CTLR: 236 { 237 // mostly unimplemented, just set NumCPUs field from sim and return 238 L2CTLR l2ctlr = 0; 239 // b00:1CPU to b11:4CPUs 240 l2ctlr.numCPUs = tc->getSystemPtr()->numContexts() - 1; 241 return l2ctlr; 242 } 243 case MISCREG_DBGDIDR: 244 /* For now just implement the version number. 245 * Return 0 as we don't support debug architecture yet. 246 */ 247 return 0; 248 case MISCREG_DBGDSCR_INT: 249 return 0; 250 } 251 return readMiscRegNoEffect(misc_reg); 252} 253 254void 255ISA::setMiscRegNoEffect(int misc_reg, const MiscReg &val) 256{ 257 assert(misc_reg < NumMiscRegs); 258 259 int flat_idx; 260 if (misc_reg == MISCREG_SPSR) 261 flat_idx = flattenMiscIndex(misc_reg); 262 else 263 flat_idx = misc_reg; 264 miscRegs[flat_idx] = val; 265 266 DPRINTF(MiscRegs, "Writing to misc reg %d (%d) : %#x\n", misc_reg, 267 flat_idx, val); 268} 269 270void 271ISA::setMiscReg(int misc_reg, const MiscReg &val, ThreadContext *tc) 272{ 273 274 MiscReg newVal = val; 275 int x; 276 System *sys; 277 ThreadContext *oc; 278 279 if (misc_reg == MISCREG_CPSR) { 280 updateRegMap(val); 281 282 283 CPSR old_cpsr = miscRegs[MISCREG_CPSR]; 284 int old_mode = old_cpsr.mode; 285 CPSR cpsr = val; 286 if (old_mode != cpsr.mode) { 287 tc->getITBPtr()->invalidateMiscReg(); 288 tc->getDTBPtr()->invalidateMiscReg(); 289 } 290 291 DPRINTF(Arm, "Updating CPSR from %#x to %#x f:%d i:%d a:%d mode:%#x\n", 292 miscRegs[misc_reg], cpsr, cpsr.f, cpsr.i, cpsr.a, cpsr.mode); 293 PCState pc = tc->pcState(); 294 pc.nextThumb(cpsr.t); 295 pc.nextJazelle(cpsr.j); 296#if USE_CHECKER 297 tc->pcStateNoRecord(pc); 298#else 299 tc->pcState(pc); 300#endif //USE_CHECKER 301 } else if (misc_reg >= MISCREG_CP15_UNIMP_START && 302 misc_reg < MISCREG_CP15_END) { 303 panic("Unimplemented CP15 register %s wrote with %#x.\n", 304 miscRegName[misc_reg], val); 305 } else { 306 switch (misc_reg) { 307 case MISCREG_CPACR: 308 { 309 310 const uint32_t ones = (uint32_t)(-1); 311 CPACR cpacrMask = 0; 312 // Only cp10, cp11, and ase are implemented, nothing else should 313 // be writable 314 cpacrMask.cp10 = ones; 315 cpacrMask.cp11 = ones; 316 cpacrMask.asedis = ones; 317 newVal &= cpacrMask; 318 DPRINTF(MiscRegs, "Writing misc reg %s: %#x\n", 319 miscRegName[misc_reg], newVal); 320 } 321 break; 322 case MISCREG_CSSELR: 323 warn_once("The csselr register isn't implemented.\n"); 324 return; 325 case MISCREG_FPSCR: 326 { 327 const uint32_t ones = (uint32_t)(-1); 328 FPSCR fpscrMask = 0; 329 fpscrMask.ioc = ones; 330 fpscrMask.dzc = ones; 331 fpscrMask.ofc = ones; 332 fpscrMask.ufc = ones; 333 fpscrMask.ixc = ones; 334 fpscrMask.idc = ones; 335 fpscrMask.len = ones; 336 fpscrMask.stride = ones; 337 fpscrMask.rMode = ones; 338 fpscrMask.fz = ones; 339 fpscrMask.dn = ones; 340 fpscrMask.ahp = ones; 341 fpscrMask.qc = ones; 342 fpscrMask.v = ones; 343 fpscrMask.c = ones; 344 fpscrMask.z = ones; 345 fpscrMask.n = ones; 346 newVal = (newVal & (uint32_t)fpscrMask) | 347 (miscRegs[MISCREG_FPSCR] & ~(uint32_t)fpscrMask); 348 } 349 break; 350 case MISCREG_CPSR_Q: 351 { 352 assert(!(newVal & ~CpsrMaskQ)); 353 newVal = miscRegs[MISCREG_CPSR] | newVal; 354 misc_reg = MISCREG_CPSR; 355 } 356 break; 357 case MISCREG_FPSCR_QC: 358 { 359 newVal = miscRegs[MISCREG_FPSCR] | (newVal & FpscrQcMask); 360 misc_reg = MISCREG_FPSCR; 361 } 362 break; 363 case MISCREG_FPSCR_EXC: 364 { 365 newVal = miscRegs[MISCREG_FPSCR] | (newVal & FpscrExcMask); 366 misc_reg = MISCREG_FPSCR; 367 } 368 break; 369 case MISCREG_FPEXC: 370 { 371 // vfpv3 architecture, section B.6.1 of DDI04068 372 // bit 29 - valid only if fpexc[31] is 0 373 const uint32_t fpexcMask = 0x60000000; 374 newVal = (newVal & fpexcMask) | 375 (miscRegs[MISCREG_FPEXC] & ~fpexcMask); 376 } 377 break; 378 case MISCREG_SCTLR: 379 { 380 DPRINTF(MiscRegs, "Writing SCTLR: %#x\n", newVal); 381 SCTLR sctlr = miscRegs[MISCREG_SCTLR]; 382 SCTLR new_sctlr = newVal; 383 new_sctlr.nmfi = (bool)sctlr.nmfi; 384 miscRegs[MISCREG_SCTLR] = (MiscReg)new_sctlr; 385 tc->getITBPtr()->invalidateMiscReg(); 386 tc->getDTBPtr()->invalidateMiscReg(); 387 388 // Check if all CPUs are booted with caches enabled 389 // so we can stop enforcing coherency of some kernel 390 // structures manually. 391 sys = tc->getSystemPtr(); 392 for (x = 0; x < sys->numContexts(); x++) { 393 oc = sys->getThreadContext(x); 394 SCTLR other_sctlr = oc->readMiscRegNoEffect(MISCREG_SCTLR); 395 if (!other_sctlr.c && oc->status() != ThreadContext::Halted) 396 return; 397 } 398 399 for (x = 0; x < sys->numContexts(); x++) { 400 oc = sys->getThreadContext(x); 401 oc->getDTBPtr()->allCpusCaching(); 402 oc->getITBPtr()->allCpusCaching(); 403#if USE_CHECKER 404 CheckerCPU *checker = 405 dynamic_cast<CheckerCPU*>(oc->getCheckerCpuPtr()); 406 if (checker) { 407 checker->getDTBPtr()->allCpusCaching(); 408 checker->getITBPtr()->allCpusCaching(); 409 } 410#endif 411 } 412 return; 413 } 414 case MISCREG_TLBTR: 415 case MISCREG_MVFR0: 416 case MISCREG_MVFR1: 417 case MISCREG_MPIDR: 418 case MISCREG_FPSID: 419 return; 420 case MISCREG_TLBIALLIS: 421 case MISCREG_TLBIALL: 422 sys = tc->getSystemPtr(); 423 for (x = 0; x < sys->numContexts(); x++) { 424 oc = sys->getThreadContext(x); 425 assert(oc->getITBPtr() && oc->getDTBPtr()); 426 oc->getITBPtr()->flushAll(); 427 oc->getDTBPtr()->flushAll(); 428#if USE_CHECKER 429 CheckerCPU *checker = 430 dynamic_cast<CheckerCPU*>(oc->getCheckerCpuPtr()); 431 if (checker) { 432 checker->getITBPtr()->flushAll(); 433 checker->getDTBPtr()->flushAll(); 434 } 435#endif 436 } 437 return; 438 case MISCREG_ITLBIALL: 439 tc->getITBPtr()->flushAll(); 440 return; 441 case MISCREG_DTLBIALL: 442 tc->getDTBPtr()->flushAll(); 443 return; 444 case MISCREG_TLBIMVAIS: 445 case MISCREG_TLBIMVA: 446 sys = tc->getSystemPtr(); 447 for (x = 0; x < sys->numContexts(); x++) { 448 oc = sys->getThreadContext(x); 449 assert(oc->getITBPtr() && oc->getDTBPtr()); 450 oc->getITBPtr()->flushMvaAsid(mbits(newVal, 31, 12), 451 bits(newVal, 7,0)); 452 oc->getDTBPtr()->flushMvaAsid(mbits(newVal, 31, 12), 453 bits(newVal, 7,0)); 454#if USE_CHECKER 455 CheckerCPU *checker = 456 dynamic_cast<CheckerCPU*>(oc->getCheckerCpuPtr()); 457 if (checker) { 458 checker->getITBPtr()->flushMvaAsid(mbits(newVal, 31, 12), 459 bits(newVal, 7,0)); 460 checker->getDTBPtr()->flushMvaAsid(mbits(newVal, 31, 12), 461 bits(newVal, 7,0)); 462 } 463#endif 464 } 465 return; 466 case MISCREG_TLBIASIDIS: 467 case MISCREG_TLBIASID: 468 sys = tc->getSystemPtr(); 469 for (x = 0; x < sys->numContexts(); x++) { 470 oc = sys->getThreadContext(x); 471 assert(oc->getITBPtr() && oc->getDTBPtr()); 472 oc->getITBPtr()->flushAsid(bits(newVal, 7,0)); 473 oc->getDTBPtr()->flushAsid(bits(newVal, 7,0)); 474#if USE_CHECKER 475 CheckerCPU *checker = 476 dynamic_cast<CheckerCPU*>(oc->getCheckerCpuPtr()); 477 if (checker) { 478 checker->getITBPtr()->flushAsid(bits(newVal, 7,0)); 479 checker->getDTBPtr()->flushAsid(bits(newVal, 7,0)); 480 } 481#endif 482 } 483 return; 484 case MISCREG_TLBIMVAAIS: 485 case MISCREG_TLBIMVAA: 486 sys = tc->getSystemPtr(); 487 for (x = 0; x < sys->numContexts(); x++) { 488 oc = sys->getThreadContext(x); 489 assert(oc->getITBPtr() && oc->getDTBPtr()); 490 oc->getITBPtr()->flushMva(mbits(newVal, 31,12)); 491 oc->getDTBPtr()->flushMva(mbits(newVal, 31,12)); 492#if USE_CHECKER 493 CheckerCPU *checker = 494 dynamic_cast<CheckerCPU*>(oc->getCheckerCpuPtr()); 495 if (checker) { 496 checker->getITBPtr()->flushMva(mbits(newVal, 31,12)); 497 checker->getDTBPtr()->flushMva(mbits(newVal, 31,12)); 498 } 499#endif 500 } 501 return; 502 case MISCREG_ITLBIMVA: 503 tc->getITBPtr()->flushMvaAsid(mbits(newVal, 31, 12), 504 bits(newVal, 7,0)); 505 return; 506 case MISCREG_DTLBIMVA: 507 tc->getDTBPtr()->flushMvaAsid(mbits(newVal, 31, 12), 508 bits(newVal, 7,0)); 509 return; 510 case MISCREG_ITLBIASID: 511 tc->getITBPtr()->flushAsid(bits(newVal, 7,0)); 512 return; 513 case MISCREG_DTLBIASID: 514 tc->getDTBPtr()->flushAsid(bits(newVal, 7,0)); 515 return; 516 case MISCREG_ACTLR: 517 warn("Not doing anything for write of miscreg ACTLR\n"); 518 break; 519 case MISCREG_PMCR: 520 { 521 // Performance counters not implemented. Instead, interpret 522 // a reset command to this register to reset the simulator 523 // statistics. 524 // PMCR_E | PMCR_P | PMCR_C 525 const int ResetAndEnableCounters = 0x7; 526 if (newVal == ResetAndEnableCounters) { 527 inform("Resetting all simobject stats\n"); 528 Stats::schedStatEvent(false, true); 529 break; 530 } 531 } 532 case MISCREG_PMCCNTR: 533 case MISCREG_PMSELR: 534 warn("Not doing anything for write to miscreg %s\n", 535 miscRegName[misc_reg]); 536 break; 537 case MISCREG_V2PCWPR: 538 case MISCREG_V2PCWPW: 539 case MISCREG_V2PCWUR: 540 case MISCREG_V2PCWUW: 541 case MISCREG_V2POWPR: 542 case MISCREG_V2POWPW: 543 case MISCREG_V2POWUR: 544 case MISCREG_V2POWUW: 545 { 546 RequestPtr req = new Request; 547 unsigned flags; 548 BaseTLB::Mode mode; 549 Fault fault; 550 switch(misc_reg) { 551 case MISCREG_V2PCWPR: 552 flags = TLB::MustBeOne; 553 mode = BaseTLB::Read; 554 break; 555 case MISCREG_V2PCWPW: 556 flags = TLB::MustBeOne; 557 mode = BaseTLB::Write; 558 break; 559 case MISCREG_V2PCWUR: 560 flags = TLB::MustBeOne | TLB::UserMode; 561 mode = BaseTLB::Read; 562 break; 563 case MISCREG_V2PCWUW: 564 flags = TLB::MustBeOne | TLB::UserMode; 565 mode = BaseTLB::Write; 566 break; 567 default: 568 panic("Security Extensions not implemented!"); 569 } 570 warn("Translating via MISCREG in atomic mode! Fix Me!\n"); 571 req->setVirt(0, val, 1, flags, tc->pcState().pc(), 572 Request::funcMasterId); 573 fault = tc->getDTBPtr()->translateAtomic(req, tc, mode); 574 if (fault == NoFault) { 575 miscRegs[MISCREG_PAR] = 576 (req->getPaddr() & 0xfffff000) | 577 (tc->getDTBPtr()->getAttr() ); 578 DPRINTF(MiscRegs, 579 "MISCREG: Translated addr 0x%08x: PAR: 0x%08x\n", 580 val, miscRegs[MISCREG_PAR]); 581 } 582 else { 583 // Set fault bit and FSR 584 FSR fsr = miscRegs[MISCREG_DFSR]; 585 miscRegs[MISCREG_PAR] = 586 (fsr.ext << 6) | 587 (fsr.fsHigh << 5) | 588 (fsr.fsLow << 1) | 589 0x1; // F bit 590 } 591 return; 592 } 593 case MISCREG_CONTEXTIDR: 594 case MISCREG_PRRR: 595 case MISCREG_NMRR: 596 case MISCREG_DACR: 597 tc->getITBPtr()->invalidateMiscReg(); 598 tc->getDTBPtr()->invalidateMiscReg(); 599 break; 600 case MISCREG_CPSR_MODE: 601 // This miscreg is used by copy*Regs to set the CPSR mode 602 // without updating other CPSR variables. It's used to 603 // make sure the register map is in such a state that we can 604 // see all of the registers for the copy. 605 updateRegMap(val); 606 return; 607 case MISCREG_L2CTLR: 608 warn("miscreg L2CTLR (%s) written with %#x. ignored...\n", 609 miscRegName[misc_reg], uint32_t(val)); 610 } 611 } 612 setMiscRegNoEffect(misc_reg, newVal); 613} 614 615} 616