isa.cc revision 7614
17405SAli.Saidi@ARM.com/*
27405SAli.Saidi@ARM.com * Copyright (c) 2010 ARM Limited
37405SAli.Saidi@ARM.com * All rights reserved
47405SAli.Saidi@ARM.com *
57405SAli.Saidi@ARM.com * The license below extends only to copyright in the software and shall
67405SAli.Saidi@ARM.com * not be construed as granting a license to any other intellectual
77405SAli.Saidi@ARM.com * property including but not limited to intellectual property relating
87405SAli.Saidi@ARM.com * to a hardware implementation of the functionality of the software
97405SAli.Saidi@ARM.com * licensed hereunder.  You may use the software subject to the license
107405SAli.Saidi@ARM.com * terms below provided that you ensure that this notice is replicated
117405SAli.Saidi@ARM.com * unmodified and in its entirety in all distributions of the software,
127405SAli.Saidi@ARM.com * modified or unmodified, in source code or in binary form.
137405SAli.Saidi@ARM.com *
147405SAli.Saidi@ARM.com * Redistribution and use in source and binary forms, with or without
157405SAli.Saidi@ARM.com * modification, are permitted provided that the following conditions are
167405SAli.Saidi@ARM.com * met: redistributions of source code must retain the above copyright
177405SAli.Saidi@ARM.com * notice, this list of conditions and the following disclaimer;
187405SAli.Saidi@ARM.com * redistributions in binary form must reproduce the above copyright
197405SAli.Saidi@ARM.com * notice, this list of conditions and the following disclaimer in the
207405SAli.Saidi@ARM.com * documentation and/or other materials provided with the distribution;
217405SAli.Saidi@ARM.com * neither the name of the copyright holders nor the names of its
227405SAli.Saidi@ARM.com * contributors may be used to endorse or promote products derived from
237405SAli.Saidi@ARM.com * this software without specific prior written permission.
247405SAli.Saidi@ARM.com *
257405SAli.Saidi@ARM.com * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
267405SAli.Saidi@ARM.com * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
277405SAli.Saidi@ARM.com * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
287405SAli.Saidi@ARM.com * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
297405SAli.Saidi@ARM.com * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
307405SAli.Saidi@ARM.com * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
317405SAli.Saidi@ARM.com * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
327405SAli.Saidi@ARM.com * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
337405SAli.Saidi@ARM.com * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
347405SAli.Saidi@ARM.com * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
357405SAli.Saidi@ARM.com * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
367405SAli.Saidi@ARM.com *
377405SAli.Saidi@ARM.com * Authors: Gabe Black
387405SAli.Saidi@ARM.com *          Ali Saidi
397405SAli.Saidi@ARM.com */
407405SAli.Saidi@ARM.com
417405SAli.Saidi@ARM.com#include "arch/arm/isa.hh"
427405SAli.Saidi@ARM.com
437405SAli.Saidi@ARM.comnamespace ArmISA
447405SAli.Saidi@ARM.com{
457405SAli.Saidi@ARM.com
467427Sgblack@eecs.umich.eduvoid
477427Sgblack@eecs.umich.eduISA::clear()
487427Sgblack@eecs.umich.edu{
497427Sgblack@eecs.umich.edu    SCTLR sctlr_rst = miscRegs[MISCREG_SCTLR_RST];
507427Sgblack@eecs.umich.edu
517427Sgblack@eecs.umich.edu    memset(miscRegs, 0, sizeof(miscRegs));
527427Sgblack@eecs.umich.edu    CPSR cpsr = 0;
537427Sgblack@eecs.umich.edu    cpsr.mode = MODE_USER;
547427Sgblack@eecs.umich.edu    miscRegs[MISCREG_CPSR] = cpsr;
557427Sgblack@eecs.umich.edu    updateRegMap(cpsr);
567427Sgblack@eecs.umich.edu
577427Sgblack@eecs.umich.edu    SCTLR sctlr = 0;
587604SGene.Wu@arm.com    sctlr.te = (bool)sctlr_rst.te;
597427Sgblack@eecs.umich.edu    sctlr.nmfi = (bool)sctlr_rst.nmfi;
607427Sgblack@eecs.umich.edu    sctlr.v = (bool)sctlr_rst.v;
617427Sgblack@eecs.umich.edu    sctlr.u    = 1;
627427Sgblack@eecs.umich.edu    sctlr.xp = 1;
637427Sgblack@eecs.umich.edu    sctlr.rao2 = 1;
647427Sgblack@eecs.umich.edu    sctlr.rao3 = 1;
657427Sgblack@eecs.umich.edu    sctlr.rao4 = 1;
667427Sgblack@eecs.umich.edu    miscRegs[MISCREG_SCTLR] = sctlr;
677427Sgblack@eecs.umich.edu    miscRegs[MISCREG_SCTLR_RST] = sctlr_rst;
687427Sgblack@eecs.umich.edu
697427Sgblack@eecs.umich.edu
707427Sgblack@eecs.umich.edu    /*
717427Sgblack@eecs.umich.edu     * Technically this should be 0, but we don't support those
727427Sgblack@eecs.umich.edu     * settings.
737427Sgblack@eecs.umich.edu     */
747427Sgblack@eecs.umich.edu    CPACR cpacr = 0;
757427Sgblack@eecs.umich.edu    // Enable CP 10, 11
767427Sgblack@eecs.umich.edu    cpacr.cp10 = 0x3;
777427Sgblack@eecs.umich.edu    cpacr.cp11 = 0x3;
787427Sgblack@eecs.umich.edu    miscRegs[MISCREG_CPACR] = cpacr;
797427Sgblack@eecs.umich.edu
807427Sgblack@eecs.umich.edu    /* Start with an event in the mailbox */
817427Sgblack@eecs.umich.edu    miscRegs[MISCREG_SEV_MAILBOX] = 1;
827427Sgblack@eecs.umich.edu
837427Sgblack@eecs.umich.edu    /*
847427Sgblack@eecs.umich.edu     * Implemented = '5' from "M5",
857427Sgblack@eecs.umich.edu     * Variant = 0,
867427Sgblack@eecs.umich.edu     */
877427Sgblack@eecs.umich.edu    miscRegs[MISCREG_MIDR] =
887427Sgblack@eecs.umich.edu        (0x35 << 24) | //Implementor is '5' from "M5"
897427Sgblack@eecs.umich.edu        (0 << 20)    | //Variant
907427Sgblack@eecs.umich.edu        (0xf << 16)  | //Architecture from CPUID scheme
917427Sgblack@eecs.umich.edu        (0 << 4)     | //Primary part number
927427Sgblack@eecs.umich.edu        (0 << 0)     | //Revision
937427Sgblack@eecs.umich.edu        0;
947427Sgblack@eecs.umich.edu
957427Sgblack@eecs.umich.edu    // Separate Instruction and Data TLBs.
967427Sgblack@eecs.umich.edu    miscRegs[MISCREG_TLBTR] = 1;
977427Sgblack@eecs.umich.edu
987427Sgblack@eecs.umich.edu    MVFR0 mvfr0 = 0;
997427Sgblack@eecs.umich.edu    mvfr0.advSimdRegisters = 2;
1007427Sgblack@eecs.umich.edu    mvfr0.singlePrecision = 2;
1017427Sgblack@eecs.umich.edu    mvfr0.doublePrecision = 2;
1027427Sgblack@eecs.umich.edu    mvfr0.vfpExceptionTrapping = 0;
1037427Sgblack@eecs.umich.edu    mvfr0.divide = 1;
1047427Sgblack@eecs.umich.edu    mvfr0.squareRoot = 1;
1057427Sgblack@eecs.umich.edu    mvfr0.shortVectors = 1;
1067427Sgblack@eecs.umich.edu    mvfr0.roundingModes = 1;
1077427Sgblack@eecs.umich.edu    miscRegs[MISCREG_MVFR0] = mvfr0;
1087427Sgblack@eecs.umich.edu
1097427Sgblack@eecs.umich.edu    MVFR1 mvfr1 = 0;
1107427Sgblack@eecs.umich.edu    mvfr1.flushToZero = 1;
1117427Sgblack@eecs.umich.edu    mvfr1.defaultNaN = 1;
1127427Sgblack@eecs.umich.edu    mvfr1.advSimdLoadStore = 1;
1137427Sgblack@eecs.umich.edu    mvfr1.advSimdInteger = 1;
1147427Sgblack@eecs.umich.edu    mvfr1.advSimdSinglePrecision = 1;
1157427Sgblack@eecs.umich.edu    mvfr1.advSimdHalfPrecision = 1;
1167427Sgblack@eecs.umich.edu    mvfr1.vfpHalfPrecision = 1;
1177427Sgblack@eecs.umich.edu    miscRegs[MISCREG_MVFR1] = mvfr1;
1187427Sgblack@eecs.umich.edu
1197427Sgblack@eecs.umich.edu    miscRegs[MISCREG_MPIDR] = 0;
1207427Sgblack@eecs.umich.edu
1217436Sdam.sunwoo@arm.com    // Reset values of PRRR and NMRR are implementation dependent
1227436Sdam.sunwoo@arm.com
1237436Sdam.sunwoo@arm.com    miscRegs[MISCREG_PRRR] =
1247436Sdam.sunwoo@arm.com        (1 << 19) | // 19
1257436Sdam.sunwoo@arm.com        (0 << 18) | // 18
1267436Sdam.sunwoo@arm.com        (0 << 17) | // 17
1277436Sdam.sunwoo@arm.com        (1 << 16) | // 16
1287436Sdam.sunwoo@arm.com        (2 << 14) | // 15:14
1297436Sdam.sunwoo@arm.com        (0 << 12) | // 13:12
1307436Sdam.sunwoo@arm.com        (2 << 10) | // 11:10
1317436Sdam.sunwoo@arm.com        (2 << 8)  | // 9:8
1327436Sdam.sunwoo@arm.com        (2 << 6)  | // 7:6
1337436Sdam.sunwoo@arm.com        (2 << 4)  | // 5:4
1347436Sdam.sunwoo@arm.com        (1 << 2)  | // 3:2
1357436Sdam.sunwoo@arm.com        0;          // 1:0
1367436Sdam.sunwoo@arm.com    miscRegs[MISCREG_NMRR] =
1377436Sdam.sunwoo@arm.com        (1 << 30) | // 31:30
1387436Sdam.sunwoo@arm.com        (0 << 26) | // 27:26
1397436Sdam.sunwoo@arm.com        (0 << 24) | // 25:24
1407436Sdam.sunwoo@arm.com        (3 << 22) | // 23:22
1417436Sdam.sunwoo@arm.com        (2 << 20) | // 21:20
1427436Sdam.sunwoo@arm.com        (0 << 18) | // 19:18
1437436Sdam.sunwoo@arm.com        (0 << 16) | // 17:16
1447436Sdam.sunwoo@arm.com        (1 << 14) | // 15:14
1457436Sdam.sunwoo@arm.com        (0 << 12) | // 13:12
1467436Sdam.sunwoo@arm.com        (2 << 10) | // 11:10
1477436Sdam.sunwoo@arm.com        (0 << 8)  | // 9:8
1487436Sdam.sunwoo@arm.com        (3 << 6)  | // 7:6
1497436Sdam.sunwoo@arm.com        (2 << 4)  | // 5:4
1507436Sdam.sunwoo@arm.com        (0 << 2)  | // 3:2
1517436Sdam.sunwoo@arm.com        0;          // 1:0
1527436Sdam.sunwoo@arm.com
1537427Sgblack@eecs.umich.edu    //XXX We need to initialize the rest of the state.
1547427Sgblack@eecs.umich.edu}
1557427Sgblack@eecs.umich.edu
1567405SAli.Saidi@ARM.comMiscReg
1577405SAli.Saidi@ARM.comISA::readMiscRegNoEffect(int misc_reg)
1587405SAli.Saidi@ARM.com{
1597405SAli.Saidi@ARM.com    assert(misc_reg < NumMiscRegs);
1607614Sminkyu.jeong@arm.com
1617614Sminkyu.jeong@arm.com    int flat_idx;
1627614Sminkyu.jeong@arm.com    if (misc_reg == MISCREG_SPSR)
1637614Sminkyu.jeong@arm.com        flat_idx = flattenMiscIndex(misc_reg);
1647614Sminkyu.jeong@arm.com    else
1657614Sminkyu.jeong@arm.com        flat_idx = misc_reg;
1667614Sminkyu.jeong@arm.com    MiscReg val = miscRegs[flat_idx];
1677614Sminkyu.jeong@arm.com
1687614Sminkyu.jeong@arm.com    DPRINTF(MiscRegs, "Reading From misc reg %d (%d) : %#x\n",
1697614Sminkyu.jeong@arm.com            misc_reg, flat_idx, val);
1707614Sminkyu.jeong@arm.com    return val;
1717405SAli.Saidi@ARM.com}
1727405SAli.Saidi@ARM.com
1737405SAli.Saidi@ARM.com
1747405SAli.Saidi@ARM.comMiscReg
1757405SAli.Saidi@ARM.comISA::readMiscReg(int misc_reg, ThreadContext *tc)
1767405SAli.Saidi@ARM.com{
1777405SAli.Saidi@ARM.com    if (misc_reg == MISCREG_CPSR) {
1787405SAli.Saidi@ARM.com        CPSR cpsr = miscRegs[misc_reg];
1797405SAli.Saidi@ARM.com        Addr pc = tc->readPC();
1807405SAli.Saidi@ARM.com        if (pc & (ULL(1) << PcJBitShift))
1817405SAli.Saidi@ARM.com            cpsr.j = 1;
1827405SAli.Saidi@ARM.com        else
1837405SAli.Saidi@ARM.com            cpsr.j = 0;
1847405SAli.Saidi@ARM.com        if (pc & (ULL(1) << PcTBitShift))
1857405SAli.Saidi@ARM.com            cpsr.t = 1;
1867405SAli.Saidi@ARM.com        else
1877405SAli.Saidi@ARM.com            cpsr.t = 0;
1887405SAli.Saidi@ARM.com        return cpsr;
1897405SAli.Saidi@ARM.com    }
1907405SAli.Saidi@ARM.com    if (misc_reg >= MISCREG_CP15_UNIMP_START &&
1917405SAli.Saidi@ARM.com        misc_reg < MISCREG_CP15_END) {
1927405SAli.Saidi@ARM.com        panic("Unimplemented CP15 register %s read.\n",
1937405SAli.Saidi@ARM.com              miscRegName[misc_reg]);
1947405SAli.Saidi@ARM.com    }
1957405SAli.Saidi@ARM.com    switch (misc_reg) {
1967405SAli.Saidi@ARM.com      case MISCREG_CLIDR:
1977405SAli.Saidi@ARM.com        warn("The clidr register always reports 0 caches.\n");
1987405SAli.Saidi@ARM.com        break;
1997405SAli.Saidi@ARM.com      case MISCREG_CCSIDR:
2007405SAli.Saidi@ARM.com        warn("The ccsidr register isn't implemented and "
2017405SAli.Saidi@ARM.com                "always reads as 0.\n");
2027405SAli.Saidi@ARM.com        break;
2037405SAli.Saidi@ARM.com      case MISCREG_ID_PFR0:
2047588SAli.Saidi@arm.com        warn("Returning thumbEE disabled for now since we don't support CP14"
2057588SAli.Saidi@arm.com             "config registers and jumping to ThumbEE vectors\n");
2067588SAli.Saidi@arm.com        return 0x0031; // !ThumbEE | !Jazelle | Thumb | ARM
2077583SAli.Saidi@arm.com      case MISCREG_ID_MMFR0:
2087583SAli.Saidi@arm.com        return 0x03; //VMSAz7
2097583SAli.Saidi@arm.com      case MISCREG_CTR:
2107583SAli.Saidi@arm.com        return 0x86468006; // V7, 64 byte cache line, load/exclusive is exact
2117583SAli.Saidi@arm.com      case MISCREG_ACTLR:
2127583SAli.Saidi@arm.com        warn("Not doing anything for miscreg ACTLR\n");
2137583SAli.Saidi@arm.com        break;
2147583SAli.Saidi@arm.com      case MISCREG_PMCR:
2157583SAli.Saidi@arm.com      case MISCREG_PMCCNTR:
2167583SAli.Saidi@arm.com      case MISCREG_PMSELR:
2177583SAli.Saidi@arm.com        warn("Not doing anyhting for read to miscreg %s\n",
2187583SAli.Saidi@arm.com                miscRegName[misc_reg]);
2197583SAli.Saidi@arm.com        break;
2207583SAli.Saidi@arm.com
2217405SAli.Saidi@ARM.com    }
2227405SAli.Saidi@ARM.com    return readMiscRegNoEffect(misc_reg);
2237405SAli.Saidi@ARM.com}
2247405SAli.Saidi@ARM.com
2257405SAli.Saidi@ARM.comvoid
2267405SAli.Saidi@ARM.comISA::setMiscRegNoEffect(int misc_reg, const MiscReg &val)
2277405SAli.Saidi@ARM.com{
2287405SAli.Saidi@ARM.com    assert(misc_reg < NumMiscRegs);
2297614Sminkyu.jeong@arm.com
2307614Sminkyu.jeong@arm.com    int flat_idx;
2317614Sminkyu.jeong@arm.com    if (misc_reg == MISCREG_SPSR)
2327614Sminkyu.jeong@arm.com        flat_idx = flattenMiscIndex(misc_reg);
2337614Sminkyu.jeong@arm.com    else
2347614Sminkyu.jeong@arm.com        flat_idx = misc_reg;
2357614Sminkyu.jeong@arm.com    miscRegs[flat_idx] = val;
2367614Sminkyu.jeong@arm.com
2377614Sminkyu.jeong@arm.com    DPRINTF(MiscRegs, "Writing to misc reg %d (%d) : %#x\n", misc_reg,
2387614Sminkyu.jeong@arm.com            flat_idx, val);
2397405SAli.Saidi@ARM.com}
2407405SAli.Saidi@ARM.com
2417405SAli.Saidi@ARM.comvoid
2427405SAli.Saidi@ARM.comISA::setMiscReg(int misc_reg, const MiscReg &val, ThreadContext *tc)
2437405SAli.Saidi@ARM.com{
2447405SAli.Saidi@ARM.com    MiscReg newVal = val;
2457405SAli.Saidi@ARM.com    if (misc_reg == MISCREG_CPSR) {
2467405SAli.Saidi@ARM.com        updateRegMap(val);
2477405SAli.Saidi@ARM.com        CPSR cpsr = val;
2487614Sminkyu.jeong@arm.com        DPRINTF(Arm, "Updating CPSR from %#x to %#x f:%d i:%d a:%d mode:%#x\n",
2497614Sminkyu.jeong@arm.com                miscRegs[misc_reg], cpsr, cpsr.f, cpsr.i, cpsr.a, cpsr.mode);
2507405SAli.Saidi@ARM.com        Addr npc = tc->readNextPC() & ~PcModeMask;
2517405SAli.Saidi@ARM.com        if (cpsr.j)
2527405SAli.Saidi@ARM.com            npc = npc | (ULL(1) << PcJBitShift);
2537405SAli.Saidi@ARM.com        if (cpsr.t)
2547405SAli.Saidi@ARM.com            npc = npc | (ULL(1) << PcTBitShift);
2557405SAli.Saidi@ARM.com
2567405SAli.Saidi@ARM.com        tc->setNextPC(npc);
2577408Sgblack@eecs.umich.edu    } else if (misc_reg >= MISCREG_CP15_UNIMP_START &&
2587405SAli.Saidi@ARM.com        misc_reg < MISCREG_CP15_END) {
2597405SAli.Saidi@ARM.com        panic("Unimplemented CP15 register %s wrote with %#x.\n",
2607405SAli.Saidi@ARM.com              miscRegName[misc_reg], val);
2617408Sgblack@eecs.umich.edu    } else {
2627408Sgblack@eecs.umich.edu        switch (misc_reg) {
2637408Sgblack@eecs.umich.edu          case MISCREG_ITSTATE:
2647408Sgblack@eecs.umich.edu            {
2657408Sgblack@eecs.umich.edu                ITSTATE itstate = newVal;
2667408Sgblack@eecs.umich.edu                CPSR cpsr = miscRegs[MISCREG_CPSR];
2677408Sgblack@eecs.umich.edu                cpsr.it1 = itstate.bottom2;
2687408Sgblack@eecs.umich.edu                cpsr.it2 = itstate.top6;
2697408Sgblack@eecs.umich.edu                miscRegs[MISCREG_CPSR] = cpsr;
2707408Sgblack@eecs.umich.edu                DPRINTF(MiscRegs,
2717408Sgblack@eecs.umich.edu                        "Updating ITSTATE -> %#x in CPSR -> %#x.\n",
2727408Sgblack@eecs.umich.edu                        (uint8_t)itstate, (uint32_t)cpsr);
2737405SAli.Saidi@ARM.com            }
2747408Sgblack@eecs.umich.edu            break;
2757408Sgblack@eecs.umich.edu          case MISCREG_CPACR:
2767408Sgblack@eecs.umich.edu            {
2777408Sgblack@eecs.umich.edu                CPACR newCpacr = 0;
2787408Sgblack@eecs.umich.edu                CPACR valCpacr = val;
2797408Sgblack@eecs.umich.edu                newCpacr.cp10 = valCpacr.cp10;
2807408Sgblack@eecs.umich.edu                newCpacr.cp11 = valCpacr.cp11;
2817408Sgblack@eecs.umich.edu                if (newCpacr.cp10 != 0x3 || newCpacr.cp11 != 3) {
2827408Sgblack@eecs.umich.edu                    panic("Disabling coprocessors isn't implemented.\n");
2837408Sgblack@eecs.umich.edu                }
2847408Sgblack@eecs.umich.edu                newVal = newCpacr;
2857408Sgblack@eecs.umich.edu            }
2867408Sgblack@eecs.umich.edu            break;
2877408Sgblack@eecs.umich.edu          case MISCREG_CSSELR:
2887408Sgblack@eecs.umich.edu            warn("The csselr register isn't implemented.\n");
2897408Sgblack@eecs.umich.edu            break;
2907408Sgblack@eecs.umich.edu          case MISCREG_FPSCR:
2917408Sgblack@eecs.umich.edu            {
2927408Sgblack@eecs.umich.edu                const uint32_t ones = (uint32_t)(-1);
2937408Sgblack@eecs.umich.edu                FPSCR fpscrMask = 0;
2947408Sgblack@eecs.umich.edu                fpscrMask.ioc = ones;
2957408Sgblack@eecs.umich.edu                fpscrMask.dzc = ones;
2967408Sgblack@eecs.umich.edu                fpscrMask.ofc = ones;
2977408Sgblack@eecs.umich.edu                fpscrMask.ufc = ones;
2987408Sgblack@eecs.umich.edu                fpscrMask.ixc = ones;
2997408Sgblack@eecs.umich.edu                fpscrMask.idc = ones;
3007408Sgblack@eecs.umich.edu                fpscrMask.len = ones;
3017408Sgblack@eecs.umich.edu                fpscrMask.stride = ones;
3027408Sgblack@eecs.umich.edu                fpscrMask.rMode = ones;
3037408Sgblack@eecs.umich.edu                fpscrMask.fz = ones;
3047408Sgblack@eecs.umich.edu                fpscrMask.dn = ones;
3057408Sgblack@eecs.umich.edu                fpscrMask.ahp = ones;
3067408Sgblack@eecs.umich.edu                fpscrMask.qc = ones;
3077408Sgblack@eecs.umich.edu                fpscrMask.v = ones;
3087408Sgblack@eecs.umich.edu                fpscrMask.c = ones;
3097408Sgblack@eecs.umich.edu                fpscrMask.z = ones;
3107408Sgblack@eecs.umich.edu                fpscrMask.n = ones;
3117408Sgblack@eecs.umich.edu                newVal = (newVal & (uint32_t)fpscrMask) |
3127408Sgblack@eecs.umich.edu                         (miscRegs[MISCREG_FPSCR] & ~(uint32_t)fpscrMask);
3137408Sgblack@eecs.umich.edu            }
3147408Sgblack@eecs.umich.edu            break;
3157408Sgblack@eecs.umich.edu          case MISCREG_FPEXC:
3167408Sgblack@eecs.umich.edu            {
3177408Sgblack@eecs.umich.edu                const uint32_t fpexcMask = 0x60000000;
3187408Sgblack@eecs.umich.edu                newVal = (newVal & fpexcMask) |
3197408Sgblack@eecs.umich.edu                         (miscRegs[MISCREG_FPEXC] & ~fpexcMask);
3207408Sgblack@eecs.umich.edu            }
3217408Sgblack@eecs.umich.edu            break;
3227408Sgblack@eecs.umich.edu          case MISCREG_SCTLR:
3237408Sgblack@eecs.umich.edu            {
3247408Sgblack@eecs.umich.edu                DPRINTF(MiscRegs, "Writing SCTLR: %#x\n", newVal);
3257408Sgblack@eecs.umich.edu                SCTLR sctlr = miscRegs[MISCREG_SCTLR];
3267408Sgblack@eecs.umich.edu                SCTLR new_sctlr = newVal;
3277408Sgblack@eecs.umich.edu                new_sctlr.nmfi =  (bool)sctlr.nmfi;
3287408Sgblack@eecs.umich.edu                miscRegs[MISCREG_SCTLR] = (MiscReg)new_sctlr;
3297408Sgblack@eecs.umich.edu                return;
3307408Sgblack@eecs.umich.edu            }
3317408Sgblack@eecs.umich.edu          case MISCREG_TLBTR:
3327408Sgblack@eecs.umich.edu          case MISCREG_MVFR0:
3337408Sgblack@eecs.umich.edu          case MISCREG_MVFR1:
3347408Sgblack@eecs.umich.edu          case MISCREG_MPIDR:
3357408Sgblack@eecs.umich.edu          case MISCREG_FPSID:
3367408Sgblack@eecs.umich.edu            return;
3377408Sgblack@eecs.umich.edu          case MISCREG_TLBIALLIS:
3387408Sgblack@eecs.umich.edu          case MISCREG_TLBIALL:
3397408Sgblack@eecs.umich.edu            warn("Need to flush all TLBs in MP\n");
3407408Sgblack@eecs.umich.edu            tc->getITBPtr()->flushAll();
3417408Sgblack@eecs.umich.edu            tc->getDTBPtr()->flushAll();
3427408Sgblack@eecs.umich.edu            return;
3437408Sgblack@eecs.umich.edu          case MISCREG_ITLBIALL:
3447408Sgblack@eecs.umich.edu            tc->getITBPtr()->flushAll();
3457408Sgblack@eecs.umich.edu            return;
3467408Sgblack@eecs.umich.edu          case MISCREG_DTLBIALL:
3477408Sgblack@eecs.umich.edu            tc->getDTBPtr()->flushAll();
3487408Sgblack@eecs.umich.edu            return;
3497408Sgblack@eecs.umich.edu          case MISCREG_TLBIMVAIS:
3507408Sgblack@eecs.umich.edu          case MISCREG_TLBIMVA:
3517408Sgblack@eecs.umich.edu            warn("Need to flush all TLBs in MP\n");
3527408Sgblack@eecs.umich.edu            tc->getITBPtr()->flushMvaAsid(mbits(newVal, 31, 12),
3537408Sgblack@eecs.umich.edu                    bits(newVal, 7,0));
3547408Sgblack@eecs.umich.edu            tc->getDTBPtr()->flushMvaAsid(mbits(newVal, 31, 12),
3557408Sgblack@eecs.umich.edu                    bits(newVal, 7,0));
3567408Sgblack@eecs.umich.edu            return;
3577408Sgblack@eecs.umich.edu          case MISCREG_TLBIASIDIS:
3587408Sgblack@eecs.umich.edu          case MISCREG_TLBIASID:
3597408Sgblack@eecs.umich.edu            warn("Need to flush all TLBs in MP\n");
3607408Sgblack@eecs.umich.edu            tc->getITBPtr()->flushAsid(bits(newVal, 7,0));
3617408Sgblack@eecs.umich.edu            tc->getDTBPtr()->flushAsid(bits(newVal, 7,0));
3627408Sgblack@eecs.umich.edu            return;
3637408Sgblack@eecs.umich.edu          case MISCREG_TLBIMVAAIS:
3647408Sgblack@eecs.umich.edu          case MISCREG_TLBIMVAA:
3657408Sgblack@eecs.umich.edu            warn("Need to flush all TLBs in MP\n");
3667408Sgblack@eecs.umich.edu            tc->getITBPtr()->flushMva(mbits(newVal, 31,12));
3677408Sgblack@eecs.umich.edu            tc->getDTBPtr()->flushMva(mbits(newVal, 31,12));
3687408Sgblack@eecs.umich.edu            return;
3697408Sgblack@eecs.umich.edu          case MISCREG_ITLBIMVA:
3707408Sgblack@eecs.umich.edu            tc->getITBPtr()->flushMvaAsid(mbits(newVal, 31, 12),
3717408Sgblack@eecs.umich.edu                    bits(newVal, 7,0));
3727408Sgblack@eecs.umich.edu            return;
3737408Sgblack@eecs.umich.edu          case MISCREG_DTLBIMVA:
3747408Sgblack@eecs.umich.edu            tc->getDTBPtr()->flushMvaAsid(mbits(newVal, 31, 12),
3757408Sgblack@eecs.umich.edu                    bits(newVal, 7,0));
3767408Sgblack@eecs.umich.edu            return;
3777408Sgblack@eecs.umich.edu          case MISCREG_ITLBIASID:
3787408Sgblack@eecs.umich.edu            tc->getITBPtr()->flushAsid(bits(newVal, 7,0));
3797408Sgblack@eecs.umich.edu            return;
3807408Sgblack@eecs.umich.edu          case MISCREG_DTLBIASID:
3817408Sgblack@eecs.umich.edu            tc->getDTBPtr()->flushAsid(bits(newVal, 7,0));
3827405SAli.Saidi@ARM.com            return;
3837583SAli.Saidi@arm.com          case MISCREG_ACTLR:
3847583SAli.Saidi@arm.com            warn("Not doing anything for write of miscreg ACTLR\n");
3857583SAli.Saidi@arm.com            break;
3867583SAli.Saidi@arm.com          case MISCREG_PMCR:
3877583SAli.Saidi@arm.com          case MISCREG_PMCCNTR:
3887583SAli.Saidi@arm.com          case MISCREG_PMSELR:
3897583SAli.Saidi@arm.com            warn("Not doing anything for write to miscreg %s\n",
3907583SAli.Saidi@arm.com                    miscRegName[misc_reg]);
3917583SAli.Saidi@arm.com            break;
3927436Sdam.sunwoo@arm.com          case MISCREG_V2PCWPR:
3937436Sdam.sunwoo@arm.com          case MISCREG_V2PCWPW:
3947436Sdam.sunwoo@arm.com          case MISCREG_V2PCWUR:
3957436Sdam.sunwoo@arm.com          case MISCREG_V2PCWUW:
3967436Sdam.sunwoo@arm.com          case MISCREG_V2POWPR:
3977436Sdam.sunwoo@arm.com          case MISCREG_V2POWPW:
3987436Sdam.sunwoo@arm.com          case MISCREG_V2POWUR:
3997436Sdam.sunwoo@arm.com          case MISCREG_V2POWUW:
4007436Sdam.sunwoo@arm.com            {
4017436Sdam.sunwoo@arm.com              RequestPtr req = new Request;
4027436Sdam.sunwoo@arm.com              unsigned flags;
4037436Sdam.sunwoo@arm.com              BaseTLB::Mode mode;
4047436Sdam.sunwoo@arm.com              Fault fault;
4057436Sdam.sunwoo@arm.com              switch(misc_reg) {
4067436Sdam.sunwoo@arm.com                  case MISCREG_V2PCWPR:
4077436Sdam.sunwoo@arm.com                      flags = TLB::MustBeOne;
4087436Sdam.sunwoo@arm.com                      mode = BaseTLB::Read;
4097436Sdam.sunwoo@arm.com                      break;
4107436Sdam.sunwoo@arm.com                  case MISCREG_V2PCWPW:
4117436Sdam.sunwoo@arm.com                      flags = TLB::MustBeOne;
4127436Sdam.sunwoo@arm.com                      mode = BaseTLB::Write;
4137436Sdam.sunwoo@arm.com                      break;
4147436Sdam.sunwoo@arm.com                  case MISCREG_V2PCWUR:
4157436Sdam.sunwoo@arm.com                      flags = TLB::MustBeOne | TLB::UserMode;
4167436Sdam.sunwoo@arm.com                      mode = BaseTLB::Read;
4177436Sdam.sunwoo@arm.com                      break;
4187436Sdam.sunwoo@arm.com                  case MISCREG_V2PCWUW:
4197436Sdam.sunwoo@arm.com                      flags = TLB::MustBeOne | TLB::UserMode;
4207436Sdam.sunwoo@arm.com                      mode = BaseTLB::Write;
4217436Sdam.sunwoo@arm.com                      break;
4227442Ssaidi@eecs.umich.edu                  default:
4237436Sdam.sunwoo@arm.com                      panic("Security Extensions not implemented!");
4247436Sdam.sunwoo@arm.com              }
4257436Sdam.sunwoo@arm.com              req->setVirt(0, val, 1, flags, tc->readPC());
4267436Sdam.sunwoo@arm.com              fault = tc->getDTBPtr()->translateAtomic(req, tc, mode);
4277436Sdam.sunwoo@arm.com              if (fault == NoFault) {
4287436Sdam.sunwoo@arm.com                  miscRegs[MISCREG_PAR] =
4297436Sdam.sunwoo@arm.com                      (req->getPaddr() & 0xfffff000) |
4307436Sdam.sunwoo@arm.com                      (tc->getDTBPtr()->getAttr() );
4317436Sdam.sunwoo@arm.com                  DPRINTF(MiscRegs,
4327436Sdam.sunwoo@arm.com                          "MISCREG: Translated addr 0x%08x: PAR: 0x%08x\n",
4337436Sdam.sunwoo@arm.com                          val, miscRegs[MISCREG_PAR]);
4347436Sdam.sunwoo@arm.com              }
4357436Sdam.sunwoo@arm.com              else {
4367436Sdam.sunwoo@arm.com                  // Set fault bit and FSR
4377436Sdam.sunwoo@arm.com                  FSR fsr = miscRegs[MISCREG_DFSR];
4387436Sdam.sunwoo@arm.com                  miscRegs[MISCREG_PAR] =
4397436Sdam.sunwoo@arm.com                      (fsr.ext << 6) |
4407436Sdam.sunwoo@arm.com                      (fsr.fsHigh << 5) |
4417436Sdam.sunwoo@arm.com                      (fsr.fsLow << 1) |
4427436Sdam.sunwoo@arm.com                      0x1; // F bit
4437436Sdam.sunwoo@arm.com              }
4447436Sdam.sunwoo@arm.com              return;
4457436Sdam.sunwoo@arm.com            }
4467405SAli.Saidi@ARM.com        }
4477405SAli.Saidi@ARM.com    }
4487405SAli.Saidi@ARM.com    setMiscRegNoEffect(misc_reg, newVal);
4497405SAli.Saidi@ARM.com}
4507405SAli.Saidi@ARM.com
4517405SAli.Saidi@ARM.com}
452