faults.cc revision 9551
16019Shines@cs.fsu.edu/*
27093Sgblack@eecs.umich.edu * Copyright (c) 2010 ARM Limited
37093Sgblack@eecs.umich.edu * All rights reserved
47093Sgblack@eecs.umich.edu *
57093Sgblack@eecs.umich.edu * The license below extends only to copyright in the software and shall
67093Sgblack@eecs.umich.edu * not be construed as granting a license to any other intellectual
77093Sgblack@eecs.umich.edu * property including but not limited to intellectual property relating
87093Sgblack@eecs.umich.edu * to a hardware implementation of the functionality of the software
97093Sgblack@eecs.umich.edu * licensed hereunder.  You may use the software subject to the license
107093Sgblack@eecs.umich.edu * terms below provided that you ensure that this notice is replicated
117093Sgblack@eecs.umich.edu * unmodified and in its entirety in all distributions of the software,
127093Sgblack@eecs.umich.edu * modified or unmodified, in source code or in binary form.
137093Sgblack@eecs.umich.edu *
146019Shines@cs.fsu.edu * Copyright (c) 2003-2005 The Regents of The University of Michigan
156019Shines@cs.fsu.edu * Copyright (c) 2007-2008 The Florida State University
166019Shines@cs.fsu.edu * All rights reserved.
176019Shines@cs.fsu.edu *
186019Shines@cs.fsu.edu * Redistribution and use in source and binary forms, with or without
196019Shines@cs.fsu.edu * modification, are permitted provided that the following conditions are
206019Shines@cs.fsu.edu * met: redistributions of source code must retain the above copyright
216019Shines@cs.fsu.edu * notice, this list of conditions and the following disclaimer;
226019Shines@cs.fsu.edu * redistributions in binary form must reproduce the above copyright
236019Shines@cs.fsu.edu * notice, this list of conditions and the following disclaimer in the
246019Shines@cs.fsu.edu * documentation and/or other materials provided with the distribution;
256019Shines@cs.fsu.edu * neither the name of the copyright holders nor the names of its
266019Shines@cs.fsu.edu * contributors may be used to endorse or promote products derived from
276019Shines@cs.fsu.edu * this software without specific prior written permission.
286019Shines@cs.fsu.edu *
296019Shines@cs.fsu.edu * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
306019Shines@cs.fsu.edu * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
316019Shines@cs.fsu.edu * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
326019Shines@cs.fsu.edu * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
336019Shines@cs.fsu.edu * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
346019Shines@cs.fsu.edu * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
356019Shines@cs.fsu.edu * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
366019Shines@cs.fsu.edu * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
376019Shines@cs.fsu.edu * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
386019Shines@cs.fsu.edu * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
396019Shines@cs.fsu.edu * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
406019Shines@cs.fsu.edu *
416735Sgblack@eecs.umich.edu * Authors: Ali Saidi
426735Sgblack@eecs.umich.edu *          Gabe Black
436019Shines@cs.fsu.edu */
446019Shines@cs.fsu.edu
456019Shines@cs.fsu.edu#include "arch/arm/faults.hh"
468229Snate@binkert.org#include "base/trace.hh"
478229Snate@binkert.org#include "cpu/base.hh"
486019Shines@cs.fsu.edu#include "cpu/thread_context.hh"
498232Snate@binkert.org#include "debug/Faults.hh"
508782Sgblack@eecs.umich.edu#include "sim/full_system.hh"
516019Shines@cs.fsu.edu
526019Shines@cs.fsu.edunamespace ArmISA
536019Shines@cs.fsu.edu{
546019Shines@cs.fsu.edu
557362Sgblack@eecs.umich.edutemplate<> ArmFault::FaultVals ArmFaultVals<Reset>::vals =
569551Sandreas.hansson@arm.com{"reset", 0x00, MODE_SVC, 0, 0, true, true, FaultStat()};
576019Shines@cs.fsu.edu
587362Sgblack@eecs.umich.edutemplate<> ArmFault::FaultVals ArmFaultVals<UndefinedInstruction>::vals =
599551Sandreas.hansson@arm.com{"Undefined Instruction", 0x04, MODE_UNDEFINED, 4 ,2, false, false,
609551Sandreas.hansson@arm.com FaultStat()} ;
616019Shines@cs.fsu.edu
627362Sgblack@eecs.umich.edutemplate<> ArmFault::FaultVals ArmFaultVals<SupervisorCall>::vals =
639551Sandreas.hansson@arm.com{"Supervisor Call", 0x08, MODE_SVC, 4, 2, false, false, FaultStat()};
646019Shines@cs.fsu.edu
657362Sgblack@eecs.umich.edutemplate<> ArmFault::FaultVals ArmFaultVals<PrefetchAbort>::vals =
669551Sandreas.hansson@arm.com{"Prefetch Abort", 0x0C, MODE_ABORT, 4, 4, true, false, FaultStat()};
676019Shines@cs.fsu.edu
687362Sgblack@eecs.umich.edutemplate<> ArmFault::FaultVals ArmFaultVals<DataAbort>::vals =
699551Sandreas.hansson@arm.com{"Data Abort", 0x10, MODE_ABORT, 8, 8, true, false, FaultStat()};
706019Shines@cs.fsu.edu
717362Sgblack@eecs.umich.edutemplate<> ArmFault::FaultVals ArmFaultVals<Interrupt>::vals =
729551Sandreas.hansson@arm.com{"IRQ", 0x18, MODE_IRQ, 4, 4, true, false, FaultStat()};
736019Shines@cs.fsu.edu
747362Sgblack@eecs.umich.edutemplate<> ArmFault::FaultVals ArmFaultVals<FastInterrupt>::vals =
759551Sandreas.hansson@arm.com{"FIQ", 0x1C, MODE_FIQ, 4, 4, true, true, FaultStat()};
766019Shines@cs.fsu.edu
777652Sminkyu.jeong@arm.comtemplate<> ArmFault::FaultVals ArmFaultVals<FlushPipe>::vals =
789551Sandreas.hansson@arm.com{"Pipe Flush", 0x00, MODE_SVC, 0, 0, true, true, FaultStat()}; // dummy values
797652Sminkyu.jeong@arm.com
808518Sgeoffrey.blake@arm.comtemplate<> ArmFault::FaultVals ArmFaultVals<ArmSev>::vals =
819551Sandreas.hansson@arm.com{"ArmSev Flush", 0x00, MODE_SVC, 0, 0, true, true, FaultStat()}; // dummy values
826735Sgblack@eecs.umich.eduAddr
837362Sgblack@eecs.umich.eduArmFault::getVector(ThreadContext *tc)
846735Sgblack@eecs.umich.edu{
856735Sgblack@eecs.umich.edu    // ARM ARM B1-3
866019Shines@cs.fsu.edu
876735Sgblack@eecs.umich.edu    SCTLR sctlr = tc->readMiscReg(MISCREG_SCTLR);
887400SAli.Saidi@ARM.com
896735Sgblack@eecs.umich.edu    // panic if SCTLR.VE because I have no idea what to do with vectored
906735Sgblack@eecs.umich.edu    // interrupts
916735Sgblack@eecs.umich.edu    assert(!sctlr.ve);
927400SAli.Saidi@ARM.com
936735Sgblack@eecs.umich.edu    if (!sctlr.v)
946735Sgblack@eecs.umich.edu        return offset();
956735Sgblack@eecs.umich.edu    return offset() + HighVecs;
966019Shines@cs.fsu.edu
976019Shines@cs.fsu.edu}
986019Shines@cs.fsu.edu
996735Sgblack@eecs.umich.eduvoid
1007678Sgblack@eecs.umich.eduArmFault::invoke(ThreadContext *tc, StaticInstPtr inst)
1016019Shines@cs.fsu.edu{
1026735Sgblack@eecs.umich.edu    // ARM ARM B1.6.3
1036735Sgblack@eecs.umich.edu    FaultBase::invoke(tc);
1048782Sgblack@eecs.umich.edu    if (!FullSystem)
1058782Sgblack@eecs.umich.edu        return;
1066735Sgblack@eecs.umich.edu    countStat()++;
1076019Shines@cs.fsu.edu
1086735Sgblack@eecs.umich.edu    SCTLR sctlr = tc->readMiscReg(MISCREG_SCTLR);
1096735Sgblack@eecs.umich.edu    CPSR cpsr = tc->readMiscReg(MISCREG_CPSR);
1108303SAli.Saidi@ARM.com    CPSR saved_cpsr = tc->readMiscReg(MISCREG_CPSR);
1118303SAli.Saidi@ARM.com    saved_cpsr.nz = tc->readIntReg(INTREG_CONDCODES_NZ);
1128303SAli.Saidi@ARM.com    saved_cpsr.c = tc->readIntReg(INTREG_CONDCODES_C);
1138303SAli.Saidi@ARM.com    saved_cpsr.v = tc->readIntReg(INTREG_CONDCODES_V);
1148303SAli.Saidi@ARM.com    saved_cpsr.ge = tc->readIntReg(INTREG_CONDCODES_GE);
1158303SAli.Saidi@ARM.com
1167720Sgblack@eecs.umich.edu    Addr curPc M5_VAR_USED = tc->pcState().pc();
1178205SAli.Saidi@ARM.com    ITSTATE it = tc->pcState().itstate();
1188205SAli.Saidi@ARM.com    saved_cpsr.it2 = it.top6;
1198205SAli.Saidi@ARM.com    saved_cpsr.it1 = it.bottom2;
1206735Sgblack@eecs.umich.edu
1216735Sgblack@eecs.umich.edu    cpsr.mode = nextMode();
1226735Sgblack@eecs.umich.edu    cpsr.it1 = cpsr.it2 = 0;
1236735Sgblack@eecs.umich.edu    cpsr.j = 0;
1246735Sgblack@eecs.umich.edu
1257093Sgblack@eecs.umich.edu    cpsr.t = sctlr.te;
1266735Sgblack@eecs.umich.edu    cpsr.a = cpsr.a | abortDisable();
1276735Sgblack@eecs.umich.edu    cpsr.f = cpsr.f | fiqDisable();
1286735Sgblack@eecs.umich.edu    cpsr.i = 1;
1297302Sgblack@eecs.umich.edu    cpsr.e = sctlr.ee;
1306735Sgblack@eecs.umich.edu    tc->setMiscReg(MISCREG_CPSR, cpsr);
1318518Sgeoffrey.blake@arm.com    // Make sure mailbox sets to one always
1328518Sgeoffrey.blake@arm.com    tc->setMiscReg(MISCREG_SEV_MAILBOX, 1);
1337720Sgblack@eecs.umich.edu    tc->setIntReg(INTREG_LR, curPc +
1346735Sgblack@eecs.umich.edu            (saved_cpsr.t ? thumbPcOffset() : armPcOffset()));
1356735Sgblack@eecs.umich.edu
1366735Sgblack@eecs.umich.edu    switch (nextMode()) {
1376735Sgblack@eecs.umich.edu      case MODE_FIQ:
1386735Sgblack@eecs.umich.edu        tc->setMiscReg(MISCREG_SPSR_FIQ, saved_cpsr);
1396735Sgblack@eecs.umich.edu        break;
1406735Sgblack@eecs.umich.edu      case MODE_IRQ:
1416735Sgblack@eecs.umich.edu        tc->setMiscReg(MISCREG_SPSR_IRQ, saved_cpsr);
1426735Sgblack@eecs.umich.edu        break;
1436735Sgblack@eecs.umich.edu      case MODE_SVC:
1446735Sgblack@eecs.umich.edu        tc->setMiscReg(MISCREG_SPSR_SVC, saved_cpsr);
1456735Sgblack@eecs.umich.edu        break;
1466735Sgblack@eecs.umich.edu      case MODE_UNDEFINED:
1476735Sgblack@eecs.umich.edu        tc->setMiscReg(MISCREG_SPSR_UND, saved_cpsr);
1486735Sgblack@eecs.umich.edu        break;
1496735Sgblack@eecs.umich.edu      case MODE_ABORT:
1506735Sgblack@eecs.umich.edu        tc->setMiscReg(MISCREG_SPSR_ABT, saved_cpsr);
1516735Sgblack@eecs.umich.edu        break;
1526735Sgblack@eecs.umich.edu      default:
1536735Sgblack@eecs.umich.edu        panic("unknown Mode\n");
1547093Sgblack@eecs.umich.edu    }
1557093Sgblack@eecs.umich.edu
1567720Sgblack@eecs.umich.edu    Addr newPc = getVector(tc);
1577585SAli.Saidi@arm.com    DPRINTF(Faults, "Invoking Fault:%s cpsr:%#x PC:%#x lr:%#x newVec: %#x\n",
1587720Sgblack@eecs.umich.edu            name(), cpsr, curPc, tc->readIntReg(INTREG_LR), newPc);
1597720Sgblack@eecs.umich.edu    PCState pc(newPc);
1607720Sgblack@eecs.umich.edu    pc.thumb(cpsr.t);
1617720Sgblack@eecs.umich.edu    pc.nextThumb(pc.thumb());
1627720Sgblack@eecs.umich.edu    pc.jazelle(cpsr.j);
1637720Sgblack@eecs.umich.edu    pc.nextJazelle(pc.jazelle());
1647720Sgblack@eecs.umich.edu    tc->pcState(pc);
1656019Shines@cs.fsu.edu}
1667189Sgblack@eecs.umich.edu
1677400SAli.Saidi@ARM.comvoid
1687678Sgblack@eecs.umich.eduReset::invoke(ThreadContext *tc, StaticInstPtr inst)
1697400SAli.Saidi@ARM.com{
1708782Sgblack@eecs.umich.edu    if (FullSystem) {
1718782Sgblack@eecs.umich.edu        tc->getCpuPtr()->clearInterrupts();
1728782Sgblack@eecs.umich.edu        tc->clearArchRegs();
1738782Sgblack@eecs.umich.edu    }
1748205SAli.Saidi@ARM.com    ArmFault::invoke(tc, inst);
1757400SAli.Saidi@ARM.com}
1767400SAli.Saidi@ARM.com
1777189Sgblack@eecs.umich.eduvoid
1787678Sgblack@eecs.umich.eduUndefinedInstruction::invoke(ThreadContext *tc, StaticInstPtr inst)
1797189Sgblack@eecs.umich.edu{
1808782Sgblack@eecs.umich.edu    if (FullSystem) {
1818782Sgblack@eecs.umich.edu        ArmFault::invoke(tc, inst);
1828806Sgblack@eecs.umich.edu        return;
1838806Sgblack@eecs.umich.edu    }
1848806Sgblack@eecs.umich.edu
1858806Sgblack@eecs.umich.edu    // If the mnemonic isn't defined this has to be an unknown instruction.
1868806Sgblack@eecs.umich.edu    assert(unknown || mnemonic != NULL);
1878806Sgblack@eecs.umich.edu    if (disabled) {
1888806Sgblack@eecs.umich.edu        panic("Attempted to execute disabled instruction "
1898806Sgblack@eecs.umich.edu                "'%s' (inst 0x%08x)", mnemonic, machInst);
1908806Sgblack@eecs.umich.edu    } else if (unknown) {
1918806Sgblack@eecs.umich.edu        panic("Attempted to execute unknown instruction (inst 0x%08x)",
1928806Sgblack@eecs.umich.edu              machInst);
1937189Sgblack@eecs.umich.edu    } else {
1948806Sgblack@eecs.umich.edu        panic("Attempted to execute unimplemented instruction "
1958806Sgblack@eecs.umich.edu                "'%s' (inst 0x%08x)", mnemonic, machInst);
1967189Sgblack@eecs.umich.edu    }
1977189Sgblack@eecs.umich.edu}
1987189Sgblack@eecs.umich.edu
1997197Sgblack@eecs.umich.eduvoid
2007678Sgblack@eecs.umich.eduSupervisorCall::invoke(ThreadContext *tc, StaticInstPtr inst)
2017197Sgblack@eecs.umich.edu{
2028782Sgblack@eecs.umich.edu    if (FullSystem) {
2038782Sgblack@eecs.umich.edu        ArmFault::invoke(tc, inst);
2048806Sgblack@eecs.umich.edu        return;
2058806Sgblack@eecs.umich.edu    }
2067197Sgblack@eecs.umich.edu
2078806Sgblack@eecs.umich.edu    // As of now, there isn't a 32 bit thumb version of this instruction.
2088806Sgblack@eecs.umich.edu    assert(!machInst.bigThumb);
2098806Sgblack@eecs.umich.edu    uint32_t callNum;
2108806Sgblack@eecs.umich.edu    callNum = tc->readIntReg(INTREG_R7);
2118806Sgblack@eecs.umich.edu    tc->syscall(callNum);
2128806Sgblack@eecs.umich.edu
2138806Sgblack@eecs.umich.edu    // Advance the PC since that won't happen automatically.
2148806Sgblack@eecs.umich.edu    PCState pc = tc->pcState();
2158806Sgblack@eecs.umich.edu    assert(inst);
2168806Sgblack@eecs.umich.edu    inst->advancePC(pc);
2178806Sgblack@eecs.umich.edu    tc->pcState(pc);
2187197Sgblack@eecs.umich.edu}
2197197Sgblack@eecs.umich.edu
2207362Sgblack@eecs.umich.edutemplate<class T>
2217362Sgblack@eecs.umich.eduvoid
2227678Sgblack@eecs.umich.eduAbortFault<T>::invoke(ThreadContext *tc, StaticInstPtr inst)
2237362Sgblack@eecs.umich.edu{
2248205SAli.Saidi@ARM.com    ArmFaultVals<T>::invoke(tc, inst);
2257362Sgblack@eecs.umich.edu    FSR fsr = 0;
2267362Sgblack@eecs.umich.edu    fsr.fsLow = bits(status, 3, 0);
2277362Sgblack@eecs.umich.edu    fsr.fsHigh = bits(status, 4);
2287362Sgblack@eecs.umich.edu    fsr.domain = domain;
2297362Sgblack@eecs.umich.edu    fsr.wnr = (write ? 1 : 0);
2307362Sgblack@eecs.umich.edu    fsr.ext = 0;
2317362Sgblack@eecs.umich.edu    tc->setMiscReg(T::FsrIndex, fsr);
2327362Sgblack@eecs.umich.edu    tc->setMiscReg(T::FarIndex, faultAddr);
2338314Sgeoffrey.blake@arm.com
2348314Sgeoffrey.blake@arm.com    DPRINTF(Faults, "Abort Fault fsr=%#x faultAddr=%#x\n", fsr, faultAddr);
2357362Sgblack@eecs.umich.edu}
2367362Sgblack@eecs.umich.edu
2377652Sminkyu.jeong@arm.comvoid
2387678Sgblack@eecs.umich.eduFlushPipe::invoke(ThreadContext *tc, StaticInstPtr inst) {
2397652Sminkyu.jeong@arm.com    DPRINTF(Faults, "Invoking FlushPipe Fault\n");
2407652Sminkyu.jeong@arm.com
2417652Sminkyu.jeong@arm.com    // Set the PC to the next instruction of the faulting instruction.
2427652Sminkyu.jeong@arm.com    // Net effect is simply squashing all instructions behind and
2437652Sminkyu.jeong@arm.com    // start refetching from the next instruction.
2447720Sgblack@eecs.umich.edu    PCState pc = tc->pcState();
2457720Sgblack@eecs.umich.edu    assert(inst);
2467720Sgblack@eecs.umich.edu    inst->advancePC(pc);
2477720Sgblack@eecs.umich.edu    tc->pcState(pc);
2487652Sminkyu.jeong@arm.com}
2497652Sminkyu.jeong@arm.com
2507678Sgblack@eecs.umich.edutemplate void AbortFault<PrefetchAbort>::invoke(ThreadContext *tc,
2517678Sgblack@eecs.umich.edu                                                StaticInstPtr inst);
2527678Sgblack@eecs.umich.edutemplate void AbortFault<DataAbort>::invoke(ThreadContext *tc,
2537678Sgblack@eecs.umich.edu                                            StaticInstPtr inst);
2547362Sgblack@eecs.umich.edu
2558518Sgeoffrey.blake@arm.comvoid
2568518Sgeoffrey.blake@arm.comArmSev::invoke(ThreadContext *tc, StaticInstPtr inst) {
2578518Sgeoffrey.blake@arm.com    DPRINTF(Faults, "Invoking ArmSev Fault\n");
2588806Sgblack@eecs.umich.edu    if (!FullSystem)
2598806Sgblack@eecs.umich.edu        return;
2608806Sgblack@eecs.umich.edu
2618806Sgblack@eecs.umich.edu    // Set sev_mailbox to 1, clear the pending interrupt from remote
2628806Sgblack@eecs.umich.edu    // SEV execution and let pipeline continue as pcState is still
2638806Sgblack@eecs.umich.edu    // valid.
2648806Sgblack@eecs.umich.edu    tc->setMiscReg(MISCREG_SEV_MAILBOX, 1);
2658806Sgblack@eecs.umich.edu    tc->getCpuPtr()->clearInterrupt(INT_SEV, 0);
2668518Sgeoffrey.blake@arm.com}
2678518Sgeoffrey.blake@arm.com
2686735Sgblack@eecs.umich.edu// return via SUBS pc, lr, xxx; rfe, movs, ldm
2696019Shines@cs.fsu.edu
2706019Shines@cs.fsu.edu} // namespace ArmISA
271