faults.cc revision 8778
16019Shines@cs.fsu.edu/*
27093Sgblack@eecs.umich.edu * Copyright (c) 2010 ARM Limited
37093Sgblack@eecs.umich.edu * All rights reserved
47093Sgblack@eecs.umich.edu *
57093Sgblack@eecs.umich.edu * The license below extends only to copyright in the software and shall
67093Sgblack@eecs.umich.edu * not be construed as granting a license to any other intellectual
77093Sgblack@eecs.umich.edu * property including but not limited to intellectual property relating
87093Sgblack@eecs.umich.edu * to a hardware implementation of the functionality of the software
97093Sgblack@eecs.umich.edu * licensed hereunder.  You may use the software subject to the license
107093Sgblack@eecs.umich.edu * terms below provided that you ensure that this notice is replicated
117093Sgblack@eecs.umich.edu * unmodified and in its entirety in all distributions of the software,
127093Sgblack@eecs.umich.edu * modified or unmodified, in source code or in binary form.
137093Sgblack@eecs.umich.edu *
146019Shines@cs.fsu.edu * Copyright (c) 2003-2005 The Regents of The University of Michigan
156019Shines@cs.fsu.edu * Copyright (c) 2007-2008 The Florida State University
166019Shines@cs.fsu.edu * All rights reserved.
176019Shines@cs.fsu.edu *
186019Shines@cs.fsu.edu * Redistribution and use in source and binary forms, with or without
196019Shines@cs.fsu.edu * modification, are permitted provided that the following conditions are
206019Shines@cs.fsu.edu * met: redistributions of source code must retain the above copyright
216019Shines@cs.fsu.edu * notice, this list of conditions and the following disclaimer;
226019Shines@cs.fsu.edu * redistributions in binary form must reproduce the above copyright
236019Shines@cs.fsu.edu * notice, this list of conditions and the following disclaimer in the
246019Shines@cs.fsu.edu * documentation and/or other materials provided with the distribution;
256019Shines@cs.fsu.edu * neither the name of the copyright holders nor the names of its
266019Shines@cs.fsu.edu * contributors may be used to endorse or promote products derived from
276019Shines@cs.fsu.edu * this software without specific prior written permission.
286019Shines@cs.fsu.edu *
296019Shines@cs.fsu.edu * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
306019Shines@cs.fsu.edu * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
316019Shines@cs.fsu.edu * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
326019Shines@cs.fsu.edu * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
336019Shines@cs.fsu.edu * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
346019Shines@cs.fsu.edu * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
356019Shines@cs.fsu.edu * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
366019Shines@cs.fsu.edu * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
376019Shines@cs.fsu.edu * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
386019Shines@cs.fsu.edu * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
396019Shines@cs.fsu.edu * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
406019Shines@cs.fsu.edu *
416735Sgblack@eecs.umich.edu * Authors: Ali Saidi
426735Sgblack@eecs.umich.edu *          Gabe Black
436019Shines@cs.fsu.edu */
446019Shines@cs.fsu.edu
456019Shines@cs.fsu.edu#include "arch/arm/faults.hh"
468229Snate@binkert.org#include "base/trace.hh"
478229Snate@binkert.org#include "cpu/base.hh"
486019Shines@cs.fsu.edu#include "cpu/thread_context.hh"
498232Snate@binkert.org#include "debug/Faults.hh"
506019Shines@cs.fsu.edu
516019Shines@cs.fsu.edunamespace ArmISA
526019Shines@cs.fsu.edu{
536019Shines@cs.fsu.edu
547362Sgblack@eecs.umich.edutemplate<> ArmFault::FaultVals ArmFaultVals<Reset>::vals =
556735Sgblack@eecs.umich.edu    {"reset", 0x00, MODE_SVC, 0, 0, true, true};
566019Shines@cs.fsu.edu
577362Sgblack@eecs.umich.edutemplate<> ArmFault::FaultVals ArmFaultVals<UndefinedInstruction>::vals =
586735Sgblack@eecs.umich.edu    {"Undefined Instruction", 0x04, MODE_UNDEFINED, 4 ,2, false, false} ;
596019Shines@cs.fsu.edu
607362Sgblack@eecs.umich.edutemplate<> ArmFault::FaultVals ArmFaultVals<SupervisorCall>::vals =
616735Sgblack@eecs.umich.edu    {"Supervisor Call", 0x08, MODE_SVC, 4, 2, false, false};
626019Shines@cs.fsu.edu
637362Sgblack@eecs.umich.edutemplate<> ArmFault::FaultVals ArmFaultVals<PrefetchAbort>::vals =
646735Sgblack@eecs.umich.edu    {"Prefetch Abort", 0x0C, MODE_ABORT, 4, 4, true, false};
656019Shines@cs.fsu.edu
667362Sgblack@eecs.umich.edutemplate<> ArmFault::FaultVals ArmFaultVals<DataAbort>::vals =
676735Sgblack@eecs.umich.edu    {"Data Abort", 0x10, MODE_ABORT, 8, 8, true, false};
686019Shines@cs.fsu.edu
697362Sgblack@eecs.umich.edutemplate<> ArmFault::FaultVals ArmFaultVals<Interrupt>::vals =
706735Sgblack@eecs.umich.edu    {"IRQ", 0x18, MODE_IRQ, 4, 4, true, false};
716019Shines@cs.fsu.edu
727362Sgblack@eecs.umich.edutemplate<> ArmFault::FaultVals ArmFaultVals<FastInterrupt>::vals =
736735Sgblack@eecs.umich.edu    {"FIQ", 0x1C, MODE_FIQ, 4, 4, true, true};
746019Shines@cs.fsu.edu
757652Sminkyu.jeong@arm.comtemplate<> ArmFault::FaultVals ArmFaultVals<FlushPipe>::vals =
767652Sminkyu.jeong@arm.com    {"Pipe Flush", 0x00, MODE_SVC, 0, 0, true, true}; // some dummy values
777652Sminkyu.jeong@arm.com
788518Sgeoffrey.blake@arm.comtemplate<> ArmFault::FaultVals ArmFaultVals<ArmSev>::vals =
798518Sgeoffrey.blake@arm.com    {"ArmSev Flush", 0x00, MODE_SVC, 0, 0, true, true}; // some dummy values
806735Sgblack@eecs.umich.eduAddr
817362Sgblack@eecs.umich.eduArmFault::getVector(ThreadContext *tc)
826735Sgblack@eecs.umich.edu{
836735Sgblack@eecs.umich.edu    // ARM ARM B1-3
846019Shines@cs.fsu.edu
856735Sgblack@eecs.umich.edu    SCTLR sctlr = tc->readMiscReg(MISCREG_SCTLR);
867400SAli.Saidi@ARM.com
876735Sgblack@eecs.umich.edu    // panic if SCTLR.VE because I have no idea what to do with vectored
886735Sgblack@eecs.umich.edu    // interrupts
896735Sgblack@eecs.umich.edu    assert(!sctlr.ve);
907400SAli.Saidi@ARM.com
916735Sgblack@eecs.umich.edu    if (!sctlr.v)
926735Sgblack@eecs.umich.edu        return offset();
936735Sgblack@eecs.umich.edu    return offset() + HighVecs;
946019Shines@cs.fsu.edu
956019Shines@cs.fsu.edu}
966019Shines@cs.fsu.edu
976735Sgblack@eecs.umich.edu#if FULL_SYSTEM
986735Sgblack@eecs.umich.edu
996735Sgblack@eecs.umich.eduvoid
1007678Sgblack@eecs.umich.eduArmFault::invoke(ThreadContext *tc, StaticInstPtr inst)
1016019Shines@cs.fsu.edu{
1026735Sgblack@eecs.umich.edu    // ARM ARM B1.6.3
1036735Sgblack@eecs.umich.edu    FaultBase::invoke(tc);
1046735Sgblack@eecs.umich.edu    countStat()++;
1056019Shines@cs.fsu.edu
1066735Sgblack@eecs.umich.edu    SCTLR sctlr = tc->readMiscReg(MISCREG_SCTLR);
1076735Sgblack@eecs.umich.edu    CPSR cpsr = tc->readMiscReg(MISCREG_CPSR);
1088303SAli.Saidi@ARM.com    CPSR saved_cpsr = tc->readMiscReg(MISCREG_CPSR);
1098303SAli.Saidi@ARM.com    saved_cpsr.nz = tc->readIntReg(INTREG_CONDCODES_NZ);
1108303SAli.Saidi@ARM.com    saved_cpsr.c = tc->readIntReg(INTREG_CONDCODES_C);
1118303SAli.Saidi@ARM.com    saved_cpsr.v = tc->readIntReg(INTREG_CONDCODES_V);
1128303SAli.Saidi@ARM.com    saved_cpsr.ge = tc->readIntReg(INTREG_CONDCODES_GE);
1138303SAli.Saidi@ARM.com
1147720Sgblack@eecs.umich.edu    Addr curPc M5_VAR_USED = tc->pcState().pc();
1158205SAli.Saidi@ARM.com    ITSTATE it = tc->pcState().itstate();
1168205SAli.Saidi@ARM.com    saved_cpsr.it2 = it.top6;
1178205SAli.Saidi@ARM.com    saved_cpsr.it1 = it.bottom2;
1186735Sgblack@eecs.umich.edu
1196735Sgblack@eecs.umich.edu    cpsr.mode = nextMode();
1206735Sgblack@eecs.umich.edu    cpsr.it1 = cpsr.it2 = 0;
1216735Sgblack@eecs.umich.edu    cpsr.j = 0;
1226735Sgblack@eecs.umich.edu
1237093Sgblack@eecs.umich.edu    cpsr.t = sctlr.te;
1246735Sgblack@eecs.umich.edu    cpsr.a = cpsr.a | abortDisable();
1256735Sgblack@eecs.umich.edu    cpsr.f = cpsr.f | fiqDisable();
1266735Sgblack@eecs.umich.edu    cpsr.i = 1;
1277302Sgblack@eecs.umich.edu    cpsr.e = sctlr.ee;
1286735Sgblack@eecs.umich.edu    tc->setMiscReg(MISCREG_CPSR, cpsr);
1298518Sgeoffrey.blake@arm.com    // Make sure mailbox sets to one always
1308518Sgeoffrey.blake@arm.com    tc->setMiscReg(MISCREG_SEV_MAILBOX, 1);
1317720Sgblack@eecs.umich.edu    tc->setIntReg(INTREG_LR, curPc +
1326735Sgblack@eecs.umich.edu            (saved_cpsr.t ? thumbPcOffset() : armPcOffset()));
1336735Sgblack@eecs.umich.edu
1346735Sgblack@eecs.umich.edu    switch (nextMode()) {
1356735Sgblack@eecs.umich.edu      case MODE_FIQ:
1366735Sgblack@eecs.umich.edu        tc->setMiscReg(MISCREG_SPSR_FIQ, saved_cpsr);
1376735Sgblack@eecs.umich.edu        break;
1386735Sgblack@eecs.umich.edu      case MODE_IRQ:
1396735Sgblack@eecs.umich.edu        tc->setMiscReg(MISCREG_SPSR_IRQ, saved_cpsr);
1406735Sgblack@eecs.umich.edu        break;
1416735Sgblack@eecs.umich.edu      case MODE_SVC:
1426735Sgblack@eecs.umich.edu        tc->setMiscReg(MISCREG_SPSR_SVC, saved_cpsr);
1436735Sgblack@eecs.umich.edu        break;
1446735Sgblack@eecs.umich.edu      case MODE_UNDEFINED:
1456735Sgblack@eecs.umich.edu        tc->setMiscReg(MISCREG_SPSR_UND, saved_cpsr);
1466735Sgblack@eecs.umich.edu        break;
1476735Sgblack@eecs.umich.edu      case MODE_ABORT:
1486735Sgblack@eecs.umich.edu        tc->setMiscReg(MISCREG_SPSR_ABT, saved_cpsr);
1496735Sgblack@eecs.umich.edu        break;
1506735Sgblack@eecs.umich.edu      default:
1516735Sgblack@eecs.umich.edu        panic("unknown Mode\n");
1527093Sgblack@eecs.umich.edu    }
1537093Sgblack@eecs.umich.edu
1547720Sgblack@eecs.umich.edu    Addr newPc = getVector(tc);
1557585SAli.Saidi@arm.com    DPRINTF(Faults, "Invoking Fault:%s cpsr:%#x PC:%#x lr:%#x newVec: %#x\n",
1567720Sgblack@eecs.umich.edu            name(), cpsr, curPc, tc->readIntReg(INTREG_LR), newPc);
1577720Sgblack@eecs.umich.edu    PCState pc(newPc);
1587720Sgblack@eecs.umich.edu    pc.thumb(cpsr.t);
1597720Sgblack@eecs.umich.edu    pc.nextThumb(pc.thumb());
1607720Sgblack@eecs.umich.edu    pc.jazelle(cpsr.j);
1617720Sgblack@eecs.umich.edu    pc.nextJazelle(pc.jazelle());
1627720Sgblack@eecs.umich.edu    tc->pcState(pc);
1636019Shines@cs.fsu.edu}
1647189Sgblack@eecs.umich.edu
1657400SAli.Saidi@ARM.comvoid
1667678Sgblack@eecs.umich.eduReset::invoke(ThreadContext *tc, StaticInstPtr inst)
1677400SAli.Saidi@ARM.com{
1687400SAli.Saidi@ARM.com    tc->getCpuPtr()->clearInterrupts();
1697400SAli.Saidi@ARM.com    tc->clearArchRegs();
1708205SAli.Saidi@ARM.com    ArmFault::invoke(tc, inst);
1717400SAli.Saidi@ARM.com}
1727400SAli.Saidi@ARM.com
1737189Sgblack@eecs.umich.edu#else
1747189Sgblack@eecs.umich.edu
1757189Sgblack@eecs.umich.eduvoid
1767678Sgblack@eecs.umich.eduUndefinedInstruction::invoke(ThreadContext *tc, StaticInstPtr inst)
1777189Sgblack@eecs.umich.edu{
1787640Sgblack@eecs.umich.edu    // If the mnemonic isn't defined this has to be an unknown instruction.
1797189Sgblack@eecs.umich.edu    assert(unknown || mnemonic != NULL);
1807640Sgblack@eecs.umich.edu    if (disabled) {
1817640Sgblack@eecs.umich.edu        panic("Attempted to execute disabled instruction "
1827640Sgblack@eecs.umich.edu                "'%s' (inst 0x%08x)", mnemonic, machInst);
1837640Sgblack@eecs.umich.edu    } else if (unknown) {
1847426Sgblack@eecs.umich.edu        panic("Attempted to execute unknown instruction (inst 0x%08x)",
1857426Sgblack@eecs.umich.edu              machInst);
1867189Sgblack@eecs.umich.edu    } else {
1877426Sgblack@eecs.umich.edu        panic("Attempted to execute unimplemented instruction "
1887426Sgblack@eecs.umich.edu                "'%s' (inst 0x%08x)", mnemonic, machInst);
1897189Sgblack@eecs.umich.edu    }
1907189Sgblack@eecs.umich.edu}
1917189Sgblack@eecs.umich.edu
1927197Sgblack@eecs.umich.eduvoid
1937678Sgblack@eecs.umich.eduSupervisorCall::invoke(ThreadContext *tc, StaticInstPtr inst)
1947197Sgblack@eecs.umich.edu{
1957197Sgblack@eecs.umich.edu    // As of now, there isn't a 32 bit thumb version of this instruction.
1967197Sgblack@eecs.umich.edu    assert(!machInst.bigThumb);
1977197Sgblack@eecs.umich.edu    uint32_t callNum;
1988063SAli.Saidi@ARM.com    callNum = tc->readIntReg(INTREG_R7);
1997197Sgblack@eecs.umich.edu    tc->syscall(callNum);
2007197Sgblack@eecs.umich.edu
2017197Sgblack@eecs.umich.edu    // Advance the PC since that won't happen automatically.
2027720Sgblack@eecs.umich.edu    PCState pc = tc->pcState();
2037720Sgblack@eecs.umich.edu    assert(inst);
2047720Sgblack@eecs.umich.edu    inst->advancePC(pc);
2057720Sgblack@eecs.umich.edu    tc->pcState(pc);
2067197Sgblack@eecs.umich.edu}
2077197Sgblack@eecs.umich.edu
2086019Shines@cs.fsu.edu#endif // FULL_SYSTEM
2096019Shines@cs.fsu.edu
2107362Sgblack@eecs.umich.edutemplate<class T>
2117362Sgblack@eecs.umich.eduvoid
2127678Sgblack@eecs.umich.eduAbortFault<T>::invoke(ThreadContext *tc, StaticInstPtr inst)
2137362Sgblack@eecs.umich.edu{
2148205SAli.Saidi@ARM.com    ArmFaultVals<T>::invoke(tc, inst);
2157362Sgblack@eecs.umich.edu    FSR fsr = 0;
2167362Sgblack@eecs.umich.edu    fsr.fsLow = bits(status, 3, 0);
2177362Sgblack@eecs.umich.edu    fsr.fsHigh = bits(status, 4);
2187362Sgblack@eecs.umich.edu    fsr.domain = domain;
2197362Sgblack@eecs.umich.edu    fsr.wnr = (write ? 1 : 0);
2207362Sgblack@eecs.umich.edu    fsr.ext = 0;
2217362Sgblack@eecs.umich.edu    tc->setMiscReg(T::FsrIndex, fsr);
2227362Sgblack@eecs.umich.edu    tc->setMiscReg(T::FarIndex, faultAddr);
2238314Sgeoffrey.blake@arm.com
2248314Sgeoffrey.blake@arm.com    DPRINTF(Faults, "Abort Fault fsr=%#x faultAddr=%#x\n", fsr, faultAddr);
2257362Sgblack@eecs.umich.edu}
2267362Sgblack@eecs.umich.edu
2277652Sminkyu.jeong@arm.comvoid
2287678Sgblack@eecs.umich.eduFlushPipe::invoke(ThreadContext *tc, StaticInstPtr inst) {
2297652Sminkyu.jeong@arm.com    DPRINTF(Faults, "Invoking FlushPipe Fault\n");
2307652Sminkyu.jeong@arm.com
2317652Sminkyu.jeong@arm.com    // Set the PC to the next instruction of the faulting instruction.
2327652Sminkyu.jeong@arm.com    // Net effect is simply squashing all instructions behind and
2337652Sminkyu.jeong@arm.com    // start refetching from the next instruction.
2347720Sgblack@eecs.umich.edu    PCState pc = tc->pcState();
2357720Sgblack@eecs.umich.edu    assert(inst);
2367720Sgblack@eecs.umich.edu    inst->advancePC(pc);
2377720Sgblack@eecs.umich.edu    tc->pcState(pc);
2387652Sminkyu.jeong@arm.com}
2397652Sminkyu.jeong@arm.com
2407678Sgblack@eecs.umich.edutemplate void AbortFault<PrefetchAbort>::invoke(ThreadContext *tc,
2417678Sgblack@eecs.umich.edu                                                StaticInstPtr inst);
2427678Sgblack@eecs.umich.edutemplate void AbortFault<DataAbort>::invoke(ThreadContext *tc,
2437678Sgblack@eecs.umich.edu                                            StaticInstPtr inst);
2447362Sgblack@eecs.umich.edu
2458518Sgeoffrey.blake@arm.comvoid
2468518Sgeoffrey.blake@arm.comArmSev::invoke(ThreadContext *tc, StaticInstPtr inst) {
2478518Sgeoffrey.blake@arm.com    DPRINTF(Faults, "Invoking ArmSev Fault\n");
2488518Sgeoffrey.blake@arm.com#if FULL_SYSTEM
2498518Sgeoffrey.blake@arm.com    // Set sev_mailbox to 1, clear the pending interrupt from remote
2508518Sgeoffrey.blake@arm.com    // SEV execution and let pipeline continue as pcState is still
2518518Sgeoffrey.blake@arm.com    // valid.
2528518Sgeoffrey.blake@arm.com    tc->setMiscReg(MISCREG_SEV_MAILBOX, 1);
2538518Sgeoffrey.blake@arm.com    tc->getCpuPtr()->clearInterrupt(INT_SEV, 0);
2548518Sgeoffrey.blake@arm.com#endif
2558518Sgeoffrey.blake@arm.com}
2568518Sgeoffrey.blake@arm.com
2576735Sgblack@eecs.umich.edu// return via SUBS pc, lr, xxx; rfe, movs, ldm
2586019Shines@cs.fsu.edu
2596019Shines@cs.fsu.edu} // namespace ArmISA
260