ArmSystem.py revision 12525
112525Sandreas.sandberg@arm.com# Copyright (c) 2009, 2012-2013, 2015-2018 ARM Limited
26757SAli.Saidi@ARM.com# All rights reserved.
36757SAli.Saidi@ARM.com#
47585SAli.Saidi@arm.com# The license below extends only to copyright in the software and shall
57585SAli.Saidi@arm.com# not be construed as granting a license to any other intellectual
67585SAli.Saidi@arm.com# property including but not limited to intellectual property relating
77585SAli.Saidi@arm.com# to a hardware implementation of the functionality of the software
87585SAli.Saidi@arm.com# licensed hereunder.  You may use the software subject to the license
97585SAli.Saidi@arm.com# terms below provided that you ensure that this notice is replicated
107585SAli.Saidi@arm.com# unmodified and in its entirety in all distributions of the software,
117585SAli.Saidi@arm.com# modified or unmodified, in source code or in binary form.
127585SAli.Saidi@arm.com#
136757SAli.Saidi@ARM.com# Redistribution and use in source and binary forms, with or without
146757SAli.Saidi@ARM.com# modification, are permitted provided that the following conditions are
156757SAli.Saidi@ARM.com# met: redistributions of source code must retain the above copyright
166757SAli.Saidi@ARM.com# notice, this list of conditions and the following disclaimer;
176757SAli.Saidi@ARM.com# redistributions in binary form must reproduce the above copyright
186757SAli.Saidi@ARM.com# notice, this list of conditions and the following disclaimer in the
196757SAli.Saidi@ARM.com# documentation and/or other materials provided with the distribution;
206757SAli.Saidi@ARM.com# neither the name of the copyright holders nor the names of its
216757SAli.Saidi@ARM.com# contributors may be used to endorse or promote products derived from
226757SAli.Saidi@ARM.com# this software without specific prior written permission.
236757SAli.Saidi@ARM.com#
246757SAli.Saidi@ARM.com# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
256757SAli.Saidi@ARM.com# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
266757SAli.Saidi@ARM.com# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
276757SAli.Saidi@ARM.com# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
286757SAli.Saidi@ARM.com# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
296757SAli.Saidi@ARM.com# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
306757SAli.Saidi@ARM.com# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
316757SAli.Saidi@ARM.com# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
326757SAli.Saidi@ARM.com# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
336757SAli.Saidi@ARM.com# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
346757SAli.Saidi@ARM.com# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
356757SAli.Saidi@ARM.com#
366757SAli.Saidi@ARM.com# Authors: Ali Saidi
3712469Sglenn.bergmans@arm.com#          Glenn Bergmans
386757SAli.Saidi@ARM.com
396757SAli.Saidi@ARM.comfrom m5.params import *
4011988Sandreas.sandberg@arm.comfrom m5.SimObject import *
4112469Sglenn.bergmans@arm.comfrom m5.util.fdthelper import *
426757SAli.Saidi@ARM.com
436757SAli.Saidi@ARM.comfrom System import System
446757SAli.Saidi@ARM.com
457585SAli.Saidi@arm.comclass ArmMachineType(Enum):
4611238Sandreas.sandberg@arm.com    map = {
4711238Sandreas.sandberg@arm.com        'RealViewEB' : 827,
4811238Sandreas.sandberg@arm.com        'RealViewPBX' : 1901,
4911238Sandreas.sandberg@arm.com        'VExpress_EMM' : 2272,
5011238Sandreas.sandberg@arm.com        'VExpress_EMM64' : 2272,
5111238Sandreas.sandberg@arm.com        'DTOnly' : -1,
5211238Sandreas.sandberg@arm.com    }
537585SAli.Saidi@arm.com
546757SAli.Saidi@ARM.comclass ArmSystem(System):
556757SAli.Saidi@ARM.com    type = 'ArmSystem'
569338SAndreas.Sandberg@arm.com    cxx_header = "arch/arm/system.hh"
579050Schander.sudanthi@arm.com    multi_proc = Param.Bool(True, "Multiprocessor system?")
5811234Sandreas.sandberg@arm.com    boot_loader = VectorParam.String([],
5911234Sandreas.sandberg@arm.com        "File that contains the boot loader code. Zero or more files may be "
6011234Sandreas.sandberg@arm.com        "specified. The first boot loader that matches the kernel's "
6111234Sandreas.sandberg@arm.com        "architecture will be used.")
628286SAli.Saidi@ARM.com    gic_cpu_addr = Param.Addr(0, "Addres of the GIC CPU interface")
638286SAli.Saidi@ARM.com    flags_addr = Param.Addr(0, "Address of the flags register for MP booting")
6410037SARM gem5 Developers    have_security = Param.Bool(False,
6510037SARM gem5 Developers        "True if Security Extensions are implemented")
6610037SARM gem5 Developers    have_virtualization = Param.Bool(False,
6710037SARM gem5 Developers        "True if Virtualization Extensions are implemented")
6811506Sandreas.sandberg@arm.com    have_lpae = Param.Bool(True, "True if LPAE is implemented")
6910037SARM gem5 Developers    highest_el_is_64 = Param.Bool(False,
7010037SARM gem5 Developers        "True if the register width of the highest implemented exception level "
7110037SARM gem5 Developers        "is 64 bits (ARMv8)")
7210317Smitch.hayenga@arm.com    reset_addr_64 = Param.Addr(0x0,
7310037SARM gem5 Developers        "Reset address if the highest implemented exception level is 64 bits "
7410037SARM gem5 Developers        "(ARMv8)")
7512525Sandreas.sandberg@arm.com    auto_reset_addr_64 = Param.Bool(False,
7612525Sandreas.sandberg@arm.com        "Determine reset address from kernel entry point if no boot loader")
7710037SARM gem5 Developers    phys_addr_range_64 = Param.UInt8(40,
7810037SARM gem5 Developers        "Supported physical address range in bits when using AArch64 (ARMv8)")
7910037SARM gem5 Developers    have_large_asid_64 = Param.Bool(False,
8010037SARM gem5 Developers        "True if ASID is 16 bits in AArch64 (ARMv8)")
816757SAli.Saidi@ARM.com
8212005Sandreas.sandberg@arm.com    m5ops_base = Param.Addr(0,
8312005Sandreas.sandberg@arm.com        "Base of the 64KiB PA range used for memory-mapped m5ops. Set to 0 "
8412005Sandreas.sandberg@arm.com        "to disable.")
8512005Sandreas.sandberg@arm.com
8612469Sglenn.bergmans@arm.com    def generateDeviceTree(self, state):
8712469Sglenn.bergmans@arm.com        # Generate a device tree root node for the system by creating the root
8812469Sglenn.bergmans@arm.com        # node and adding the generated subnodes of all children.
8912469Sglenn.bergmans@arm.com        # When a child needs to add multiple nodes, this is done by also
9012469Sglenn.bergmans@arm.com        # creating a node called '/' which will then be merged with the
9112469Sglenn.bergmans@arm.com        # root instead of appended.
9212469Sglenn.bergmans@arm.com
9312471Sglenn.bergmans@arm.com        def generateMemNode(mem_range):
9412471Sglenn.bergmans@arm.com            node = FdtNode("memory@%x" % long(mem_range.start))
9512471Sglenn.bergmans@arm.com            node.append(FdtPropertyStrings("device_type", ["memory"]))
9612471Sglenn.bergmans@arm.com            node.append(FdtPropertyWords("reg",
9712471Sglenn.bergmans@arm.com                state.addrCells(mem_range.start) +
9812471Sglenn.bergmans@arm.com                state.sizeCells(mem_range.size()) ))
9912471Sglenn.bergmans@arm.com            return node
10012471Sglenn.bergmans@arm.com
10112469Sglenn.bergmans@arm.com        root = FdtNode('/')
10212469Sglenn.bergmans@arm.com        root.append(state.addrCellsProperty())
10312469Sglenn.bergmans@arm.com        root.append(state.sizeCellsProperty())
10412469Sglenn.bergmans@arm.com
10512471Sglenn.bergmans@arm.com        # Add memory nodes
10612471Sglenn.bergmans@arm.com        for mem_range in self.mem_ranges:
10712471Sglenn.bergmans@arm.com            root.append(generateMemNode(mem_range))
10812471Sglenn.bergmans@arm.com
10912469Sglenn.bergmans@arm.com        for node in self.recurseDeviceTree(state):
11012469Sglenn.bergmans@arm.com            # Merge root nodes instead of adding them (for children
11112469Sglenn.bergmans@arm.com            # that need to add multiple root level nodes)
11212469Sglenn.bergmans@arm.com            if node.get_name() == root.get_name():
11312469Sglenn.bergmans@arm.com                root.merge(node)
11412469Sglenn.bergmans@arm.com            else:
11512469Sglenn.bergmans@arm.com                root.append(node)
11612469Sglenn.bergmans@arm.com
11712469Sglenn.bergmans@arm.com        return root
11812469Sglenn.bergmans@arm.com
11910810Sbr@bsdpad.comclass GenericArmSystem(ArmSystem):
12010810Sbr@bsdpad.com    type = 'GenericArmSystem'
12110810Sbr@bsdpad.com    cxx_header = "arch/arm/system.hh"
12212153Sandreas.sandberg@arm.com    machine_type = Param.ArmMachineType('DTOnly',
1237585SAli.Saidi@arm.com        "Machine id from http://www.arm.linux.org.uk/developer/machines/")
12410037SARM gem5 Developers    atags_addr = Param.Addr("Address where default atags structure should " \
12510037SARM gem5 Developers                                "be written")
1269261Sdam.sunwoo@arm.com    dtb_filename = Param.String("",
1279261Sdam.sunwoo@arm.com        "File that contains the Device Tree Blob. Don't use DTB if empty.")
1289261Sdam.sunwoo@arm.com    early_kernel_symbols = Param.Bool(False,
1299261Sdam.sunwoo@arm.com        "enable early kernel symbol tables before MMU")
1309332Sdam.sunwoo@arm.com    enable_context_switch_stats_dump = Param.Bool(False, "enable stats/task info dumping at context switch boundaries")
1319649SAndreas.Sandberg@ARM.com
1329649SAndreas.Sandberg@ARM.com    panic_on_panic = Param.Bool(False, "Trigger a gem5 panic if the " \
1339649SAndreas.Sandberg@ARM.com                                    "guest kernel panics")
1349649SAndreas.Sandberg@ARM.com    panic_on_oops = Param.Bool(False, "Trigger a gem5 panic if the " \
1359649SAndreas.Sandberg@ARM.com                                   "guest kernel oopses")
13610810Sbr@bsdpad.com
13710810Sbr@bsdpad.comclass LinuxArmSystem(GenericArmSystem):
13810810Sbr@bsdpad.com    type = 'LinuxArmSystem'
13910810Sbr@bsdpad.com    cxx_header = "arch/arm/linux/system.hh"
14010810Sbr@bsdpad.com
14111988Sandreas.sandberg@arm.com    @cxxMethod
14211988Sandreas.sandberg@arm.com    def dumpDmesg(self):
14311988Sandreas.sandberg@arm.com        """Dump dmesg from the simulated kernel to standard out"""
14411988Sandreas.sandberg@arm.com        pass
14511538Sandreas.sandberg@arm.com
14612272SGeoffrey.Blake@arm.com    # Have Linux systems for ARM auto-calc their load_addr_mask for proper
14712272SGeoffrey.Blake@arm.com    # kernel relocation.
14812272SGeoffrey.Blake@arm.com    load_addr_mask = 0x0
14912272SGeoffrey.Blake@arm.com
15010810Sbr@bsdpad.comclass FreebsdArmSystem(GenericArmSystem):
15110810Sbr@bsdpad.com    type = 'FreebsdArmSystem'
15210810Sbr@bsdpad.com    cxx_header = "arch/arm/freebsd/system.hh"
153