tlb.hh revision 5569
12SN/A/*
21762SN/A * Copyright (c) 2001-2005 The Regents of The University of Michigan
32SN/A * All rights reserved.
42SN/A *
52SN/A * Redistribution and use in source and binary forms, with or without
62SN/A * modification, are permitted provided that the following conditions are
72SN/A * met: redistributions of source code must retain the above copyright
82SN/A * notice, this list of conditions and the following disclaimer;
92SN/A * redistributions in binary form must reproduce the above copyright
102SN/A * notice, this list of conditions and the following disclaimer in the
112SN/A * documentation and/or other materials provided with the distribution;
122SN/A * neither the name of the copyright holders nor the names of its
132SN/A * contributors may be used to endorse or promote products derived from
142SN/A * this software without specific prior written permission.
152SN/A *
162SN/A * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
172SN/A * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
182SN/A * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
192SN/A * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
202SN/A * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
212SN/A * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
222SN/A * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
232SN/A * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
242SN/A * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
252SN/A * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
262SN/A * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
272665Ssaidi@eecs.umich.edu *
282665Ssaidi@eecs.umich.edu * Authors: Nathan Binkert
292665Ssaidi@eecs.umich.edu *          Steve Reinhardt
302SN/A */
312SN/A
325569Snate@binkert.org#ifndef __ARCH_ALPHA_TLB_HH__
335569Snate@binkert.org#define __ARCH_ALPHA_TLB_HH__
342SN/A
352SN/A#include <map>
362SN/A
372432SN/A#include "arch/alpha/ev5.hh"
381147SN/A#include "arch/alpha/isa_traits.hh"
393453Sgblack@eecs.umich.edu#include "arch/alpha/pagetable.hh"
402984Sgblack@eecs.umich.edu#include "arch/alpha/utility.hh"
412984Sgblack@eecs.umich.edu#include "arch/alpha/vtophys.hh"
421147SN/A#include "base/statistics.hh"
432517SN/A#include "mem/request.hh"
445034Smilesck@eecs.umich.edu#include "params/AlphaDTB.hh"
455034Smilesck@eecs.umich.edu#include "params/AlphaITB.hh"
462984Sgblack@eecs.umich.edu#include "sim/faults.hh"
475358Sgblack@eecs.umich.edu#include "sim/tlb.hh"
482SN/A
492680Sktlim@umich.educlass ThreadContext;
502SN/A
515569Snate@binkert.orgnamespace AlphaISA {
525569Snate@binkert.org
535569Snate@binkert.orgclass TlbEntry;
545569Snate@binkert.org
555569Snate@binkert.orgclass TLB : public BaseTLB
562SN/A{
575569Snate@binkert.org  protected:
585569Snate@binkert.org    typedef std::multimap<Addr, int> PageTable;
595569Snate@binkert.org    PageTable lookupTable;  // Quick lookup into page table
602SN/A
615569Snate@binkert.org    TlbEntry *table;        // the Page Table
625569Snate@binkert.org    int size;               // TLB Size
635569Snate@binkert.org    int nlu;                // not last used entry (for replacement)
645569Snate@binkert.org
655569Snate@binkert.org    void nextnlu() { if (++nlu >= size) nlu = 0; }
665569Snate@binkert.org    TlbEntry *lookup(Addr vpn, uint8_t asn);
675569Snate@binkert.org
685569Snate@binkert.org  public:
695569Snate@binkert.org    typedef AlphaTLBParams Params;
705569Snate@binkert.org    TLB(const Params *p);
715569Snate@binkert.org    virtual ~TLB();
725569Snate@binkert.org
735569Snate@binkert.org    int getsize() const { return size; }
745569Snate@binkert.org
755569Snate@binkert.org    TlbEntry &index(bool advance = true);
765569Snate@binkert.org    void insert(Addr vaddr, TlbEntry &entry);
775569Snate@binkert.org
785569Snate@binkert.org    void flushAll();
795569Snate@binkert.org    void flushProcesses();
805569Snate@binkert.org    void flushAddr(Addr addr, uint8_t asn);
815569Snate@binkert.org
825569Snate@binkert.org    void
835569Snate@binkert.org    demapPage(Addr vaddr, uint64_t asn)
843453Sgblack@eecs.umich.edu    {
855569Snate@binkert.org        assert(asn < (1 << 8));
865569Snate@binkert.org        flushAddr(vaddr, asn);
875569Snate@binkert.org    }
882SN/A
895569Snate@binkert.org    // static helper functions... really EV5 VM traits
905569Snate@binkert.org    static bool
915569Snate@binkert.org    validVirtualAddress(Addr vaddr)
925569Snate@binkert.org    {
935569Snate@binkert.org        // unimplemented bits must be all 0 or all 1
945569Snate@binkert.org        Addr unimplBits = vaddr & VAddrUnImplMask;
955569Snate@binkert.org        return unimplBits == 0 || unimplBits == VAddrUnImplMask;
965569Snate@binkert.org    }
972SN/A
985569Snate@binkert.org    static Fault checkCacheability(RequestPtr &req, bool itb = false);
992SN/A
1005569Snate@binkert.org    // Checkpointing
1015569Snate@binkert.org    virtual void serialize(std::ostream &os);
1025569Snate@binkert.org    virtual void unserialize(Checkpoint *cp, const std::string &section);
1032SN/A
1045569Snate@binkert.org    // Most recently used page table entries
1055569Snate@binkert.org    TlbEntry *EntryCache[3];
1065569Snate@binkert.org    inline void
1075569Snate@binkert.org    flushCache()
1085569Snate@binkert.org    {
1095569Snate@binkert.org        memset(EntryCache, 0, 3 * sizeof(TlbEntry*));
1105569Snate@binkert.org    }
1112SN/A
1125569Snate@binkert.org    inline TlbEntry *
1135569Snate@binkert.org    updateCache(TlbEntry *entry) {
1145569Snate@binkert.org        EntryCache[2] = EntryCache[1];
1155569Snate@binkert.org        EntryCache[1] = EntryCache[0];
1165569Snate@binkert.org        EntryCache[0] = entry;
1175569Snate@binkert.org        return entry;
1185569Snate@binkert.org    }
1195569Snate@binkert.org};
1202SN/A
1215569Snate@binkert.orgclass ITB : public TLB
1225569Snate@binkert.org{
1235569Snate@binkert.org  protected:
1245569Snate@binkert.org    mutable Stats::Scalar<> hits;
1255569Snate@binkert.org    mutable Stats::Scalar<> misses;
1265569Snate@binkert.org    mutable Stats::Scalar<> acv;
1275569Snate@binkert.org    mutable Stats::Formula accesses;
1282SN/A
1295569Snate@binkert.org  public:
1305569Snate@binkert.org    typedef AlphaITBParams Params;
1315569Snate@binkert.org    ITB(const Params *p);
1325569Snate@binkert.org    virtual void regStats();
1335358Sgblack@eecs.umich.edu
1345569Snate@binkert.org    Fault translate(RequestPtr &req, ThreadContext *tc);
1355569Snate@binkert.org};
1362SN/A
1375569Snate@binkert.orgclass DTB : public TLB
1385569Snate@binkert.org{
1395569Snate@binkert.org  protected:
1405569Snate@binkert.org    mutable Stats::Scalar<> read_hits;
1415569Snate@binkert.org    mutable Stats::Scalar<> read_misses;
1425569Snate@binkert.org    mutable Stats::Scalar<> read_acv;
1435569Snate@binkert.org    mutable Stats::Scalar<> read_accesses;
1445569Snate@binkert.org    mutable Stats::Scalar<> write_hits;
1455569Snate@binkert.org    mutable Stats::Scalar<> write_misses;
1465569Snate@binkert.org    mutable Stats::Scalar<> write_acv;
1475569Snate@binkert.org    mutable Stats::Scalar<> write_accesses;
1485569Snate@binkert.org    Stats::Formula hits;
1495569Snate@binkert.org    Stats::Formula misses;
1505569Snate@binkert.org    Stats::Formula acv;
1515569Snate@binkert.org    Stats::Formula accesses;
1522SN/A
1535569Snate@binkert.org  public:
1545569Snate@binkert.org    typedef AlphaDTBParams Params;
1555569Snate@binkert.org    DTB(const Params *p);
1565569Snate@binkert.org    virtual void regStats();
1574957Sacolyte@umich.edu
1585569Snate@binkert.org    Fault translate(RequestPtr &req, ThreadContext *tc, bool write);
1595569Snate@binkert.org};
1605004Sgblack@eecs.umich.edu
1615569Snate@binkert.org} // namespace AlphaISA
1622SN/A
1635569Snate@binkert.org#endif // __ARCH_ALPHA_TLB_HH__
164