tlb.cc revision 8229
12SN/A/*
21762SN/A * Copyright (c) 2001-2005 The Regents of The University of Michigan
32SN/A * All rights reserved.
42SN/A *
52SN/A * Redistribution and use in source and binary forms, with or without
62SN/A * modification, are permitted provided that the following conditions are
72SN/A * met: redistributions of source code must retain the above copyright
82SN/A * notice, this list of conditions and the following disclaimer;
92SN/A * redistributions in binary form must reproduce the above copyright
102SN/A * notice, this list of conditions and the following disclaimer in the
112SN/A * documentation and/or other materials provided with the distribution;
122SN/A * neither the name of the copyright holders nor the names of its
132SN/A * contributors may be used to endorse or promote products derived from
142SN/A * this software without specific prior written permission.
152SN/A *
162SN/A * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
172SN/A * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
182SN/A * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
192SN/A * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
202SN/A * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
212SN/A * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
222SN/A * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
232SN/A * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
242SN/A * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
252SN/A * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
262SN/A * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
272665Ssaidi@eecs.umich.edu *
282665Ssaidi@eecs.umich.edu * Authors: Nathan Binkert
292665Ssaidi@eecs.umich.edu *          Steve Reinhardt
302665Ssaidi@eecs.umich.edu *          Andrew Schultz
312SN/A */
322SN/A
332SN/A#include <string>
342SN/A#include <vector>
352SN/A
368229Snate@binkert.org#include "arch/alpha/faults.hh"
372984Sgblack@eecs.umich.edu#include "arch/alpha/pagetable.hh"
382171SN/A#include "arch/alpha/tlb.hh"
39146SN/A#include "base/inifile.hh"
40146SN/A#include "base/str.hh"
41146SN/A#include "base/trace.hh"
422680Sktlim@umich.edu#include "cpu/thread_context.hh"
432SN/A
442SN/Ausing namespace std;
452SN/A
464088Sbinkertn@umich.edunamespace AlphaISA {
475569Snate@binkert.org
483838Shsul@eecs.umich.edu///////////////////////////////////////////////////////////////////////
493838Shsul@eecs.umich.edu//
503838Shsul@eecs.umich.edu//  Alpha TLB
513838Shsul@eecs.umich.edu//
525569Snate@binkert.org
53860SN/A#ifdef DEBUG
543838Shsul@eecs.umich.edubool uncacheBit39 = false;
553838Shsul@eecs.umich.edubool uncacheBit40 = false;
56860SN/A#endif
57860SN/A
585569Snate@binkert.org#define MODE2MASK(X) (1 << (X))
591147SN/A
605034Smilesck@eecs.umich.eduTLB::TLB(const Params *p)
615358Sgblack@eecs.umich.edu    : BaseTLB(p), size(p->size), nlu(0)
623838Shsul@eecs.umich.edu{
635004Sgblack@eecs.umich.edu    table = new TlbEntry[size];
645004Sgblack@eecs.umich.edu    memset(table, 0, sizeof(TlbEntry[size]));
654957Sacolyte@umich.edu    flushCache();
663838Shsul@eecs.umich.edu}
672SN/A
683838Shsul@eecs.umich.eduTLB::~TLB()
693838Shsul@eecs.umich.edu{
703838Shsul@eecs.umich.edu    if (table)
713838Shsul@eecs.umich.edu        delete [] table;
723838Shsul@eecs.umich.edu}
732SN/A
746022Sgblack@eecs.umich.eduvoid
756022Sgblack@eecs.umich.eduTLB::regStats()
766022Sgblack@eecs.umich.edu{
776022Sgblack@eecs.umich.edu    fetch_hits
786022Sgblack@eecs.umich.edu        .name(name() + ".fetch_hits")
796022Sgblack@eecs.umich.edu        .desc("ITB hits");
806022Sgblack@eecs.umich.edu    fetch_misses
816022Sgblack@eecs.umich.edu        .name(name() + ".fetch_misses")
826022Sgblack@eecs.umich.edu        .desc("ITB misses");
836022Sgblack@eecs.umich.edu    fetch_acv
846022Sgblack@eecs.umich.edu        .name(name() + ".fetch_acv")
856022Sgblack@eecs.umich.edu        .desc("ITB acv");
866022Sgblack@eecs.umich.edu    fetch_accesses
876022Sgblack@eecs.umich.edu        .name(name() + ".fetch_accesses")
886022Sgblack@eecs.umich.edu        .desc("ITB accesses");
896022Sgblack@eecs.umich.edu
906022Sgblack@eecs.umich.edu    fetch_accesses = fetch_hits + fetch_misses;
916022Sgblack@eecs.umich.edu
926022Sgblack@eecs.umich.edu    read_hits
936022Sgblack@eecs.umich.edu        .name(name() + ".read_hits")
946022Sgblack@eecs.umich.edu        .desc("DTB read hits")
956022Sgblack@eecs.umich.edu        ;
966022Sgblack@eecs.umich.edu
976022Sgblack@eecs.umich.edu    read_misses
986022Sgblack@eecs.umich.edu        .name(name() + ".read_misses")
996022Sgblack@eecs.umich.edu        .desc("DTB read misses")
1006022Sgblack@eecs.umich.edu        ;
1016022Sgblack@eecs.umich.edu
1026022Sgblack@eecs.umich.edu    read_acv
1036022Sgblack@eecs.umich.edu        .name(name() + ".read_acv")
1046022Sgblack@eecs.umich.edu        .desc("DTB read access violations")
1056022Sgblack@eecs.umich.edu        ;
1066022Sgblack@eecs.umich.edu
1076022Sgblack@eecs.umich.edu    read_accesses
1086022Sgblack@eecs.umich.edu        .name(name() + ".read_accesses")
1096022Sgblack@eecs.umich.edu        .desc("DTB read accesses")
1106022Sgblack@eecs.umich.edu        ;
1116022Sgblack@eecs.umich.edu
1126022Sgblack@eecs.umich.edu    write_hits
1136022Sgblack@eecs.umich.edu        .name(name() + ".write_hits")
1146022Sgblack@eecs.umich.edu        .desc("DTB write hits")
1156022Sgblack@eecs.umich.edu        ;
1166022Sgblack@eecs.umich.edu
1176022Sgblack@eecs.umich.edu    write_misses
1186022Sgblack@eecs.umich.edu        .name(name() + ".write_misses")
1196022Sgblack@eecs.umich.edu        .desc("DTB write misses")
1206022Sgblack@eecs.umich.edu        ;
1216022Sgblack@eecs.umich.edu
1226022Sgblack@eecs.umich.edu    write_acv
1236022Sgblack@eecs.umich.edu        .name(name() + ".write_acv")
1246022Sgblack@eecs.umich.edu        .desc("DTB write access violations")
1256022Sgblack@eecs.umich.edu        ;
1266022Sgblack@eecs.umich.edu
1276022Sgblack@eecs.umich.edu    write_accesses
1286022Sgblack@eecs.umich.edu        .name(name() + ".write_accesses")
1296022Sgblack@eecs.umich.edu        .desc("DTB write accesses")
1306022Sgblack@eecs.umich.edu        ;
1316022Sgblack@eecs.umich.edu
1326022Sgblack@eecs.umich.edu    data_hits
1336022Sgblack@eecs.umich.edu        .name(name() + ".data_hits")
1346022Sgblack@eecs.umich.edu        .desc("DTB hits")
1356022Sgblack@eecs.umich.edu        ;
1366022Sgblack@eecs.umich.edu
1376022Sgblack@eecs.umich.edu    data_misses
1386022Sgblack@eecs.umich.edu        .name(name() + ".data_misses")
1396022Sgblack@eecs.umich.edu        .desc("DTB misses")
1406022Sgblack@eecs.umich.edu        ;
1416022Sgblack@eecs.umich.edu
1426022Sgblack@eecs.umich.edu    data_acv
1436022Sgblack@eecs.umich.edu        .name(name() + ".data_acv")
1446022Sgblack@eecs.umich.edu        .desc("DTB access violations")
1456022Sgblack@eecs.umich.edu        ;
1466022Sgblack@eecs.umich.edu
1476022Sgblack@eecs.umich.edu    data_accesses
1486022Sgblack@eecs.umich.edu        .name(name() + ".data_accesses")
1496022Sgblack@eecs.umich.edu        .desc("DTB accesses")
1506022Sgblack@eecs.umich.edu        ;
1516022Sgblack@eecs.umich.edu
1526022Sgblack@eecs.umich.edu    data_hits = read_hits + write_hits;
1536022Sgblack@eecs.umich.edu    data_misses = read_misses + write_misses;
1546022Sgblack@eecs.umich.edu    data_acv = read_acv + write_acv;
1556022Sgblack@eecs.umich.edu    data_accesses = read_accesses + write_accesses;
1566022Sgblack@eecs.umich.edu}
1576022Sgblack@eecs.umich.edu
1583838Shsul@eecs.umich.edu// look up an entry in the TLB
1595004Sgblack@eecs.umich.eduTlbEntry *
1604967Sacolyte@umich.eduTLB::lookup(Addr vpn, uint8_t asn)
1613838Shsul@eecs.umich.edu{
1623838Shsul@eecs.umich.edu    // assume not found...
1635004Sgblack@eecs.umich.edu    TlbEntry *retval = NULL;
1642SN/A
1655004Sgblack@eecs.umich.edu    if (EntryCache[0]) {
1665004Sgblack@eecs.umich.edu        if (vpn == EntryCache[0]->tag &&
1675004Sgblack@eecs.umich.edu            (EntryCache[0]->asma || EntryCache[0]->asn == asn))
1685004Sgblack@eecs.umich.edu            retval = EntryCache[0];
1695004Sgblack@eecs.umich.edu        else if (EntryCache[1]) {
1705004Sgblack@eecs.umich.edu            if (vpn == EntryCache[1]->tag &&
1715004Sgblack@eecs.umich.edu                (EntryCache[1]->asma || EntryCache[1]->asn == asn))
1725004Sgblack@eecs.umich.edu                retval = EntryCache[1];
1735004Sgblack@eecs.umich.edu            else if (EntryCache[2] && vpn == EntryCache[2]->tag &&
1745004Sgblack@eecs.umich.edu                     (EntryCache[2]->asma || EntryCache[2]->asn == asn))
1755004Sgblack@eecs.umich.edu                retval = EntryCache[2];
1764962Sacolyte@umich.edu        }
1774962Sacolyte@umich.edu    }
1784962Sacolyte@umich.edu
1794967Sacolyte@umich.edu    if (retval == NULL) {
1804957Sacolyte@umich.edu        PageTable::const_iterator i = lookupTable.find(vpn);
1814957Sacolyte@umich.edu        if (i != lookupTable.end()) {
1824957Sacolyte@umich.edu            while (i->first == vpn) {
1834957Sacolyte@umich.edu                int index = i->second;
1845004Sgblack@eecs.umich.edu                TlbEntry *entry = &table[index];
1855004Sgblack@eecs.umich.edu                assert(entry->valid);
1865004Sgblack@eecs.umich.edu                if (vpn == entry->tag && (entry->asma || entry->asn == asn)) {
1875004Sgblack@eecs.umich.edu                    retval = updateCache(entry);
1884957Sacolyte@umich.edu                    break;
1894957Sacolyte@umich.edu                }
1904957Sacolyte@umich.edu
1914957Sacolyte@umich.edu                ++i;
1921413SN/A            }
1931413SN/A        }
1942SN/A    }
1952SN/A
1963838Shsul@eecs.umich.edu    DPRINTF(TLB, "lookup %#x, asn %#x -> %s ppn %#x\n", vpn, (int)asn,
1973838Shsul@eecs.umich.edu            retval ? "hit" : "miss", retval ? retval->ppn : 0);
1983838Shsul@eecs.umich.edu    return retval;
1993838Shsul@eecs.umich.edu}
2002SN/A
2013838Shsul@eecs.umich.eduFault
2025532Ssaidi@eecs.umich.eduTLB::checkCacheability(RequestPtr &req, bool itb)
2033838Shsul@eecs.umich.edu{
2045569Snate@binkert.org    // in Alpha, cacheability is controlled by upper-level bits of the
2055569Snate@binkert.org    // physical address
2063838Shsul@eecs.umich.edu
2075569Snate@binkert.org    /*
2085569Snate@binkert.org     * We support having the uncacheable bit in either bit 39 or bit
2095569Snate@binkert.org     * 40.  The Turbolaser platform (and EV5) support having the bit
2105569Snate@binkert.org     * in 39, but Tsunami (which Linux assumes uses an EV6) generates
2115569Snate@binkert.org     * accesses with the bit in 40.  So we must check for both, but we
2125569Snate@binkert.org     * have debug flags to catch a weird case where both are used,
2135569Snate@binkert.org     * which shouldn't happen.
2145569Snate@binkert.org     */
2153838Shsul@eecs.umich.edu
2163838Shsul@eecs.umich.edu
2176025Snate@binkert.org    if (req->getPaddr() & PAddrUncachedBit43) {
2183838Shsul@eecs.umich.edu        // IPR memory space not implemented
2193838Shsul@eecs.umich.edu        if (PAddrIprSpace(req->getPaddr())) {
2203838Shsul@eecs.umich.edu            return new UnimpFault("IPR memory space not implemented!");
2213838Shsul@eecs.umich.edu        } else {
2223838Shsul@eecs.umich.edu            // mark request as uncacheable
2235736Snate@binkert.org            req->setFlags(Request::UNCACHEABLE);
2243838Shsul@eecs.umich.edu
2255569Snate@binkert.org            // Clear bits 42:35 of the physical address (10-2 in
2265569Snate@binkert.org            // Tsunami manual)
2273838Shsul@eecs.umich.edu            req->setPaddr(req->getPaddr() & PAddrUncachedMask);
228924SN/A        }
2295532Ssaidi@eecs.umich.edu        // We shouldn't be able to read from an uncachable address in Alpha as
2305532Ssaidi@eecs.umich.edu        // we don't have a ROM and we don't want to try to fetch from a device
2315532Ssaidi@eecs.umich.edu        // register as we destroy any data that is clear-on-read.
2325532Ssaidi@eecs.umich.edu        if (req->isUncacheable() && itb)
2335532Ssaidi@eecs.umich.edu            return new UnimpFault("CPU trying to fetch from uncached I/O");
2345532Ssaidi@eecs.umich.edu
2352SN/A    }
2363838Shsul@eecs.umich.edu    return NoFault;
2373838Shsul@eecs.umich.edu}
2382SN/A
2392SN/A
2403838Shsul@eecs.umich.edu// insert a new TLB entry
2413838Shsul@eecs.umich.eduvoid
2425004Sgblack@eecs.umich.eduTLB::insert(Addr addr, TlbEntry &entry)
2433838Shsul@eecs.umich.edu{
2444957Sacolyte@umich.edu    flushCache();
2453838Shsul@eecs.umich.edu    VAddr vaddr = addr;
2463838Shsul@eecs.umich.edu    if (table[nlu].valid) {
2473838Shsul@eecs.umich.edu        Addr oldvpn = table[nlu].tag;
2483838Shsul@eecs.umich.edu        PageTable::iterator i = lookupTable.find(oldvpn);
2493838Shsul@eecs.umich.edu
2503838Shsul@eecs.umich.edu        if (i == lookupTable.end())
2513838Shsul@eecs.umich.edu            panic("TLB entry not found in lookupTable");
2523838Shsul@eecs.umich.edu
2533838Shsul@eecs.umich.edu        int index;
2543838Shsul@eecs.umich.edu        while ((index = i->second) != nlu) {
2553838Shsul@eecs.umich.edu            if (table[index].tag != oldvpn)
2563838Shsul@eecs.umich.edu                panic("TLB entry not found in lookupTable");
2573838Shsul@eecs.umich.edu
2583838Shsul@eecs.umich.edu            ++i;
2593838Shsul@eecs.umich.edu        }
2603838Shsul@eecs.umich.edu
2613838Shsul@eecs.umich.edu        DPRINTF(TLB, "remove @%d: %#x -> %#x\n", nlu, oldvpn, table[nlu].ppn);
2623838Shsul@eecs.umich.edu
2633838Shsul@eecs.umich.edu        lookupTable.erase(i);
2643838Shsul@eecs.umich.edu    }
2653838Shsul@eecs.umich.edu
2665004Sgblack@eecs.umich.edu    DPRINTF(TLB, "insert @%d: %#x -> %#x\n", nlu, vaddr.vpn(), entry.ppn);
2673838Shsul@eecs.umich.edu
2685004Sgblack@eecs.umich.edu    table[nlu] = entry;
2693838Shsul@eecs.umich.edu    table[nlu].tag = vaddr.vpn();
2703838Shsul@eecs.umich.edu    table[nlu].valid = true;
2713838Shsul@eecs.umich.edu
2723838Shsul@eecs.umich.edu    lookupTable.insert(make_pair(vaddr.vpn(), nlu));
2733838Shsul@eecs.umich.edu    nextnlu();
2743838Shsul@eecs.umich.edu}
2753838Shsul@eecs.umich.edu
2763838Shsul@eecs.umich.eduvoid
2773838Shsul@eecs.umich.eduTLB::flushAll()
2783838Shsul@eecs.umich.edu{
2793838Shsul@eecs.umich.edu    DPRINTF(TLB, "flushAll\n");
2805004Sgblack@eecs.umich.edu    memset(table, 0, sizeof(TlbEntry[size]));
2814957Sacolyte@umich.edu    flushCache();
2823838Shsul@eecs.umich.edu    lookupTable.clear();
2833838Shsul@eecs.umich.edu    nlu = 0;
2843838Shsul@eecs.umich.edu}
2853838Shsul@eecs.umich.edu
2863838Shsul@eecs.umich.eduvoid
2873838Shsul@eecs.umich.eduTLB::flushProcesses()
2883838Shsul@eecs.umich.edu{
2894957Sacolyte@umich.edu    flushCache();
2903838Shsul@eecs.umich.edu    PageTable::iterator i = lookupTable.begin();
2913838Shsul@eecs.umich.edu    PageTable::iterator end = lookupTable.end();
2923838Shsul@eecs.umich.edu    while (i != end) {
2933838Shsul@eecs.umich.edu        int index = i->second;
2945004Sgblack@eecs.umich.edu        TlbEntry *entry = &table[index];
2955004Sgblack@eecs.umich.edu        assert(entry->valid);
2963838Shsul@eecs.umich.edu
2973838Shsul@eecs.umich.edu        // we can't increment i after we erase it, so save a copy and
2983838Shsul@eecs.umich.edu        // increment it to get the next entry now
2993838Shsul@eecs.umich.edu        PageTable::iterator cur = i;
3003838Shsul@eecs.umich.edu        ++i;
3013838Shsul@eecs.umich.edu
3025004Sgblack@eecs.umich.edu        if (!entry->asma) {
3035569Snate@binkert.org            DPRINTF(TLB, "flush @%d: %#x -> %#x\n", index,
3045569Snate@binkert.org                    entry->tag, entry->ppn);
3055004Sgblack@eecs.umich.edu            entry->valid = false;
3063838Shsul@eecs.umich.edu            lookupTable.erase(cur);
3073453Sgblack@eecs.umich.edu        }
3083453Sgblack@eecs.umich.edu    }
3093838Shsul@eecs.umich.edu}
3102SN/A
3113838Shsul@eecs.umich.eduvoid
3123838Shsul@eecs.umich.eduTLB::flushAddr(Addr addr, uint8_t asn)
3133838Shsul@eecs.umich.edu{
3144957Sacolyte@umich.edu    flushCache();
3153838Shsul@eecs.umich.edu    VAddr vaddr = addr;
3162SN/A
3173838Shsul@eecs.umich.edu    PageTable::iterator i = lookupTable.find(vaddr.vpn());
3183838Shsul@eecs.umich.edu    if (i == lookupTable.end())
3193838Shsul@eecs.umich.edu        return;
3202SN/A
3214428Ssaidi@eecs.umich.edu    while (i != lookupTable.end() && i->first == vaddr.vpn()) {
3223838Shsul@eecs.umich.edu        int index = i->second;
3235004Sgblack@eecs.umich.edu        TlbEntry *entry = &table[index];
3245004Sgblack@eecs.umich.edu        assert(entry->valid);
3253453Sgblack@eecs.umich.edu
3265004Sgblack@eecs.umich.edu        if (vaddr.vpn() == entry->tag && (entry->asma || entry->asn == asn)) {
3273838Shsul@eecs.umich.edu            DPRINTF(TLB, "flushaddr @%d: %#x -> %#x\n", index, vaddr.vpn(),
3285004Sgblack@eecs.umich.edu                    entry->ppn);
3293453Sgblack@eecs.umich.edu
3303838Shsul@eecs.umich.edu            // invalidate this entry
3315004Sgblack@eecs.umich.edu            entry->valid = false;
3323838Shsul@eecs.umich.edu
3334428Ssaidi@eecs.umich.edu            lookupTable.erase(i++);
3344428Ssaidi@eecs.umich.edu        } else {
3354428Ssaidi@eecs.umich.edu            ++i;
3363838Shsul@eecs.umich.edu        }
3373838Shsul@eecs.umich.edu    }
3383838Shsul@eecs.umich.edu}
3393838Shsul@eecs.umich.edu
3403838Shsul@eecs.umich.edu
3413838Shsul@eecs.umich.eduvoid
3423838Shsul@eecs.umich.eduTLB::serialize(ostream &os)
3433838Shsul@eecs.umich.edu{
3443838Shsul@eecs.umich.edu    SERIALIZE_SCALAR(size);
3453838Shsul@eecs.umich.edu    SERIALIZE_SCALAR(nlu);
3463838Shsul@eecs.umich.edu
3473838Shsul@eecs.umich.edu    for (int i = 0; i < size; i++) {
3485004Sgblack@eecs.umich.edu        nameOut(os, csprintf("%s.Entry%d", name(), i));
3493838Shsul@eecs.umich.edu        table[i].serialize(os);
3503838Shsul@eecs.umich.edu    }
3513838Shsul@eecs.umich.edu}
3523838Shsul@eecs.umich.edu
3533838Shsul@eecs.umich.eduvoid
3543838Shsul@eecs.umich.eduTLB::unserialize(Checkpoint *cp, const string &section)
3553838Shsul@eecs.umich.edu{
3563838Shsul@eecs.umich.edu    UNSERIALIZE_SCALAR(size);
3573838Shsul@eecs.umich.edu    UNSERIALIZE_SCALAR(nlu);
3583838Shsul@eecs.umich.edu
3593838Shsul@eecs.umich.edu    for (int i = 0; i < size; i++) {
3605004Sgblack@eecs.umich.edu        table[i].unserialize(cp, csprintf("%s.Entry%d", section, i));
3613838Shsul@eecs.umich.edu        if (table[i].valid) {
3623838Shsul@eecs.umich.edu            lookupTable.insert(make_pair(table[i].tag, i));
3633838Shsul@eecs.umich.edu        }
3643838Shsul@eecs.umich.edu    }
3653838Shsul@eecs.umich.edu}
3663838Shsul@eecs.umich.edu
3673838Shsul@eecs.umich.eduFault
3686022Sgblack@eecs.umich.eduTLB::translateInst(RequestPtr req, ThreadContext *tc)
3693838Shsul@eecs.umich.edu{
3704375Sgblack@eecs.umich.edu    //If this is a pal pc, then set PHYSICAL
3715569Snate@binkert.org    if (FULL_SYSTEM && PcPAL(req->getPC()))
3725736Snate@binkert.org        req->setFlags(Request::PHYSICAL);
3734375Sgblack@eecs.umich.edu
3743838Shsul@eecs.umich.edu    if (PcPAL(req->getPC())) {
3753838Shsul@eecs.umich.edu        // strip off PAL PC marker (lsb is 1)
3763838Shsul@eecs.umich.edu        req->setPaddr((req->getVaddr() & ~3) & PAddrImplMask);
3776022Sgblack@eecs.umich.edu        fetch_hits++;
3783838Shsul@eecs.umich.edu        return NoFault;
3793453Sgblack@eecs.umich.edu    }
3803453Sgblack@eecs.umich.edu
3815736Snate@binkert.org    if (req->getFlags() & Request::PHYSICAL) {
3823838Shsul@eecs.umich.edu        req->setPaddr(req->getVaddr());
3833838Shsul@eecs.umich.edu    } else {
3843838Shsul@eecs.umich.edu        // verify that this is a good virtual address
3853838Shsul@eecs.umich.edu        if (!validVirtualAddress(req->getVaddr())) {
3866022Sgblack@eecs.umich.edu            fetch_acv++;
3873838Shsul@eecs.umich.edu            return new ItbAcvFault(req->getVaddr());
3882SN/A        }
3892SN/A
3903838Shsul@eecs.umich.edu
3913838Shsul@eecs.umich.edu        // VA<42:41> == 2, VA<39:13> maps directly to PA<39:13> for EV5
3923838Shsul@eecs.umich.edu        // VA<47:41> == 0x7e, VA<40:13> maps directly to PA<40:13> for EV6
3936025Snate@binkert.org        if (VAddrSpaceEV6(req->getVaddr()) == 0x7e) {
3943838Shsul@eecs.umich.edu            // only valid in kernel mode
3954172Ssaidi@eecs.umich.edu            if (ICM_CM(tc->readMiscRegNoEffect(IPR_ICM)) !=
3963838Shsul@eecs.umich.edu                mode_kernel) {
3976022Sgblack@eecs.umich.edu                fetch_acv++;
3982532SN/A                return new ItbAcvFault(req->getVaddr());
399555SN/A            }
4002SN/A
4013838Shsul@eecs.umich.edu            req->setPaddr(req->getVaddr() & PAddrImplMask);
402551SN/A
4033838Shsul@eecs.umich.edu            // sign extend the physical address properly
4043838Shsul@eecs.umich.edu            if (req->getPaddr() & PAddrUncachedBit40)
4053838Shsul@eecs.umich.edu                req->setPaddr(req->getPaddr() | ULL(0xf0000000000));
4063838Shsul@eecs.umich.edu            else
4073838Shsul@eecs.umich.edu                req->setPaddr(req->getPaddr() & ULL(0xffffffffff));
4083838Shsul@eecs.umich.edu        } else {
4093838Shsul@eecs.umich.edu            // not a physical address: need to look up pte
4104172Ssaidi@eecs.umich.edu            int asn = DTB_ASN_ASN(tc->readMiscRegNoEffect(IPR_DTB_ASN));
4115004Sgblack@eecs.umich.edu            TlbEntry *entry = lookup(VAddr(req->getVaddr()).vpn(),
4123838Shsul@eecs.umich.edu                              asn);
4133838Shsul@eecs.umich.edu
4145004Sgblack@eecs.umich.edu            if (!entry) {
4156022Sgblack@eecs.umich.edu                fetch_misses++;
4163838Shsul@eecs.umich.edu                return new ItbPageFault(req->getVaddr());
4173838Shsul@eecs.umich.edu            }
4183838Shsul@eecs.umich.edu
4195004Sgblack@eecs.umich.edu            req->setPaddr((entry->ppn << PageShift) +
4203838Shsul@eecs.umich.edu                          (VAddr(req->getVaddr()).offset()
4213838Shsul@eecs.umich.edu                           & ~3));
4223838Shsul@eecs.umich.edu
4233838Shsul@eecs.umich.edu            // check permissions for this access
4245004Sgblack@eecs.umich.edu            if (!(entry->xre &
4254172Ssaidi@eecs.umich.edu                  (1 << ICM_CM(tc->readMiscRegNoEffect(IPR_ICM))))) {
4263838Shsul@eecs.umich.edu                // instruction access fault
4276022Sgblack@eecs.umich.edu                fetch_acv++;
4283838Shsul@eecs.umich.edu                return new ItbAcvFault(req->getVaddr());
4293838Shsul@eecs.umich.edu            }
4303838Shsul@eecs.umich.edu
4316022Sgblack@eecs.umich.edu            fetch_hits++;
4323838Shsul@eecs.umich.edu        }
4333838Shsul@eecs.umich.edu    }
4343838Shsul@eecs.umich.edu
4353838Shsul@eecs.umich.edu    // check that the physical address is ok (catch bad physical addresses)
4363838Shsul@eecs.umich.edu    if (req->getPaddr() & ~PAddrImplMask)
4373838Shsul@eecs.umich.edu        return genMachineCheckFault();
4383838Shsul@eecs.umich.edu
4395532Ssaidi@eecs.umich.edu    return checkCacheability(req, true);
4403838Shsul@eecs.umich.edu
4413838Shsul@eecs.umich.edu}
4423838Shsul@eecs.umich.edu
4433838Shsul@eecs.umich.eduFault
4446022Sgblack@eecs.umich.eduTLB::translateData(RequestPtr req, ThreadContext *tc, bool write)
4453838Shsul@eecs.umich.edu{
4463838Shsul@eecs.umich.edu    mode_type mode =
4474172Ssaidi@eecs.umich.edu        (mode_type)DTB_CM_CM(tc->readMiscRegNoEffect(IPR_DTB_CM));
4483838Shsul@eecs.umich.edu
4493838Shsul@eecs.umich.edu    /**
4503838Shsul@eecs.umich.edu     * Check for alignment faults
4513838Shsul@eecs.umich.edu     */
4523838Shsul@eecs.umich.edu    if (req->getVaddr() & (req->getSize() - 1)) {
4536185Sksewell@umich.edu        DPRINTF(TLB, "Alignment Fault on %#x, size = %d\n", req->getVaddr(),
4543838Shsul@eecs.umich.edu                req->getSize());
4553838Shsul@eecs.umich.edu        uint64_t flags = write ? MM_STAT_WR_MASK : 0;
4563838Shsul@eecs.umich.edu        return new DtbAlignmentFault(req->getVaddr(), req->getFlags(), flags);
4573838Shsul@eecs.umich.edu    }
4583838Shsul@eecs.umich.edu
4597720Sgblack@eecs.umich.edu    if (PcPAL(tc->pcState().pc())) {
4605736Snate@binkert.org        mode = (req->getFlags() & Request::ALTMODE) ?
4613838Shsul@eecs.umich.edu            (mode_type)ALT_MODE_AM(
4624172Ssaidi@eecs.umich.edu                tc->readMiscRegNoEffect(IPR_ALT_MODE))
4633838Shsul@eecs.umich.edu            : mode_kernel;
4643838Shsul@eecs.umich.edu    }
4653838Shsul@eecs.umich.edu
4665736Snate@binkert.org    if (req->getFlags() & Request::PHYSICAL) {
4673838Shsul@eecs.umich.edu        req->setPaddr(req->getVaddr());
4683838Shsul@eecs.umich.edu    } else {
4693838Shsul@eecs.umich.edu        // verify that this is a good virtual address
4703838Shsul@eecs.umich.edu        if (!validVirtualAddress(req->getVaddr())) {
4713838Shsul@eecs.umich.edu            if (write) { write_acv++; } else { read_acv++; }
4723838Shsul@eecs.umich.edu            uint64_t flags = (write ? MM_STAT_WR_MASK : 0) |
4733838Shsul@eecs.umich.edu                MM_STAT_BAD_VA_MASK |
4743838Shsul@eecs.umich.edu                MM_STAT_ACV_MASK;
4753838Shsul@eecs.umich.edu            return new DtbPageFault(req->getVaddr(), req->getFlags(), flags);
4763838Shsul@eecs.umich.edu        }
4773838Shsul@eecs.umich.edu
4783838Shsul@eecs.umich.edu        // Check for "superpage" mapping
4796025Snate@binkert.org        if (VAddrSpaceEV6(req->getVaddr()) == 0x7e) {
4803838Shsul@eecs.umich.edu            // only valid in kernel mode
4814172Ssaidi@eecs.umich.edu            if (DTB_CM_CM(tc->readMiscRegNoEffect(IPR_DTB_CM)) !=
4823838Shsul@eecs.umich.edu                mode_kernel) {
4833838Shsul@eecs.umich.edu                if (write) { write_acv++; } else { read_acv++; }
4843838Shsul@eecs.umich.edu                uint64_t flags = ((write ? MM_STAT_WR_MASK : 0) |
4853838Shsul@eecs.umich.edu                                  MM_STAT_ACV_MASK);
4865569Snate@binkert.org
4875569Snate@binkert.org                return new DtbAcvFault(req->getVaddr(), req->getFlags(),
4885569Snate@binkert.org                                       flags);
4893838Shsul@eecs.umich.edu            }
4903838Shsul@eecs.umich.edu
4913838Shsul@eecs.umich.edu            req->setPaddr(req->getVaddr() & PAddrImplMask);
4923838Shsul@eecs.umich.edu
4933838Shsul@eecs.umich.edu            // sign extend the physical address properly
4943838Shsul@eecs.umich.edu            if (req->getPaddr() & PAddrUncachedBit40)
4953838Shsul@eecs.umich.edu                req->setPaddr(req->getPaddr() | ULL(0xf0000000000));
4963838Shsul@eecs.umich.edu            else
4973838Shsul@eecs.umich.edu                req->setPaddr(req->getPaddr() & ULL(0xffffffffff));
4983838Shsul@eecs.umich.edu        } else {
4993838Shsul@eecs.umich.edu            if (write)
5003838Shsul@eecs.umich.edu                write_accesses++;
5013838Shsul@eecs.umich.edu            else
5023838Shsul@eecs.umich.edu                read_accesses++;
5033838Shsul@eecs.umich.edu
5044172Ssaidi@eecs.umich.edu            int asn = DTB_ASN_ASN(tc->readMiscRegNoEffect(IPR_DTB_ASN));
5053838Shsul@eecs.umich.edu
5063838Shsul@eecs.umich.edu            // not a physical address: need to look up pte
5075004Sgblack@eecs.umich.edu            TlbEntry *entry = lookup(VAddr(req->getVaddr()).vpn(), asn);
5083838Shsul@eecs.umich.edu
5095004Sgblack@eecs.umich.edu            if (!entry) {
5103838Shsul@eecs.umich.edu                // page fault
5113838Shsul@eecs.umich.edu                if (write) { write_misses++; } else { read_misses++; }
5123838Shsul@eecs.umich.edu                uint64_t flags = (write ? MM_STAT_WR_MASK : 0) |
5133838Shsul@eecs.umich.edu                    MM_STAT_DTB_MISS_MASK;
5145736Snate@binkert.org                return (req->getFlags() & Request::VPTE) ?
5153838Shsul@eecs.umich.edu                    (Fault)(new PDtbMissFault(req->getVaddr(), req->getFlags(),
5163838Shsul@eecs.umich.edu                                              flags)) :
5173838Shsul@eecs.umich.edu                    (Fault)(new NDtbMissFault(req->getVaddr(), req->getFlags(),
5183838Shsul@eecs.umich.edu                                              flags));
5193838Shsul@eecs.umich.edu            }
5203838Shsul@eecs.umich.edu
5215004Sgblack@eecs.umich.edu            req->setPaddr((entry->ppn << PageShift) +
5223838Shsul@eecs.umich.edu                          VAddr(req->getVaddr()).offset());
5233838Shsul@eecs.umich.edu
5243838Shsul@eecs.umich.edu            if (write) {
5255004Sgblack@eecs.umich.edu                if (!(entry->xwe & MODE2MASK(mode))) {
5263838Shsul@eecs.umich.edu                    // declare the instruction access fault
5273838Shsul@eecs.umich.edu                    write_acv++;
5283838Shsul@eecs.umich.edu                    uint64_t flags = MM_STAT_WR_MASK |
5293838Shsul@eecs.umich.edu                        MM_STAT_ACV_MASK |
5305004Sgblack@eecs.umich.edu                        (entry->fonw ? MM_STAT_FONW_MASK : 0);
5315569Snate@binkert.org                    return new DtbPageFault(req->getVaddr(), req->getFlags(),
5325569Snate@binkert.org                                            flags);
5333838Shsul@eecs.umich.edu                }
5345004Sgblack@eecs.umich.edu                if (entry->fonw) {
5353838Shsul@eecs.umich.edu                    write_acv++;
5365569Snate@binkert.org                    uint64_t flags = MM_STAT_WR_MASK | MM_STAT_FONW_MASK;
5375569Snate@binkert.org                    return new DtbPageFault(req->getVaddr(), req->getFlags(),
5385569Snate@binkert.org                                            flags);
5393838Shsul@eecs.umich.edu                }
5403453Sgblack@eecs.umich.edu            } else {
5415004Sgblack@eecs.umich.edu                if (!(entry->xre & MODE2MASK(mode))) {
5423838Shsul@eecs.umich.edu                    read_acv++;
5433838Shsul@eecs.umich.edu                    uint64_t flags = MM_STAT_ACV_MASK |
5445004Sgblack@eecs.umich.edu                        (entry->fonr ? MM_STAT_FONR_MASK : 0);
5455569Snate@binkert.org                    return new DtbAcvFault(req->getVaddr(), req->getFlags(),
5465569Snate@binkert.org                                           flags);
5473453Sgblack@eecs.umich.edu                }
5485004Sgblack@eecs.umich.edu                if (entry->fonr) {
5493838Shsul@eecs.umich.edu                    read_acv++;
5503838Shsul@eecs.umich.edu                    uint64_t flags = MM_STAT_FONR_MASK;
5515569Snate@binkert.org                    return new DtbPageFault(req->getVaddr(), req->getFlags(),
5525569Snate@binkert.org                                            flags);
5533453Sgblack@eecs.umich.edu                }
5542SN/A            }
5552SN/A        }
556551SN/A
5573838Shsul@eecs.umich.edu        if (write)
5583838Shsul@eecs.umich.edu            write_hits++;
5593838Shsul@eecs.umich.edu        else
5603838Shsul@eecs.umich.edu            read_hits++;
5612SN/A    }
5622SN/A
5633838Shsul@eecs.umich.edu    // check that the physical address is ok (catch bad physical addresses)
5643838Shsul@eecs.umich.edu    if (req->getPaddr() & ~PAddrImplMask)
5653838Shsul@eecs.umich.edu        return genMachineCheckFault();
566551SN/A
5673838Shsul@eecs.umich.edu    return checkCacheability(req);
5683838Shsul@eecs.umich.edu}
5693453Sgblack@eecs.umich.edu
5705004Sgblack@eecs.umich.eduTlbEntry &
5713838Shsul@eecs.umich.eduTLB::index(bool advance)
5723838Shsul@eecs.umich.edu{
5735004Sgblack@eecs.umich.edu    TlbEntry *entry = &table[nlu];
5743453Sgblack@eecs.umich.edu
5753838Shsul@eecs.umich.edu    if (advance)
5763838Shsul@eecs.umich.edu        nextnlu();
5773453Sgblack@eecs.umich.edu
5785004Sgblack@eecs.umich.edu    return *entry;
5793838Shsul@eecs.umich.edu}
5803453Sgblack@eecs.umich.edu
5816022Sgblack@eecs.umich.eduFault
5826023Snate@binkert.orgTLB::translateAtomic(RequestPtr req, ThreadContext *tc, Mode mode)
5836022Sgblack@eecs.umich.edu{
5846023Snate@binkert.org    if (mode == Execute)
5856022Sgblack@eecs.umich.edu        return translateInst(req, tc);
5866022Sgblack@eecs.umich.edu    else
5876023Snate@binkert.org        return translateData(req, tc, mode == Write);
5886022Sgblack@eecs.umich.edu}
5896022Sgblack@eecs.umich.edu
5906022Sgblack@eecs.umich.eduvoid
5916022Sgblack@eecs.umich.eduTLB::translateTiming(RequestPtr req, ThreadContext *tc,
5926023Snate@binkert.org        Translation *translation, Mode mode)
5936022Sgblack@eecs.umich.edu{
5946022Sgblack@eecs.umich.edu    assert(translation);
5956023Snate@binkert.org    translation->finish(translateAtomic(req, tc, mode), req, tc, mode);
5966022Sgblack@eecs.umich.edu}
5976022Sgblack@eecs.umich.edu
5987811Ssteve.reinhardt@amd.com} // namespace AlphaISA
5994088Sbinkertn@umich.edu
6006022Sgblack@eecs.umich.eduAlphaISA::TLB *
6016022Sgblack@eecs.umich.eduAlphaTLBParams::create()
6023838Shsul@eecs.umich.edu{
6036022Sgblack@eecs.umich.edu    return new AlphaISA::TLB(this);
6043838Shsul@eecs.umich.edu}
605