SConscript revision 8334
1# -*- mode:python -*- 2 3# Copyright (c) 2006 The Regents of The University of Michigan 4# All rights reserved. 5# 6# Redistribution and use in source and binary forms, with or without 7# modification, are permitted provided that the following conditions are 8# met: redistributions of source code must retain the above copyright 9# notice, this list of conditions and the following disclaimer; 10# redistributions in binary form must reproduce the above copyright 11# notice, this list of conditions and the following disclaimer in the 12# documentation and/or other materials provided with the distribution; 13# neither the name of the copyright holders nor the names of its 14# contributors may be used to endorse or promote products derived from 15# this software without specific prior written permission. 16# 17# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 18# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 19# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 20# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 21# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 22# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 23# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 24# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 25# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 26# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 27# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 28# 29# Authors: Steve Reinhardt 30 31import sys 32 33Import('*') 34 35################################################################# 36# 37# ISA "switch header" generation. 38# 39# Auto-generate arch headers that include the right ISA-specific 40# header based on the setting of THE_ISA preprocessor variable. 41# 42################################################################# 43 44# List of headers to generate 45isa_switch_hdrs = Split(''' 46 faults.hh 47 interrupts.hh 48 isa.hh 49 isa_traits.hh 50 kernel_stats.hh 51 locked_mem.hh 52 microcode_rom.hh 53 mmapped_ipr.hh 54 mt.hh 55 process.hh 56 predecoder.hh 57 registers.hh 58 remote_gdb.hh 59 stacktrace.hh 60 tlb.hh 61 types.hh 62 utility.hh 63 vtophys.hh 64 ''') 65 66# Set up this directory to support switching headers 67make_switching_dir('arch', isa_switch_hdrs, env) 68 69################################################################# 70# 71# Include architecture-specific files. 72# 73################################################################# 74 75# 76# Build a SCons scanner for ISA files 77# 78import SCons.Scanner 79 80isa_scanner = SCons.Scanner.Classic("ISAScan", 81 [".isa", ".ISA"], 82 "SRCDIR", 83 r'^\s*##include\s+"([\w/.-]*)"') 84 85env.Append(SCANNERS = isa_scanner) 86 87# 88# Now create a Builder object that uses isa_parser.py to generate C++ 89# output from the ISA description (*.isa) files. 90# 91 92# The emitter patches up the sources & targets to include the 93# autogenerated files as targets and isa parser itself as a source. 94def isa_desc_emitter(target, source, env): 95 cpu_models = list(env['CPU_MODELS']) 96 if env['USE_CHECKER']: 97 cpu_models.append('CheckerCPU') 98 99 # Several files are generated from the ISA description. 100 # We always get the basic decoder and header file. 101 target = [ 'decoder.cc', 'decoder.hh', 'max_inst_regs.hh' ] 102 # We also get an execute file for each selected CPU model. 103 target += [CpuModel.dict[cpu].filename for cpu in cpu_models] 104 105 return target, source + [ Value(m) for m in cpu_models ] 106 107ARCH_DIR = Dir('.') 108 109# import ply here because SCons screws with sys.path when performing actions. 110import ply 111 112def isa_desc_action_func(target, source, env): 113 # Add the current directory to the system path so we can import files 114 sys.path[0:0] = [ ARCH_DIR.srcnode().abspath ] 115 import isa_parser 116 117 models = [ s.get_contents() for s in source[1:] ] 118 cpu_models = [CpuModel.dict[cpu] for cpu in models] 119 parser = isa_parser.ISAParser(target[0].dir.abspath, cpu_models) 120 parser.parse_isa_desc(source[0].abspath) 121isa_desc_action = MakeAction(isa_desc_action_func, Transform("ISA DESC", 1)) 122 123# Also include the CheckerCPU as one of the models if it is being 124# enabled via command line. 125isa_desc_builder = Builder(action=isa_desc_action, emitter=isa_desc_emitter) 126 127env.Append(BUILDERS = { 'ISADesc' : isa_desc_builder }) 128 129TraceFlag('IntRegs') 130TraceFlag('FloatRegs') 131TraceFlag('MiscRegs') 132CompoundFlag('Registers', [ 'IntRegs', 'FloatRegs', 'MiscRegs' ]) 133