SConscript revision 5124
111291Sgabor.dozsa@arm.com# -*- mode:python -*- 211291Sgabor.dozsa@arm.com 311291Sgabor.dozsa@arm.com# Copyright (c) 2006 The Regents of The University of Michigan 411291Sgabor.dozsa@arm.com# All rights reserved. 511291Sgabor.dozsa@arm.com# 611291Sgabor.dozsa@arm.com# Redistribution and use in source and binary forms, with or without 711291Sgabor.dozsa@arm.com# modification, are permitted provided that the following conditions are 811291Sgabor.dozsa@arm.com# met: redistributions of source code must retain the above copyright 911291Sgabor.dozsa@arm.com# notice, this list of conditions and the following disclaimer; 1011291Sgabor.dozsa@arm.com# redistributions in binary form must reproduce the above copyright 1111291Sgabor.dozsa@arm.com# notice, this list of conditions and the following disclaimer in the 1211291Sgabor.dozsa@arm.com# documentation and/or other materials provided with the distribution; 1311291Sgabor.dozsa@arm.com# neither the name of the copyright holders nor the names of its 1411291Sgabor.dozsa@arm.com# contributors may be used to endorse or promote products derived from 1511291Sgabor.dozsa@arm.com# this software without specific prior written permission. 1611291Sgabor.dozsa@arm.com# 1711291Sgabor.dozsa@arm.com# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 1811291Sgabor.dozsa@arm.com# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 1911291Sgabor.dozsa@arm.com# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 2011291Sgabor.dozsa@arm.com# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 2111291Sgabor.dozsa@arm.com# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 2211291Sgabor.dozsa@arm.com# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 2311291Sgabor.dozsa@arm.com# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 2411291Sgabor.dozsa@arm.com# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 2511291Sgabor.dozsa@arm.com# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 2611291Sgabor.dozsa@arm.com# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 2711291Sgabor.dozsa@arm.com# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 2811291Sgabor.dozsa@arm.com# 2911291Sgabor.dozsa@arm.com# Authors: Steve Reinhardt 3011291Sgabor.dozsa@arm.com 3111291Sgabor.dozsa@arm.comimport sys 3211291Sgabor.dozsa@arm.com 3311291Sgabor.dozsa@arm.comImport('*') 3411291Sgabor.dozsa@arm.com 3511291Sgabor.dozsa@arm.com################################################################# 3611291Sgabor.dozsa@arm.com# 3711291Sgabor.dozsa@arm.com# ISA "switch header" generation. 3811291Sgabor.dozsa@arm.com# 3911291Sgabor.dozsa@arm.com# Auto-generate arch headers that include the right ISA-specific 4011291Sgabor.dozsa@arm.com# header based on the setting of THE_ISA preprocessor variable. 4111291Sgabor.dozsa@arm.com# 4211291Sgabor.dozsa@arm.com################################################################# 4311291Sgabor.dozsa@arm.com 4411291Sgabor.dozsa@arm.com# List of headers to generate 4511291Sgabor.dozsa@arm.comisa_switch_hdrs = Split(''' 4611291Sgabor.dozsa@arm.com arguments.hh 4711291Sgabor.dozsa@arm.com faults.hh 4811291Sgabor.dozsa@arm.com interrupts.hh 4911291Sgabor.dozsa@arm.com isa_traits.hh 5011291Sgabor.dozsa@arm.com kernel_stats.hh 5111291Sgabor.dozsa@arm.com locked_mem.hh 5211291Sgabor.dozsa@arm.com mmaped_ipr.hh 5311291Sgabor.dozsa@arm.com process.hh 5411291Sgabor.dozsa@arm.com predecoder.hh 5511291Sgabor.dozsa@arm.com regfile.hh 5611291Sgabor.dozsa@arm.com remote_gdb.hh 5711291Sgabor.dozsa@arm.com stacktrace.hh 5811291Sgabor.dozsa@arm.com syscallreturn.hh 5911291Sgabor.dozsa@arm.com tlb.hh 6011291Sgabor.dozsa@arm.com types.hh 6111291Sgabor.dozsa@arm.com utility.hh 6211291Sgabor.dozsa@arm.com vtophys.hh 6311291Sgabor.dozsa@arm.com ''') 6411291Sgabor.dozsa@arm.com 6511291Sgabor.dozsa@arm.com# Set up this directory to support switching headers 6611291Sgabor.dozsa@arm.commake_switching_dir('arch', isa_switch_hdrs, env) 6711291Sgabor.dozsa@arm.com 6811291Sgabor.dozsa@arm.com################################################################# 6911291Sgabor.dozsa@arm.com# 7011291Sgabor.dozsa@arm.com# Include architecture-specific files. 7111291Sgabor.dozsa@arm.com# 7211291Sgabor.dozsa@arm.com################################################################# 7311291Sgabor.dozsa@arm.com 7411291Sgabor.dozsa@arm.com# 7511291Sgabor.dozsa@arm.com# Build a SCons scanner for ISA files 7611291Sgabor.dozsa@arm.com# 7711291Sgabor.dozsa@arm.comimport SCons.Scanner 7811291Sgabor.dozsa@arm.com 7911291Sgabor.dozsa@arm.comisa_scanner = SCons.Scanner.Classic("ISAScan", 8011291Sgabor.dozsa@arm.com [".isa", ".ISA"], 8111291Sgabor.dozsa@arm.com "SRCDIR", 8211291Sgabor.dozsa@arm.com r'^\s*##include\s+"([\w/.-]*)"') 83 84env.Append(SCANNERS = isa_scanner) 85 86# 87# Now create a Builder object that uses isa_parser.py to generate C++ 88# output from the ISA description (*.isa) files. 89# 90 91# Convert to File node to fix path 92isa_parser = File('isa_parser.py') 93cpu_models_file = File('../cpu/cpu_models.py') 94 95# This sucks in the defintions of the CpuModel objects. 96execfile(cpu_models_file.srcnode().abspath) 97 98# Several files are generated from the ISA description. 99# We always get the basic decoder and header file. 100isa_desc_gen_files = [ 'decoder.cc', 'decoder.hh' ] 101# We also get an execute file for each selected CPU model. 102isa_desc_gen_files += [CpuModel.dict[cpu].filename 103 for cpu in env['CPU_MODELS']] 104 105# Also include the CheckerCPU as one of the models if it is being 106# enabled via command line. 107if env['USE_CHECKER']: 108 isa_desc_gen_files += [CpuModel.dict['CheckerCPU'].filename] 109 110# The emitter patches up the sources & targets to include the 111# autogenerated files as targets and isa parser itself as a source. 112def isa_desc_emitter(target, source, env): 113 return (isa_desc_gen_files, [isa_parser, cpu_models_file] + source) 114 115# Pieces are in place, so create the builder. 116python = sys.executable # use same Python binary used to run scons 117 118# Also include the CheckerCPU as one of the models if it is being 119# enabled via command line. 120if env['USE_CHECKER']: 121 isa_desc_builder = Builder(action=python + ' $SOURCES $TARGET.dir $CPU_MODELS CheckerCPU', 122 emitter = isa_desc_emitter) 123else: 124 isa_desc_builder = Builder(action=python + ' $SOURCES $TARGET.dir $CPU_MODELS', 125 emitter = isa_desc_emitter) 126 127env.Append(BUILDERS = { 'ISADesc' : isa_desc_builder }) 128