SConscript revision 7739
12929Sktlim@umich.edu# -*- mode:python -*- 22929Sktlim@umich.edu 32932Sktlim@umich.edu# Copyright (c) 2006 The Regents of The University of Michigan 42929Sktlim@umich.edu# All rights reserved. 52929Sktlim@umich.edu# 62929Sktlim@umich.edu# Redistribution and use in source and binary forms, with or without 72929Sktlim@umich.edu# modification, are permitted provided that the following conditions are 82929Sktlim@umich.edu# met: redistributions of source code must retain the above copyright 92929Sktlim@umich.edu# notice, this list of conditions and the following disclaimer; 102929Sktlim@umich.edu# redistributions in binary form must reproduce the above copyright 112929Sktlim@umich.edu# notice, this list of conditions and the following disclaimer in the 122929Sktlim@umich.edu# documentation and/or other materials provided with the distribution; 132929Sktlim@umich.edu# neither the name of the copyright holders nor the names of its 142929Sktlim@umich.edu# contributors may be used to endorse or promote products derived from 152929Sktlim@umich.edu# this software without specific prior written permission. 162929Sktlim@umich.edu# 172929Sktlim@umich.edu# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 182929Sktlim@umich.edu# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 192929Sktlim@umich.edu# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 202929Sktlim@umich.edu# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 212929Sktlim@umich.edu# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 222929Sktlim@umich.edu# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 232929Sktlim@umich.edu# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 242929Sktlim@umich.edu# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 252929Sktlim@umich.edu# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 262929Sktlim@umich.edu# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 272929Sktlim@umich.edu# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 282932Sktlim@umich.edu# 292932Sktlim@umich.edu# Authors: Steve Reinhardt 302932Sktlim@umich.edu 312929Sktlim@umich.eduimport sys 322929Sktlim@umich.edu 332929Sktlim@umich.eduImport('*') 342929Sktlim@umich.edu 352929Sktlim@umich.edu################################################################# 362929Sktlim@umich.edu# 372929Sktlim@umich.edu# ISA "switch header" generation. 382929Sktlim@umich.edu# 392929Sktlim@umich.edu# Auto-generate arch headers that include the right ISA-specific 402929Sktlim@umich.edu# header based on the setting of THE_ISA preprocessor variable. 412929Sktlim@umich.edu# 422929Sktlim@umich.edu################################################################# 432929Sktlim@umich.edu 442929Sktlim@umich.edu# List of headers to generate 452929Sktlim@umich.eduisa_switch_hdrs = Split(''' 462929Sktlim@umich.edu faults.hh 472929Sktlim@umich.edu interrupts.hh 482929Sktlim@umich.edu isa.hh 492929Sktlim@umich.edu isa_traits.hh 502929Sktlim@umich.edu kernel_stats.hh 512929Sktlim@umich.edu locked_mem.hh 522929Sktlim@umich.edu microcode_rom.hh 532929Sktlim@umich.edu mmaped_ipr.hh 542929Sktlim@umich.edu mt.hh 552929Sktlim@umich.edu process.hh 562929Sktlim@umich.edu predecoder.hh 572929Sktlim@umich.edu registers.hh 582929Sktlim@umich.edu remote_gdb.hh 592929Sktlim@umich.edu stacktrace.hh 602929Sktlim@umich.edu tlb.hh 612929Sktlim@umich.edu types.hh 622929Sktlim@umich.edu utility.hh 632929Sktlim@umich.edu vtophys.hh 643020Sstever@eecs.umich.edu ''') 653020Sstever@eecs.umich.edu 663020Sstever@eecs.umich.edu# Set up this directory to support switching headers 672929Sktlim@umich.edumake_switching_dir('arch', isa_switch_hdrs, env) 682929Sktlim@umich.edu 693021Sstever@eecs.umich.edu################################################################# 702929Sktlim@umich.edu# 712929Sktlim@umich.edu# Include architecture-specific files. 722929Sktlim@umich.edu# 732929Sktlim@umich.edu################################################################# 742929Sktlim@umich.edu 752929Sktlim@umich.edu# 762929Sktlim@umich.edu# Build a SCons scanner for ISA files 772929Sktlim@umich.edu# 782929Sktlim@umich.eduimport SCons.Scanner 792929Sktlim@umich.edu 802929Sktlim@umich.eduisa_scanner = SCons.Scanner.Classic("ISAScan", 812929Sktlim@umich.edu [".isa", ".ISA"], 822929Sktlim@umich.edu "SRCDIR", 832929Sktlim@umich.edu r'^\s*##include\s+"([\w/.-]*)"') 842929Sktlim@umich.edu 852929Sktlim@umich.eduenv.Append(SCANNERS = isa_scanner) 862929Sktlim@umich.edu 872929Sktlim@umich.edu# 882929Sktlim@umich.edu# Now create a Builder object that uses isa_parser.py to generate C++ 892929Sktlim@umich.edu# output from the ISA description (*.isa) files. 902929Sktlim@umich.edu# 912929Sktlim@umich.edu 922929Sktlim@umich.edu# The emitter patches up the sources & targets to include the 932929Sktlim@umich.edu# autogenerated files as targets and isa parser itself as a source. 942929Sktlim@umich.edudef isa_desc_emitter(target, source, env): 952929Sktlim@umich.edu cpu_models = list(env['CPU_MODELS']) 962929Sktlim@umich.edu if env['USE_CHECKER']: 972929Sktlim@umich.edu cpu_models.append('CheckerCPU') 982929Sktlim@umich.edu 992929Sktlim@umich.edu # Several files are generated from the ISA description. 1002929Sktlim@umich.edu # We always get the basic decoder and header file. 1012929Sktlim@umich.edu target = [ 'decoder.cc', 'decoder.hh', 'max_inst_regs.hh' ] 1022929Sktlim@umich.edu # We also get an execute file for each selected CPU model. 1032929Sktlim@umich.edu target += [CpuModel.dict[cpu].filename for cpu in cpu_models] 1042929Sktlim@umich.edu 1054937Sstever@gmail.com return target, source + [ Value(m) for m in cpu_models ] 1064937Sstever@gmail.com 1074937Sstever@gmail.comARCH_DIR = Dir('.') 1084937Sstever@gmail.com 1094937Sstever@gmail.com# import ply here because SCons screws with sys.path when performing actions. 1104937Sstever@gmail.comimport ply 1114937Sstever@gmail.com 1124937Sstever@gmail.comdef isa_desc_action(target, source, env): 1134937Sstever@gmail.com # Add the current directory to the system path so we can import files 1144937Sstever@gmail.com sys.path[0:0] = [ ARCH_DIR.srcnode().abspath ] 1154937Sstever@gmail.com import isa_parser 1164937Sstever@gmail.com 1174937Sstever@gmail.com models = [ s.get_contents() for s in source[1:] ] 1182929Sktlim@umich.edu cpu_models = [CpuModel.dict[cpu] for cpu in models] 1192929Sktlim@umich.edu parser = isa_parser.ISAParser(target[0].dir.abspath, cpu_models) 1202929Sktlim@umich.edu parser.parse_isa_desc(source[0].abspath) 1212929Sktlim@umich.edu 1222929Sktlim@umich.edu# Also include the CheckerCPU as one of the models if it is being 1232929Sktlim@umich.edu# enabled via command line. 1242929Sktlim@umich.eduisa_desc_builder = Builder(action=isa_desc_action, emitter=isa_desc_emitter) 1252929Sktlim@umich.edu 1262929Sktlim@umich.eduenv.Append(BUILDERS = { 'ISADesc' : isa_desc_builder }) 1272929Sktlim@umich.edu 1284937Sstever@gmail.comTraceFlag('IntRegs') 1294937Sstever@gmail.comTraceFlag('FloatRegs') 1304937Sstever@gmail.comTraceFlag('MiscRegs') 1314937Sstever@gmail.comCompoundFlag('Registers', [ 'IntRegs', 'FloatRegs', 'MiscRegs' ]) 1324937Sstever@gmail.com