SConscript revision 6876
12086SN/A# -*- mode:python -*- 22086SN/A 32086SN/A# Copyright (c) 2006 The Regents of The University of Michigan 42086SN/A# All rights reserved. 52086SN/A# 62086SN/A# Redistribution and use in source and binary forms, with or without 72086SN/A# modification, are permitted provided that the following conditions are 82086SN/A# met: redistributions of source code must retain the above copyright 92086SN/A# notice, this list of conditions and the following disclaimer; 102086SN/A# redistributions in binary form must reproduce the above copyright 112086SN/A# notice, this list of conditions and the following disclaimer in the 122086SN/A# documentation and/or other materials provided with the distribution; 132086SN/A# neither the name of the copyright holders nor the names of its 142086SN/A# contributors may be used to endorse or promote products derived from 152086SN/A# this software without specific prior written permission. 162086SN/A# 172086SN/A# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 182086SN/A# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 192086SN/A# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 202086SN/A# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 212086SN/A# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 222086SN/A# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 232086SN/A# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 242086SN/A# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 252086SN/A# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 262086SN/A# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 272086SN/A# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 282665Ssaidi@eecs.umich.edu# 292665Ssaidi@eecs.umich.edu# Authors: Steve Reinhardt 302665Ssaidi@eecs.umich.edu 312686Sksewell@umich.eduimport sys 322086SN/A 332086SN/AImport('*') 342086SN/A 352086SN/A################################################################# 362086SN/A# 372086SN/A# ISA "switch header" generation. 382086SN/A# 392086SN/A# Auto-generate arch headers that include the right ISA-specific 402086SN/A# header based on the setting of THE_ISA preprocessor variable. 412086SN/A# 422086SN/A################################################################# 432086SN/A 442086SN/A# List of headers to generate 452086SN/Aisa_switch_hdrs = Split(''' 462086SN/A arguments.hh 472152SN/A faults.hh 482152SN/A interrupts.hh 492152SN/A isa.hh 502686Sksewell@umich.edu isa_traits.hh 512086SN/A kernel_stats.hh 522086SN/A locked_mem.hh 532086SN/A microcode_rom.hh 542152SN/A mmaped_ipr.hh 552745Sksewell@umich.edu mt.hh 562086SN/A process.hh 572086SN/A predecoder.hh 582086SN/A registers.hh 592152SN/A remote_gdb.hh 602597SN/A stacktrace.hh 612597SN/A tlb.hh 622447SN/A types.hh 632086SN/A utility.hh 642086SN/A vtophys.hh 652086SN/A ''') 662152SN/A 672086SN/A# Set up this directory to support switching headers 682086SN/Amake_switching_dir('arch', isa_switch_hdrs, env) 692152SN/A 702086SN/A################################################################# 712152SN/A# 722086SN/A# Include architecture-specific files. 732152SN/A# 742152SN/A################################################################# 752152SN/A 762152SN/A# 772152SN/A# Build a SCons scanner for ISA files 782152SN/A# 792152SN/Aimport SCons.Scanner 802152SN/A 812152SN/Aisa_scanner = SCons.Scanner.Classic("ISAScan", 822086SN/A [".isa", ".ISA"], 832086SN/A "SRCDIR", 84 r'^\s*##include\s+"([\w/.-]*)"') 85 86env.Append(SCANNERS = isa_scanner) 87 88# 89# Now create a Builder object that uses isa_parser.py to generate C++ 90# output from the ISA description (*.isa) files. 91# 92 93# Convert to File node to fix path 94isa_parser = File('isa_parser.py') 95cpu_models_file = File('../cpu/cpu_models.py') 96 97# This sucks in the defintions of the CpuModel objects. 98execfile(cpu_models_file.srcnode().abspath) 99 100# Several files are generated from the ISA description. 101# We always get the basic decoder and header file. 102isa_desc_gen_files = [ 'decoder.cc', 'decoder.hh', 'max_inst_regs.hh' ] 103# We also get an execute file for each selected CPU model. 104isa_desc_gen_files += [CpuModel.dict[cpu].filename 105 for cpu in env['CPU_MODELS']] 106 107# Also include the CheckerCPU as one of the models if it is being 108# enabled via command line. 109if env['USE_CHECKER']: 110 isa_desc_gen_files += [CpuModel.dict['CheckerCPU'].filename] 111 112# The emitter patches up the sources & targets to include the 113# autogenerated files as targets and isa parser itself as a source. 114def isa_desc_emitter(target, source, env): 115 return (isa_desc_gen_files, [isa_parser, cpu_models_file] + source) 116 117# Pieces are in place, so create the builder. 118python = sys.executable # use same Python binary used to run scons 119 120# Also include the CheckerCPU as one of the models if it is being 121# enabled via command line. 122if env['USE_CHECKER']: 123 isa_desc_builder = Builder(action=python + ' $SOURCES $TARGET.dir $CPU_MODELS CheckerCPU', 124 emitter = isa_desc_emitter) 125else: 126 isa_desc_builder = Builder(action=python + ' $SOURCES $TARGET.dir $CPU_MODELS', 127 emitter = isa_desc_emitter) 128 129env.Append(BUILDERS = { 'ISADesc' : isa_desc_builder }) 130 131TraceFlag('IntRegs') 132TraceFlag('FloatRegs') 133TraceFlag('MiscRegs') 134CompoundFlag('Registers', [ 'IntRegs', 'FloatRegs', 'MiscRegs' ]) 135