SConscript revision 6253
12929Sktlim@umich.edu# -*- mode:python -*- 211504Sandreas.sandberg@arm.com 311504Sandreas.sandberg@arm.com# Copyright (c) 2006 The Regents of The University of Michigan 411504Sandreas.sandberg@arm.com# All rights reserved. 511504Sandreas.sandberg@arm.com# 611504Sandreas.sandberg@arm.com# Redistribution and use in source and binary forms, with or without 711504Sandreas.sandberg@arm.com# modification, are permitted provided that the following conditions are 811504Sandreas.sandberg@arm.com# met: redistributions of source code must retain the above copyright 911504Sandreas.sandberg@arm.com# notice, this list of conditions and the following disclaimer; 1011504Sandreas.sandberg@arm.com# redistributions in binary form must reproduce the above copyright 1111504Sandreas.sandberg@arm.com# notice, this list of conditions and the following disclaimer in the 1211504Sandreas.sandberg@arm.com# documentation and/or other materials provided with the distribution; 1311504Sandreas.sandberg@arm.com# neither the name of the copyright holders nor the names of its 1411504Sandreas.sandberg@arm.com# contributors may be used to endorse or promote products derived from 152932Sktlim@umich.edu# this software without specific prior written permission. 162929Sktlim@umich.edu# 172929Sktlim@umich.edu# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 182929Sktlim@umich.edu# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 192929Sktlim@umich.edu# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 202929Sktlim@umich.edu# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 212929Sktlim@umich.edu# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 222929Sktlim@umich.edu# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 232929Sktlim@umich.edu# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 242929Sktlim@umich.edu# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 252929Sktlim@umich.edu# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 262929Sktlim@umich.edu# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 272929Sktlim@umich.edu# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 282929Sktlim@umich.edu# 292929Sktlim@umich.edu# Authors: Steve Reinhardt 302929Sktlim@umich.edu 312929Sktlim@umich.eduimport sys 322929Sktlim@umich.edu 332929Sktlim@umich.eduImport('*') 342929Sktlim@umich.edu 352929Sktlim@umich.edu################################################################# 362929Sktlim@umich.edu# 372929Sktlim@umich.edu# ISA "switch header" generation. 382929Sktlim@umich.edu# 392929Sktlim@umich.edu# Auto-generate arch headers that include the right ISA-specific 402932Sktlim@umich.edu# header based on the setting of THE_ISA preprocessor variable. 412932Sktlim@umich.edu# 422932Sktlim@umich.edu################################################################# 4311504Sandreas.sandberg@arm.com 442929Sktlim@umich.edu# List of headers to generate 452929Sktlim@umich.eduisa_switch_hdrs = Split(''' 4611504Sandreas.sandberg@arm.com arguments.hh 4711504Sandreas.sandberg@arm.com faults.hh 4811504Sandreas.sandberg@arm.com interrupts.hh 4911504Sandreas.sandberg@arm.com isa_traits.hh 5011504Sandreas.sandberg@arm.com kernel_stats.hh 5111504Sandreas.sandberg@arm.com locked_mem.hh 5211504Sandreas.sandberg@arm.com microcode_rom.hh 532929Sktlim@umich.edu mmaped_ipr.hh 542929Sktlim@umich.edu mt.hh 552929Sktlim@umich.edu process.hh 568947Sandreas.hansson@arm.com predecoder.hh 578947Sandreas.hansson@arm.com regfile.hh 588947Sandreas.hansson@arm.com remote_gdb.hh 592929Sktlim@umich.edu stacktrace.hh 602929Sktlim@umich.edu tlb.hh 6111504Sandreas.sandberg@arm.com types.hh 6211504Sandreas.sandberg@arm.com utility.hh 6311504Sandreas.sandberg@arm.com vtophys.hh 6411504Sandreas.sandberg@arm.com ''') 6511504Sandreas.sandberg@arm.com 6611504Sandreas.sandberg@arm.com# Set up this directory to support switching headers 6711504Sandreas.sandberg@arm.commake_switching_dir('arch', isa_switch_hdrs, env) 682929Sktlim@umich.edu 6911504Sandreas.sandberg@arm.com################################################################# 7011504Sandreas.sandberg@arm.com# 716007Ssteve.reinhardt@amd.com# Include architecture-specific files. 726007Ssteve.reinhardt@amd.com# 7311504Sandreas.sandberg@arm.com################################################################# 742929Sktlim@umich.edu 752929Sktlim@umich.edu# 7611504Sandreas.sandberg@arm.com# Build a SCons scanner for ISA files 776007Ssteve.reinhardt@amd.com# 786007Ssteve.reinhardt@amd.comimport SCons.Scanner 799781Sandreas.hansson@arm.com 806007Ssteve.reinhardt@amd.comisa_scanner = SCons.Scanner.Classic("ISAScan", 8111504Sandreas.sandberg@arm.com [".isa", ".ISA"], 822929Sktlim@umich.edu "SRCDIR", 832929Sktlim@umich.edu r'^\s*##include\s+"([\w/.-]*)"') 8411504Sandreas.sandberg@arm.com 8511504Sandreas.sandberg@arm.comenv.Append(SCANNERS = isa_scanner) 8611504Sandreas.sandberg@arm.com 8711504Sandreas.sandberg@arm.com# 8811504Sandreas.sandberg@arm.com# Now create a Builder object that uses isa_parser.py to generate C++ 896007Ssteve.reinhardt@amd.com# output from the ISA description (*.isa) files. 9011504Sandreas.sandberg@arm.com# 9111504Sandreas.sandberg@arm.com 9211504Sandreas.sandberg@arm.com# Convert to File node to fix path 9311504Sandreas.sandberg@arm.comisa_parser = File('isa_parser.py') 946007Ssteve.reinhardt@amd.comcpu_models_file = File('../cpu/cpu_models.py') 9511504Sandreas.sandberg@arm.com 9611504Sandreas.sandberg@arm.com# This sucks in the defintions of the CpuModel objects. 9711504Sandreas.sandberg@arm.comexecfile(cpu_models_file.srcnode().abspath) 986007Ssteve.reinhardt@amd.com 992929Sktlim@umich.edu# Several files are generated from the ISA description. 1002929Sktlim@umich.edu# We always get the basic decoder and header file. 1016007Ssteve.reinhardt@amd.comisa_desc_gen_files = [ 'decoder.cc', 'decoder.hh', 'max_inst_regs.hh' ] 1026007Ssteve.reinhardt@amd.com# We also get an execute file for each selected CPU model. 1032929Sktlim@umich.eduisa_desc_gen_files += [CpuModel.dict[cpu].filename 1042929Sktlim@umich.edu for cpu in env['CPU_MODELS']] 1056007Ssteve.reinhardt@amd.com 1062929Sktlim@umich.edu# Also include the CheckerCPU as one of the models if it is being 1072929Sktlim@umich.edu# enabled via command line. 10811504Sandreas.sandberg@arm.comif env['USE_CHECKER']: 1098947Sandreas.hansson@arm.com isa_desc_gen_files += [CpuModel.dict['CheckerCPU'].filename] 11011504Sandreas.sandberg@arm.com 11111504Sandreas.sandberg@arm.com# The emitter patches up the sources & targets to include the 1128947Sandreas.hansson@arm.com# autogenerated files as targets and isa parser itself as a source. 11311504Sandreas.sandberg@arm.comdef isa_desc_emitter(target, source, env): 11411504Sandreas.sandberg@arm.com return (isa_desc_gen_files, [isa_parser, cpu_models_file] + source) 1158947Sandreas.hansson@arm.com 11611504Sandreas.sandberg@arm.com# Pieces are in place, so create the builder. 11711504Sandreas.sandberg@arm.compython = sys.executable # use same Python binary used to run scons 11811504Sandreas.sandberg@arm.com 1198947Sandreas.hansson@arm.com# Also include the CheckerCPU as one of the models if it is being 12011504Sandreas.sandberg@arm.com# enabled via command line. 12111504Sandreas.sandberg@arm.comif env['USE_CHECKER']: 12211504Sandreas.sandberg@arm.com isa_desc_builder = Builder(action=python + ' $SOURCES $TARGET.dir $CPU_MODELS CheckerCPU', 12311504Sandreas.sandberg@arm.com emitter = isa_desc_emitter) 12411542Sandreas.sandberg@arm.comelse: 12511542Sandreas.sandberg@arm.com isa_desc_builder = Builder(action=python + ' $SOURCES $TARGET.dir $CPU_MODELS', 12611542Sandreas.sandberg@arm.com emitter = isa_desc_emitter) 12711542Sandreas.sandberg@arm.com 12811504Sandreas.sandberg@arm.comenv.Append(BUILDERS = { 'ISADesc' : isa_desc_builder }) 12911504Sandreas.sandberg@arm.com 13011504Sandreas.sandberg@arm.comTraceFlag('IntRegs') 13111504Sandreas.sandberg@arm.comTraceFlag('FloatRegs') 13211542Sandreas.sandberg@arm.comTraceFlag('MiscRegs') 13311504Sandreas.sandberg@arm.comCompoundFlag('Registers', [ 'IntRegs', 'FloatRegs', 'MiscRegs' ]) 13411504Sandreas.sandberg@arm.com