ruby_direct_test.py revision 11682
16899SN/A# Copyright (c) 2006-2007 The Regents of The University of Michigan
26899SN/A# Copyright (c) 2009 Advanced Micro Devices, Inc.
36899SN/A# All rights reserved.
46899SN/A#
56899SN/A# Redistribution and use in source and binary forms, with or without
66899SN/A# modification, are permitted provided that the following conditions are
76899SN/A# met: redistributions of source code must retain the above copyright
86899SN/A# notice, this list of conditions and the following disclaimer;
96899SN/A# redistributions in binary form must reproduce the above copyright
106899SN/A# notice, this list of conditions and the following disclaimer in the
116899SN/A# documentation and/or other materials provided with the distribution;
126899SN/A# neither the name of the copyright holders nor the names of its
136899SN/A# contributors may be used to endorse or promote products derived from
146899SN/A# this software without specific prior written permission.
156899SN/A#
166899SN/A# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
176899SN/A# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
186899SN/A# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
196899SN/A# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
206899SN/A# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
216899SN/A# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
226899SN/A# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
236899SN/A# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
246899SN/A# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
256899SN/A# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
266899SN/A# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
276899SN/A#
286899SN/A# Authors: Ron Dreslinski
296899SN/A#          Brad Beckmann
306899SN/A
316899SN/Aimport m5
326899SN/Afrom m5.objects import *
336899SN/Afrom m5.defines import buildEnv
346899SN/Afrom m5.util import addToPath
356899SN/Aimport os, optparse, sys
3611682Sandreas.hansson@arm.com
3711670Sandreas.hansson@arm.comaddToPath('../')
386899SN/A
3911682Sandreas.hansson@arm.comfrom common import Options
4011670Sandreas.hansson@arm.comfrom ruby import Ruby
416899SN/A
426899SN/A# Get paths we might need.  It's expected this file is in m5/configs/example.
436899SN/Aconfig_path = os.path.dirname(os.path.abspath(__file__))
446899SN/Aconfig_root = os.path.dirname(config_path)
456899SN/Am5_root = os.path.dirname(config_root)
466899SN/A
476899SN/Aparser = optparse.OptionParser()
488928Sandreas.hansson@arm.comOptions.addCommonOptions(parser)
496899SN/A
5010524Snilay@cs.wisc.eduparser.add_option("--requests", metavar="N", default=100,
517553SN/A                  help="Stop after N requests")
526899SN/Aparser.add_option("-f", "--wakeup_freq", metavar="N", default=10,
536899SN/A                  help="Wakeup every N cycles")
549365Snilay@cs.wisc.eduparser.add_option("--test-type", type="choice", default="SeriesGetx",
559365Snilay@cs.wisc.edu                  choices = ["SeriesGetx", "SeriesGets", "SeriesGetMixed",
569365Snilay@cs.wisc.edu                             "Invalidate"],
579365Snilay@cs.wisc.edu                  help = "Type of test")
589365Snilay@cs.wisc.eduparser.add_option("--percent-writes", type="int", default=100,
599365Snilay@cs.wisc.edu                  help="percentage of accesses that should be writes")
606899SN/A
616899SN/A#
627538SN/A# Add the ruby specific and protocol specific options
636899SN/A#
647538SN/ARuby.define_options(parser)
656899SN/A(options, args) = parser.parse_args()
666899SN/A
676899SN/Aif args:
686899SN/A     print "Error: script doesn't take any positional arguments"
696899SN/A     sys.exit(1)
706899SN/A
716899SN/A#
727632SBrad.Beckmann@amd.com# Select the direct test generator
736899SN/A#
747553SN/Aif options.test_type == "SeriesGetx":
757553SN/A    generator = SeriesRequestGenerator(num_cpus = options.num_cpus,
769365Snilay@cs.wisc.edu                                       percent_writes = 100)
777553SN/Aelif options.test_type == "SeriesGets":
787553SN/A    generator = SeriesRequestGenerator(num_cpus = options.num_cpus,
799365Snilay@cs.wisc.edu                                       percent_writes = 0)
809365Snilay@cs.wisc.eduelif options.test_type == "SeriesGetMixed":
819365Snilay@cs.wisc.edu    generator = SeriesRequestGenerator(num_cpus = options.num_cpus,
829365Snilay@cs.wisc.edu                                       percent_writes = options.percent_writes)
837553SN/Aelif options.test_type == "Invalidate":
847553SN/A    generator = InvalidateGenerator(num_cpus = options.num_cpus)
857553SN/Aelse:
867632SBrad.Beckmann@amd.com    print "Error: unknown direct test generator"
877553SN/A    sys.exit(1)
886899SN/A
8910524Snilay@cs.wisc.edu# Create the M5 system.
9010524Snilay@cs.wisc.edusystem = System(mem_ranges = [AddrRange(options.mem_size)])
919870Sandreas.hansson@arm.com
929870Sandreas.hansson@arm.com
939870Sandreas.hansson@arm.com# Create a top-level voltage domain and clock domain
949870Sandreas.hansson@arm.comsystem.voltage_domain = VoltageDomain(voltage = options.sys_voltage)
959870Sandreas.hansson@arm.com
969870Sandreas.hansson@arm.comsystem.clk_domain = SrcClockDomain(clock = options.sys_clock,
979870Sandreas.hansson@arm.com                                   voltage_domain = system.voltage_domain)
989793Sakash.bagdia@arm.com
997553SN/A# Create the ruby random tester
10010524Snilay@cs.wisc.edusystem.cpu = RubyDirectedTester(requests_to_complete = options.requests,
10110524Snilay@cs.wisc.edu                                generator = generator)
1027553SN/A
10310519Snilay@cs.wisc.eduRuby.create_system(options, False, system)
1046899SN/A
1059793Sakash.bagdia@arm.com# Since Ruby runs at an independent frequency, create a seperate clock
1069870Sandreas.hansson@arm.comsystem.ruby.clk_domain = SrcClockDomain(clock = options.ruby_clock,
1079870Sandreas.hansson@arm.com                                        voltage_domain = system.voltage_domain)
1089793Sakash.bagdia@arm.com
10910120Snilay@cs.wisc.eduassert(options.num_cpus == len(system.ruby._cpu_ports))
1106899SN/A
11110120Snilay@cs.wisc.edufor ruby_port in system.ruby._cpu_ports:
1126899SN/A    #
1136899SN/A    # Tie the ruby tester ports to the ruby cpu ports
1146899SN/A    #
11510524Snilay@cs.wisc.edu    system.cpu.cpuPort = ruby_port.slave
1166899SN/A
1176899SN/A# -----------------------
1186899SN/A# run simulation
1196899SN/A# -----------------------
1206899SN/A
1218801Sgblack@eecs.umich.eduroot = Root( full_system = False, system = system )
1226899SN/Aroot.system.mem_mode = 'timing'
1236899SN/A
1246899SN/A# Not much point in this being higher than the L1 latency
1256899SN/Am5.ticks.setGlobalFrequency('1ns')
1266899SN/A
1276899SN/A# instantiate configuration
1287525SN/Am5.instantiate()
1296899SN/A
1306899SN/A# simulate until program terminates
1319909Snilay@cs.wisc.eduexit_event = m5.simulate(options.abs_max_tick)
1326899SN/A
1336899SN/Aprint 'Exiting @ tick', m5.curTick(), 'because', exit_event.getCause()
134