1# Copyright (c) 2006-2007 The Regents of The University of Michigan
2# Copyright (c) 2009 Advanced Micro Devices, Inc.
3# All rights reserved.
4#
5# Redistribution and use in source and binary forms, with or without
6# modification, are permitted provided that the following conditions are
7# met: redistributions of source code must retain the above copyright
8# notice, this list of conditions and the following disclaimer;
9# redistributions in binary form must reproduce the above copyright
10# notice, this list of conditions and the following disclaimer in the
11# documentation and/or other materials provided with the distribution;
12# neither the name of the copyright holders nor the names of its
13# contributors may be used to endorse or promote products derived from
14# this software without specific prior written permission.
15#
16# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
17# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
18# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
19# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
20# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
21# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
22# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
26# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27#
28# Authors: Ron Dreslinski
29#          Brad Beckmann
30
31from __future__ import print_function
32from __future__ import absolute_import
33
34import m5
35from m5.objects import *
36from m5.defines import buildEnv
37from m5.util import addToPath
38import os, optparse, sys
39
40addToPath('../')
41
42from common import Options
43from ruby import Ruby
44
45# Get paths we might need.  It's expected this file is in m5/configs/example.
46config_path = os.path.dirname(os.path.abspath(__file__))
47config_root = os.path.dirname(config_path)
48m5_root = os.path.dirname(config_root)
49
50parser = optparse.OptionParser()
51Options.addNoISAOptions(parser)
52
53parser.add_option("--requests", metavar="N", default=100,
54                  help="Stop after N requests")
55parser.add_option("-f", "--wakeup_freq", metavar="N", default=10,
56                  help="Wakeup every N cycles")
57parser.add_option("--test-type", type="choice", default="SeriesGetx",
58                  choices = ["SeriesGetx", "SeriesGets", "SeriesGetMixed",
59                             "Invalidate"],
60                  help = "Type of test")
61parser.add_option("--percent-writes", type="int", default=100,
62                  help="percentage of accesses that should be writes")
63
64#
65# Add the ruby specific and protocol specific options
66#
67Ruby.define_options(parser)
68(options, args) = parser.parse_args()
69
70if args:
71     print("Error: script doesn't take any positional arguments")
72     sys.exit(1)
73
74#
75# Select the direct test generator
76#
77if options.test_type == "SeriesGetx":
78    generator = SeriesRequestGenerator(num_cpus = options.num_cpus,
79                                       percent_writes = 100)
80elif options.test_type == "SeriesGets":
81    generator = SeriesRequestGenerator(num_cpus = options.num_cpus,
82                                       percent_writes = 0)
83elif options.test_type == "SeriesGetMixed":
84    generator = SeriesRequestGenerator(num_cpus = options.num_cpus,
85                                       percent_writes = options.percent_writes)
86elif options.test_type == "Invalidate":
87    generator = InvalidateGenerator(num_cpus = options.num_cpus)
88else:
89    print("Error: unknown direct test generator")
90    sys.exit(1)
91
92# Create the M5 system.
93system = System(mem_ranges = [AddrRange(options.mem_size)])
94
95
96# Create a top-level voltage domain and clock domain
97system.voltage_domain = VoltageDomain(voltage = options.sys_voltage)
98
99system.clk_domain = SrcClockDomain(clock = options.sys_clock,
100                                   voltage_domain = system.voltage_domain)
101
102# Create the ruby random tester
103system.cpu = RubyDirectedTester(requests_to_complete = options.requests,
104                                generator = generator)
105
106Ruby.create_system(options, False, system)
107
108# Since Ruby runs at an independent frequency, create a seperate clock
109system.ruby.clk_domain = SrcClockDomain(clock = options.ruby_clock,
110                                        voltage_domain = system.voltage_domain)
111
112assert(options.num_cpus == len(system.ruby._cpu_ports))
113
114for ruby_port in system.ruby._cpu_ports:
115    #
116    # Tie the ruby tester ports to the ruby cpu ports
117    #
118    system.cpu.cpuPort = ruby_port.slave
119
120# -----------------------
121# run simulation
122# -----------------------
123
124root = Root( full_system = False, system = system )
125root.system.mem_mode = 'timing'
126
127# Not much point in this being higher than the L1 latency
128m5.ticks.setGlobalFrequency('1ns')
129
130# instantiate configuration
131m5.instantiate()
132
133# simulate until program terminates
134exit_event = m5.simulate(options.abs_max_tick)
135
136print('Exiting @ tick', m5.curTick(), 'because', exit_event.getCause())
137