devices.py revision 11936
111936Sandreas.sandberg@arm.com# Copyright (c) 2016-2017 ARM Limited
211569Sgabor.dozsa@arm.com# All rights reserved.
311569Sgabor.dozsa@arm.com#
411569Sgabor.dozsa@arm.com# The license below extends only to copyright in the software and shall
511569Sgabor.dozsa@arm.com# not be construed as granting a license to any other intellectual
611569Sgabor.dozsa@arm.com# property including but not limited to intellectual property relating
711569Sgabor.dozsa@arm.com# to a hardware implementation of the functionality of the software
811569Sgabor.dozsa@arm.com# licensed hereunder.  You may use the software subject to the license
911569Sgabor.dozsa@arm.com# terms below provided that you ensure that this notice is replicated
1011569Sgabor.dozsa@arm.com# unmodified and in its entirety in all distributions of the software,
1111569Sgabor.dozsa@arm.com# modified or unmodified, in source code or in binary form.
1211569Sgabor.dozsa@arm.com#
1311569Sgabor.dozsa@arm.com# Redistribution and use in source and binary forms, with or without
1411569Sgabor.dozsa@arm.com# modification, are permitted provided that the following conditions are
1511569Sgabor.dozsa@arm.com# met: redistributions of source code must retain the above copyright
1611569Sgabor.dozsa@arm.com# notice, this list of conditions and the following disclaimer;
1711569Sgabor.dozsa@arm.com# redistributions in binary form must reproduce the above copyright
1811569Sgabor.dozsa@arm.com# notice, this list of conditions and the following disclaimer in the
1911569Sgabor.dozsa@arm.com# documentation and/or other materials provided with the distribution;
2011569Sgabor.dozsa@arm.com# neither the name of the copyright holders nor the names of its
2111569Sgabor.dozsa@arm.com# contributors may be used to endorse or promote products derived from
2211569Sgabor.dozsa@arm.com# this software without specific prior written permission.
2311569Sgabor.dozsa@arm.com#
2411569Sgabor.dozsa@arm.com# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
2511569Sgabor.dozsa@arm.com# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
2611569Sgabor.dozsa@arm.com# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
2711569Sgabor.dozsa@arm.com# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
2811569Sgabor.dozsa@arm.com# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
2911569Sgabor.dozsa@arm.com# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
3011569Sgabor.dozsa@arm.com# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
3111569Sgabor.dozsa@arm.com# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
3211569Sgabor.dozsa@arm.com# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
3311569Sgabor.dozsa@arm.com# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
3411569Sgabor.dozsa@arm.com# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
3511569Sgabor.dozsa@arm.com#
3611569Sgabor.dozsa@arm.com# Authors: Andreas Sandberg
3711569Sgabor.dozsa@arm.com#          Gabor Dozsa
3811569Sgabor.dozsa@arm.com
3911569Sgabor.dozsa@arm.com# System components used by the bigLITTLE.py configuration script
4011569Sgabor.dozsa@arm.com
4111569Sgabor.dozsa@arm.comimport m5
4211569Sgabor.dozsa@arm.comfrom m5.objects import *
4311682Sandreas.hansson@arm.comm5.util.addToPath('../../')
4411682Sandreas.hansson@arm.comfrom common.Caches import *
4511682Sandreas.hansson@arm.comfrom common import CpuConfig
4611569Sgabor.dozsa@arm.com
4711936Sandreas.sandberg@arm.comhave_kvm = "kvm" in CpuConfig.cpu_names()
4811936Sandreas.sandberg@arm.com
4911569Sgabor.dozsa@arm.comclass L1I(L1_ICache):
5011722Ssophiane.senni@gmail.com    tag_latency = 1
5111722Ssophiane.senni@gmail.com    data_latency = 1
5211569Sgabor.dozsa@arm.com    response_latency = 1
5311569Sgabor.dozsa@arm.com    mshrs = 4
5411569Sgabor.dozsa@arm.com    tgts_per_mshr = 8
5511569Sgabor.dozsa@arm.com    size = '48kB'
5611569Sgabor.dozsa@arm.com    assoc = 3
5711569Sgabor.dozsa@arm.com
5811569Sgabor.dozsa@arm.com
5911569Sgabor.dozsa@arm.comclass L1D(L1_DCache):
6011722Ssophiane.senni@gmail.com    tag_latency = 2
6111722Ssophiane.senni@gmail.com    data_latency = 2
6211569Sgabor.dozsa@arm.com    response_latency = 1
6311569Sgabor.dozsa@arm.com    mshrs = 16
6411569Sgabor.dozsa@arm.com    tgts_per_mshr = 16
6511569Sgabor.dozsa@arm.com    size = '32kB'
6611569Sgabor.dozsa@arm.com    assoc = 2
6711569Sgabor.dozsa@arm.com    write_buffers = 16
6811569Sgabor.dozsa@arm.com
6911569Sgabor.dozsa@arm.com
7011569Sgabor.dozsa@arm.comclass WalkCache(PageTableWalkerCache):
7111722Ssophiane.senni@gmail.com    tag_latency = 4
7211722Ssophiane.senni@gmail.com    data_latency = 4
7311569Sgabor.dozsa@arm.com    response_latency = 4
7411569Sgabor.dozsa@arm.com    mshrs = 6
7511569Sgabor.dozsa@arm.com    tgts_per_mshr = 8
7611569Sgabor.dozsa@arm.com    size = '1kB'
7711569Sgabor.dozsa@arm.com    assoc = 8
7811569Sgabor.dozsa@arm.com    write_buffers = 16
7911569Sgabor.dozsa@arm.com
8011569Sgabor.dozsa@arm.com
8111569Sgabor.dozsa@arm.comclass L2(L2Cache):
8211722Ssophiane.senni@gmail.com    tag_latency = 12
8311722Ssophiane.senni@gmail.com    data_latency = 12
8411569Sgabor.dozsa@arm.com    response_latency = 5
8511569Sgabor.dozsa@arm.com    mshrs = 32
8611569Sgabor.dozsa@arm.com    tgts_per_mshr = 8
8711569Sgabor.dozsa@arm.com    size = '1MB'
8811569Sgabor.dozsa@arm.com    assoc = 16
8911569Sgabor.dozsa@arm.com    write_buffers = 8
9011569Sgabor.dozsa@arm.com    clusivity='mostly_excl'
9111569Sgabor.dozsa@arm.com
9211569Sgabor.dozsa@arm.com
9311569Sgabor.dozsa@arm.comclass L3(Cache):
9411569Sgabor.dozsa@arm.com    size = '16MB'
9511569Sgabor.dozsa@arm.com    assoc = 16
9611722Ssophiane.senni@gmail.com    tag_latency = 20
9711722Ssophiane.senni@gmail.com    data_latency = 20
9811569Sgabor.dozsa@arm.com    response_latency = 20
9911569Sgabor.dozsa@arm.com    mshrs = 20
10011569Sgabor.dozsa@arm.com    tgts_per_mshr = 12
10111569Sgabor.dozsa@arm.com    clusivity='mostly_excl'
10211569Sgabor.dozsa@arm.com
10311569Sgabor.dozsa@arm.com
10411569Sgabor.dozsa@arm.comclass MemBus(SystemXBar):
10511569Sgabor.dozsa@arm.com    badaddr_responder = BadAddr(warn_access="warn")
10611569Sgabor.dozsa@arm.com    default = Self.badaddr_responder.pio
10711569Sgabor.dozsa@arm.com
10811569Sgabor.dozsa@arm.com
10911630Sgabor.dozsa@arm.comclass CpuCluster(SubSystem):
11011630Sgabor.dozsa@arm.com    def __init__(self, system,  num_cpus, cpu_clock, cpu_voltage,
11111630Sgabor.dozsa@arm.com                 cpu_type, l1i_type, l1d_type, wcache_type, l2_type):
11211630Sgabor.dozsa@arm.com        super(CpuCluster, self).__init__()
11311630Sgabor.dozsa@arm.com        self._cpu_type = cpu_type
11411630Sgabor.dozsa@arm.com        self._l1i_type = l1i_type
11511630Sgabor.dozsa@arm.com        self._l1d_type = l1d_type
11611630Sgabor.dozsa@arm.com        self._wcache_type = wcache_type
11711630Sgabor.dozsa@arm.com        self._l2_type = l2_type
11811630Sgabor.dozsa@arm.com
11911630Sgabor.dozsa@arm.com        assert num_cpus > 0
12011630Sgabor.dozsa@arm.com
12111630Sgabor.dozsa@arm.com        self.voltage_domain = VoltageDomain(voltage=cpu_voltage)
12211630Sgabor.dozsa@arm.com        self.clk_domain = SrcClockDomain(clock=cpu_clock,
12311630Sgabor.dozsa@arm.com                                         voltage_domain=self.voltage_domain)
12411630Sgabor.dozsa@arm.com
12511630Sgabor.dozsa@arm.com        self.cpus = [ self._cpu_type(cpu_id=system.numCpus() + idx,
12611630Sgabor.dozsa@arm.com                                     clk_domain=self.clk_domain)
12711630Sgabor.dozsa@arm.com                      for idx in range(num_cpus) ]
12811630Sgabor.dozsa@arm.com
12911630Sgabor.dozsa@arm.com        for cpu in self.cpus:
13011630Sgabor.dozsa@arm.com            cpu.createThreads()
13111630Sgabor.dozsa@arm.com            cpu.createInterruptController()
13211630Sgabor.dozsa@arm.com            cpu.socket_id = system.numCpuClusters()
13311630Sgabor.dozsa@arm.com        system.addCpuCluster(self, num_cpus)
13411630Sgabor.dozsa@arm.com
13511630Sgabor.dozsa@arm.com    def requireCaches(self):
13611630Sgabor.dozsa@arm.com        return self._cpu_type.require_caches()
13711630Sgabor.dozsa@arm.com
13811630Sgabor.dozsa@arm.com    def memoryMode(self):
13911630Sgabor.dozsa@arm.com        return self._cpu_type.memory_mode()
14011630Sgabor.dozsa@arm.com
14111630Sgabor.dozsa@arm.com    def addL1(self):
14211630Sgabor.dozsa@arm.com        for cpu in self.cpus:
14311630Sgabor.dozsa@arm.com            l1i = None if self._l1i_type is None else self._l1i_type()
14411630Sgabor.dozsa@arm.com            l1d = None if self._l1d_type is None else self._l1d_type()
14511630Sgabor.dozsa@arm.com            iwc = None if self._wcache_type is None else self._wcache_type()
14611630Sgabor.dozsa@arm.com            dwc = None if self._wcache_type is None else self._wcache_type()
14711630Sgabor.dozsa@arm.com            cpu.addPrivateSplitL1Caches(l1i, l1d, iwc, dwc)
14811630Sgabor.dozsa@arm.com
14911630Sgabor.dozsa@arm.com    def addL2(self, clk_domain):
15011630Sgabor.dozsa@arm.com        if self._l2_type is None:
15111630Sgabor.dozsa@arm.com            return
15211630Sgabor.dozsa@arm.com        self.toL2Bus = L2XBar(width=64, clk_domain=clk_domain)
15311630Sgabor.dozsa@arm.com        self.l2 = self._l2_type()
15411630Sgabor.dozsa@arm.com        for cpu in self.cpus:
15511630Sgabor.dozsa@arm.com            cpu.connectAllPorts(self.toL2Bus)
15611630Sgabor.dozsa@arm.com        self.toL2Bus.master = self.l2.cpu_side
15711630Sgabor.dozsa@arm.com
15811630Sgabor.dozsa@arm.com    def connectMemSide(self, bus):
15911630Sgabor.dozsa@arm.com        bus.slave
16011630Sgabor.dozsa@arm.com        try:
16111630Sgabor.dozsa@arm.com            self.l2.mem_side = bus.slave
16211630Sgabor.dozsa@arm.com        except AttributeError:
16311630Sgabor.dozsa@arm.com            for cpu in self.cpus:
16411630Sgabor.dozsa@arm.com                cpu.connectAllPorts(bus)
16511630Sgabor.dozsa@arm.com
16611630Sgabor.dozsa@arm.com
16711630Sgabor.dozsa@arm.comclass AtomicCluster(CpuCluster):
16811630Sgabor.dozsa@arm.com    def __init__(self, system, num_cpus, cpu_clock, cpu_voltage="1.0V"):
16911630Sgabor.dozsa@arm.com        cpu_config = [ CpuConfig.get("atomic"), None, None, None, None ]
17011630Sgabor.dozsa@arm.com        super(AtomicCluster, self).__init__(system, num_cpus, cpu_clock,
17111630Sgabor.dozsa@arm.com                                            cpu_voltage, *cpu_config)
17211630Sgabor.dozsa@arm.com    def addL1(self):
17311630Sgabor.dozsa@arm.com        pass
17411630Sgabor.dozsa@arm.com
17511936Sandreas.sandberg@arm.comclass KvmCluster(CpuCluster):
17611936Sandreas.sandberg@arm.com    def __init__(self, system, num_cpus, cpu_clock, cpu_voltage="1.0V"):
17711936Sandreas.sandberg@arm.com        cpu_config = [ CpuConfig.get("kvm"), None, None, None, None ]
17811936Sandreas.sandberg@arm.com        super(KvmCluster, self).__init__(system, num_cpus, cpu_clock,
17911936Sandreas.sandberg@arm.com                                         cpu_voltage, *cpu_config)
18011936Sandreas.sandberg@arm.com    def addL1(self):
18111936Sandreas.sandberg@arm.com        pass
18211936Sandreas.sandberg@arm.com
18311630Sgabor.dozsa@arm.com
18411569Sgabor.dozsa@arm.comclass SimpleSystem(LinuxArmSystem):
18511569Sgabor.dozsa@arm.com    cache_line_size = 64
18611569Sgabor.dozsa@arm.com
18711756Sgabor.dozsa@arm.com    def __init__(self, caches, mem_size, **kwargs):
18811630Sgabor.dozsa@arm.com        super(SimpleSystem, self).__init__(**kwargs)
18911569Sgabor.dozsa@arm.com
19011630Sgabor.dozsa@arm.com        self.voltage_domain = VoltageDomain(voltage="1.0V")
19111630Sgabor.dozsa@arm.com        self.clk_domain = SrcClockDomain(clock="1GHz",
19211630Sgabor.dozsa@arm.com                                         voltage_domain=Parent.voltage_domain)
19311569Sgabor.dozsa@arm.com
19411630Sgabor.dozsa@arm.com        self.realview = VExpress_GEM5_V1()
19511569Sgabor.dozsa@arm.com
19611630Sgabor.dozsa@arm.com        self.gic_cpu_addr = self.realview.gic.cpu_addr
19711630Sgabor.dozsa@arm.com        self.flags_addr = self.realview.realview_io.pio_addr + 0x30
19811569Sgabor.dozsa@arm.com
19911630Sgabor.dozsa@arm.com        self.membus = MemBus()
20011569Sgabor.dozsa@arm.com
20111630Sgabor.dozsa@arm.com        self.intrctrl = IntrControl()
20211630Sgabor.dozsa@arm.com        self.terminal = Terminal()
20311630Sgabor.dozsa@arm.com        self.vncserver = VncServer()
20411569Sgabor.dozsa@arm.com
20511630Sgabor.dozsa@arm.com        self.iobus = IOXBar()
20611630Sgabor.dozsa@arm.com        # CPUs->PIO
20711630Sgabor.dozsa@arm.com        self.iobridge = Bridge(delay='50ns')
20811630Sgabor.dozsa@arm.com        # Device DMA -> MEM
20911756Sgabor.dozsa@arm.com        mem_range = self.realview._mem_regions[0]
21011756Sgabor.dozsa@arm.com        mem_range_size = long(mem_range[1]) - long(mem_range[0])
21111756Sgabor.dozsa@arm.com        assert mem_range_size >= long(Addr(mem_size))
21211756Sgabor.dozsa@arm.com        self._mem_range = AddrRange(start=mem_range[0], size=mem_size)
21311756Sgabor.dozsa@arm.com        self._caches = caches
21411756Sgabor.dozsa@arm.com        if self._caches:
21511756Sgabor.dozsa@arm.com            self.iocache = IOCache(addr_ranges=[self._mem_range])
21611756Sgabor.dozsa@arm.com        else:
21711756Sgabor.dozsa@arm.com            self.dmabridge = Bridge(delay='50ns',
21811756Sgabor.dozsa@arm.com                                    ranges=[self._mem_range])
21911630Sgabor.dozsa@arm.com
22011630Sgabor.dozsa@arm.com        self._pci_devices = 0
22111630Sgabor.dozsa@arm.com        self._clusters = []
22211630Sgabor.dozsa@arm.com        self._num_cpus = 0
22311569Sgabor.dozsa@arm.com
22411569Sgabor.dozsa@arm.com    def attach_pci(self, dev):
22511569Sgabor.dozsa@arm.com        dev.pci_bus, dev.pci_dev, dev.pci_func = (0, self._pci_devices + 1, 0)
22611569Sgabor.dozsa@arm.com        self._pci_devices += 1
22711569Sgabor.dozsa@arm.com        self.realview.attachPciDevice(dev, self.iobus)
22811569Sgabor.dozsa@arm.com
22911569Sgabor.dozsa@arm.com    def connect(self):
23011569Sgabor.dozsa@arm.com        self.iobridge.master = self.iobus.slave
23111569Sgabor.dozsa@arm.com        self.iobridge.slave = self.membus.master
23211569Sgabor.dozsa@arm.com
23311756Sgabor.dozsa@arm.com        if self._caches:
23411756Sgabor.dozsa@arm.com            self.iocache.mem_side = self.membus.slave
23511756Sgabor.dozsa@arm.com            self.iocache.cpu_side = self.iobus.master
23611756Sgabor.dozsa@arm.com        else:
23711756Sgabor.dozsa@arm.com            self.dmabridge.master = self.membus.slave
23811756Sgabor.dozsa@arm.com            self.dmabridge.slave = self.iobus.master
23911569Sgabor.dozsa@arm.com
24011569Sgabor.dozsa@arm.com        self.gic_cpu_addr = self.realview.gic.cpu_addr
24111569Sgabor.dozsa@arm.com        self.realview.attachOnChipIO(self.membus, self.iobridge)
24211569Sgabor.dozsa@arm.com        self.realview.attachIO(self.iobus)
24311569Sgabor.dozsa@arm.com        self.system_port = self.membus.slave
24411630Sgabor.dozsa@arm.com
24511630Sgabor.dozsa@arm.com    def numCpuClusters(self):
24611630Sgabor.dozsa@arm.com        return len(self._clusters)
24711630Sgabor.dozsa@arm.com
24811630Sgabor.dozsa@arm.com    def addCpuCluster(self, cpu_cluster, num_cpus):
24911630Sgabor.dozsa@arm.com        assert cpu_cluster not in self._clusters
25011630Sgabor.dozsa@arm.com        assert num_cpus > 0
25111630Sgabor.dozsa@arm.com        self._clusters.append(cpu_cluster)
25211630Sgabor.dozsa@arm.com        self._num_cpus += num_cpus
25311630Sgabor.dozsa@arm.com
25411630Sgabor.dozsa@arm.com    def numCpus(self):
25511630Sgabor.dozsa@arm.com        return self._num_cpus
25611630Sgabor.dozsa@arm.com
25711630Sgabor.dozsa@arm.com    def addCaches(self, need_caches, last_cache_level):
25811630Sgabor.dozsa@arm.com        if not need_caches:
25911630Sgabor.dozsa@arm.com            # connect each cluster to the memory hierarchy
26011630Sgabor.dozsa@arm.com            for cluster in self._clusters:
26111630Sgabor.dozsa@arm.com                cluster.connectMemSide(self.membus)
26211630Sgabor.dozsa@arm.com            return
26311630Sgabor.dozsa@arm.com
26411630Sgabor.dozsa@arm.com        cluster_mem_bus = self.membus
26511630Sgabor.dozsa@arm.com        assert last_cache_level >= 1 and last_cache_level <= 3
26611630Sgabor.dozsa@arm.com        for cluster in self._clusters:
26711630Sgabor.dozsa@arm.com            cluster.addL1()
26811630Sgabor.dozsa@arm.com        if last_cache_level > 1:
26911630Sgabor.dozsa@arm.com            for cluster in self._clusters:
27011630Sgabor.dozsa@arm.com                cluster.addL2(cluster.clk_domain)
27111630Sgabor.dozsa@arm.com        if last_cache_level > 2:
27211630Sgabor.dozsa@arm.com            max_clock_cluster = max(self._clusters,
27311630Sgabor.dozsa@arm.com                                    key=lambda c: c.clk_domain.clock[0])
27411630Sgabor.dozsa@arm.com            self.l3 = L3(clk_domain=max_clock_cluster.clk_domain)
27511630Sgabor.dozsa@arm.com            self.toL3Bus = L2XBar(width=64)
27611630Sgabor.dozsa@arm.com            self.toL3Bus.master = self.l3.cpu_side
27711630Sgabor.dozsa@arm.com            self.l3.mem_side = self.membus.slave
27811630Sgabor.dozsa@arm.com            cluster_mem_bus = self.toL3Bus
27911630Sgabor.dozsa@arm.com
28011630Sgabor.dozsa@arm.com        # connect each cluster to the memory hierarchy
28111630Sgabor.dozsa@arm.com        for cluster in self._clusters:
28211630Sgabor.dozsa@arm.com            cluster.connectMemSide(cluster_mem_bus)
283