sweep.py revision 11837:17b37f38944a
1# Copyright (c) 2014-2015 ARM Limited
2# All rights reserved.
3#
4# The license below extends only to copyright in the software and shall
5# not be construed as granting a license to any other intellectual
6# property including but not limited to intellectual property relating
7# to a hardware implementation of the functionality of the software
8# licensed hereunder.  You may use the software subject to the license
9# terms below provided that you ensure that this notice is replicated
10# unmodified and in its entirety in all distributions of the software,
11# modified or unmodified, in source code or in binary form.
12#
13# Redistribution and use in source and binary forms, with or without
14# modification, are permitted provided that the following conditions are
15# met: redistributions of source code must retain the above copyright
16# notice, this list of conditions and the following disclaimer;
17# redistributions in binary form must reproduce the above copyright
18# notice, this list of conditions and the following disclaimer in the
19# documentation and/or other materials provided with the distribution;
20# neither the name of the copyright holders nor the names of its
21# contributors may be used to endorse or promote products derived from
22# this software without specific prior written permission.
23#
24# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
25# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
26# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
27# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
28# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
29# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
30# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
31# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
32# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
33# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
34# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
35#
36# Authors: Andreas Hansson
37
38import optparse
39
40import m5
41from m5.objects import *
42from m5.util import addToPath
43from m5.stats import periodicStatDump
44
45addToPath('../')
46
47from common import MemConfig
48
49# this script is helpful to sweep the efficiency of a specific memory
50# controller configuration, by varying the number of banks accessed,
51# and the sequential stride size (how many bytes per activate), and
52# observe what bus utilisation (bandwidth) is achieved
53
54parser = optparse.OptionParser()
55
56# Use a single-channel DDR3-1600 x64 (8x8 topology) by default
57parser.add_option("--mem-type", type="choice", default="DDR3_1600_8x8",
58                  choices=MemConfig.mem_names(),
59                  help = "type of memory to use")
60
61parser.add_option("--mem-ranks", "-r", type="int", default=1,
62                  help = "Number of ranks to iterate across")
63
64parser.add_option("--rd_perc", type="int", default=100,
65                  help = "Percentage of read commands")
66
67parser.add_option("--mode", type="choice", default="DRAM",
68                  choices=["DRAM", "DRAM_ROTATE"],
69                  help = "DRAM: Random traffic; \
70                          DRAM_ROTATE: Traffic rotating across banks and ranks")
71
72parser.add_option("--addr_map", type="int", default=1,
73                  help = "0: RoCoRaBaCh; 1: RoRaBaCoCh/RoRaBaChCo")
74
75(options, args) = parser.parse_args()
76
77if args:
78    print "Error: script doesn't take any positional arguments"
79    sys.exit(1)
80
81# at the moment we stay with the default open-adaptive page policy,
82# and address mapping
83
84# start with the system itself, using a multi-layer 2.0 GHz
85# crossbar, delivering 64 bytes / 3 cycles (one header cycle)
86# which amounts to 42.7 GByte/s per layer and thus per port
87system = System(membus = IOXBar(width = 32))
88system.clk_domain = SrcClockDomain(clock = '2.0GHz',
89                                   voltage_domain =
90                                   VoltageDomain(voltage = '1V'))
91
92# we are fine with 256 MB memory for now
93mem_range = AddrRange('256MB')
94system.mem_ranges = [mem_range]
95
96# do not worry about reserving space for the backing store
97system.mmap_using_noreserve = True
98
99# force a single channel to match the assumptions in the DRAM traffic
100# generator
101options.mem_channels = 1
102options.external_memory_system = 0
103options.tlm_memory = 0
104options.elastic_trace_en = 0
105MemConfig.config_mem(options, system)
106
107# the following assumes that we are using the native DRAM
108# controller, check to be sure
109if not isinstance(system.mem_ctrls[0], m5.objects.DRAMCtrl):
110    fatal("This script assumes the memory is a DRAMCtrl subclass")
111
112# there is no point slowing things down by saving any data
113system.mem_ctrls[0].null = True
114
115# Set the address mapping based on input argument
116# Default to RoRaBaCoCh
117if options.addr_map == 0:
118   system.mem_ctrls[0].addr_mapping = "RoCoRaBaCh"
119elif options.addr_map == 1:
120   system.mem_ctrls[0].addr_mapping = "RoRaBaCoCh"
121else:
122    fatal("Did not specify a valid address map argument")
123
124# stay in each state for 0.25 ms, long enough to warm things up, and
125# short enough to avoid hitting a refresh
126period = 250000000
127
128# this is where we go off piste, and print the traffic generator
129# configuration that we will later use, crazy but it works
130cfg_file_name = "configs/dram/sweep.cfg"
131cfg_file = open(cfg_file_name, 'w')
132
133# stay in each state as long as the dump/reset period, use the entire
134# range, issue transactions of the right DRAM burst size, and match
135# the DRAM maximum bandwidth to ensure that it is saturated
136
137# get the number of banks
138nbr_banks = system.mem_ctrls[0].banks_per_rank.value
139
140# determine the burst length in bytes
141burst_size = int((system.mem_ctrls[0].devices_per_rank.value *
142                  system.mem_ctrls[0].device_bus_width.value *
143                  system.mem_ctrls[0].burst_length.value) / 8)
144
145# next, get the page size in bytes
146page_size = system.mem_ctrls[0].devices_per_rank.value * \
147    system.mem_ctrls[0].device_rowbuffer_size.value
148
149# match the maximum bandwidth of the memory, the parameter is in seconds
150# and we need it in ticks (ps)
151itt = system.mem_ctrls[0].tBURST.value * 1000000000000
152
153# assume we start at 0
154max_addr = mem_range.end
155
156# use min of the page size and 512 bytes as that should be more than
157# enough
158max_stride = min(512, page_size)
159
160# now we create the state by iterating over the stride size from burst
161# size to the max stride, and from using only a single bank up to the
162# number of banks available
163nxt_state = 0
164for bank in range(1, nbr_banks + 1):
165    for stride_size in range(burst_size, max_stride + 1, burst_size):
166        cfg_file.write("STATE %d %d %s %d 0 %d %d "
167                       "%d %d %d %d %d %d %d %d %d\n" %
168                       (nxt_state, period, options.mode, options.rd_perc,
169                        max_addr, burst_size, itt, itt, 0, stride_size,
170                        page_size, nbr_banks, bank, options.addr_map,
171                        options.mem_ranks))
172        nxt_state = nxt_state + 1
173
174cfg_file.write("INIT 0\n")
175
176# go through the states one by one
177for state in range(1, nxt_state):
178    cfg_file.write("TRANSITION %d %d 1\n" % (state - 1, state))
179
180cfg_file.write("TRANSITION %d %d 1\n" % (nxt_state - 1, nxt_state - 1))
181
182cfg_file.close()
183
184# create a traffic generator, and point it to the file we just created
185system.tgen = TrafficGen(config_file = cfg_file_name)
186
187# add a communication monitor
188system.monitor = CommMonitor()
189
190# connect the traffic generator to the bus via a communication monitor
191system.tgen.port = system.monitor.slave
192system.monitor.master = system.membus.slave
193
194# connect the system port even if it is not used in this example
195system.system_port = system.membus.slave
196
197# every period, dump and reset all stats
198periodicStatDump(period)
199
200# run Forrest, run!
201root = Root(full_system = False, system = system)
202root.system.mem_mode = 'timing'
203
204m5.instantiate()
205m5.simulate(nxt_state * period)
206
207print "DRAM sweep with burst: %d, banks: %d, max stride: %d" % \
208    (burst_size, nbr_banks, max_stride)
209