FSConfig.py revision 8323:fd20dcf1a9aa
1# Copyright (c) 2010 ARM Limited
2# All rights reserved.
3#
4# The license below extends only to copyright in the software and shall
5# not be construed as granting a license to any other intellectual
6# property including but not limited to intellectual property relating
7# to a hardware implementation of the functionality of the software
8# licensed hereunder.  You may use the software subject to the license
9# terms below provided that you ensure that this notice is replicated
10# unmodified and in its entirety in all distributions of the software,
11# modified or unmodified, in source code or in binary form.
12#
13# Copyright (c) 2010-2011 Advanced Micro Devices, Inc.
14# Copyright (c) 2006-2008 The Regents of The University of Michigan
15# All rights reserved.
16#
17# Redistribution and use in source and binary forms, with or without
18# modification, are permitted provided that the following conditions are
19# met: redistributions of source code must retain the above copyright
20# notice, this list of conditions and the following disclaimer;
21# redistributions in binary form must reproduce the above copyright
22# notice, this list of conditions and the following disclaimer in the
23# documentation and/or other materials provided with the distribution;
24# neither the name of the copyright holders nor the names of its
25# contributors may be used to endorse or promote products derived from
26# this software without specific prior written permission.
27#
28# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
29# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
30# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
31# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
32# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
33# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
34# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
35# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
36# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
37# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
38# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
39#
40# Authors: Kevin Lim
41
42from m5.objects import *
43from Benchmarks import *
44
45class CowIdeDisk(IdeDisk):
46    image = CowDiskImage(child=RawDiskImage(read_only=True),
47                         read_only=False)
48
49    def childImage(self, ci):
50        self.image.child.image_file = ci
51
52class MemBus(Bus):
53    badaddr_responder = BadAddr()
54    default = Self.badaddr_responder.pio
55
56
57def makeLinuxAlphaSystem(mem_mode, mdesc = None):
58    class BaseTsunami(Tsunami):
59        ethernet = NSGigE(pci_bus=0, pci_dev=1, pci_func=0)
60        ide = IdeController(disks=[Parent.disk0, Parent.disk2],
61                            pci_func=0, pci_dev=0, pci_bus=0)
62
63    self = LinuxAlphaSystem()
64    if not mdesc:
65        # generic system
66        mdesc = SysConfig()
67    self.readfile = mdesc.script()
68    self.iobus = Bus(bus_id=0)
69    self.membus = MemBus(bus_id=1)
70    self.bridge = Bridge(delay='50ns', nack_delay='4ns')
71    self.physmem = PhysicalMemory(range = AddrRange(mdesc.mem()))
72    self.bridge.side_a = self.iobus.port
73    self.bridge.side_b = self.membus.port
74    self.physmem.port = self.membus.port
75    self.disk0 = CowIdeDisk(driveID='master')
76    self.disk2 = CowIdeDisk(driveID='master')
77    self.disk0.childImage(mdesc.disk())
78    self.disk2.childImage(disk('linux-bigswap2.img'))
79    self.tsunami = BaseTsunami()
80    self.tsunami.attachIO(self.iobus)
81    self.tsunami.ide.pio = self.iobus.port
82    self.tsunami.ethernet.pio = self.iobus.port
83    self.simple_disk = SimpleDisk(disk=RawDiskImage(image_file = mdesc.disk(),
84                                               read_only = True))
85    self.intrctrl = IntrControl()
86    self.mem_mode = mem_mode
87    self.terminal = Terminal()
88    self.kernel = binary('vmlinux')
89    self.pal = binary('ts_osfpal')
90    self.console = binary('console')
91    self.boot_osflags = 'root=/dev/hda1 console=ttyS0'
92
93    return self
94
95def makeLinuxAlphaRubySystem(mem_mode, mdesc = None):
96    class BaseTsunami(Tsunami):
97        ethernet = NSGigE(pci_bus=0, pci_dev=1, pci_func=0)
98        ide = IdeController(disks=[Parent.disk0, Parent.disk2],
99                            pci_func=0, pci_dev=0, pci_bus=0)
100
101    physmem = PhysicalMemory(range = AddrRange(mdesc.mem()))
102    self = LinuxAlphaSystem(physmem = physmem)
103    if not mdesc:
104        # generic system
105        mdesc = SysConfig()
106    self.readfile = mdesc.script()
107
108    # Create pio bus to connect all device pio ports to rubymem's pio port
109    self.piobus = Bus(bus_id=0)
110
111    #
112    # Pio functional accesses from devices need direct access to memory
113    # RubyPort currently does support functional accesses.  Therefore provide
114    # the piobus a direct connection to physical memory
115    #
116    self.piobus.port = physmem.port
117
118    self.disk0 = CowIdeDisk(driveID='master')
119    self.disk2 = CowIdeDisk(driveID='master')
120    self.disk0.childImage(mdesc.disk())
121    self.disk2.childImage(disk('linux-bigswap2.img'))
122    self.tsunami = BaseTsunami()
123    self.tsunami.attachIO(self.piobus)
124    self.tsunami.ide.pio = self.piobus.port
125    self.tsunami.ethernet.pio = self.piobus.port
126
127    #
128    # Store the dma devices for later connection to dma ruby ports.
129    # Append an underscore to dma_devices to avoid the SimObjectVector check.
130    #
131    self._dma_devices = [self.tsunami.ide, self.tsunami.ethernet]
132
133    self.simple_disk = SimpleDisk(disk=RawDiskImage(image_file = mdesc.disk(),
134                                               read_only = True))
135    self.intrctrl = IntrControl()
136    self.mem_mode = mem_mode
137    self.terminal = Terminal()
138    self.kernel = binary('vmlinux')
139    self.pal = binary('ts_osfpal')
140    self.console = binary('console')
141    self.boot_osflags = 'root=/dev/hda1 console=ttyS0'
142
143    return self
144
145def makeSparcSystem(mem_mode, mdesc = None):
146    class CowMmDisk(MmDisk):
147        image = CowDiskImage(child=RawDiskImage(read_only=True),
148                             read_only=False)
149
150        def childImage(self, ci):
151            self.image.child.image_file = ci
152
153    self = SparcSystem()
154    if not mdesc:
155        # generic system
156        mdesc = SysConfig()
157    self.readfile = mdesc.script()
158    self.iobus = Bus(bus_id=0)
159    self.membus = MemBus(bus_id=1)
160    self.bridge = Bridge(delay='50ns', nack_delay='4ns')
161    self.t1000 = T1000()
162    self.t1000.attachOnChipIO(self.membus)
163    self.t1000.attachIO(self.iobus)
164    self.physmem = PhysicalMemory(range = AddrRange(Addr('1MB'), size = '64MB'), zero = True)
165    self.physmem2 = PhysicalMemory(range = AddrRange(Addr('2GB'), size ='256MB'), zero = True)
166    self.bridge.side_a = self.iobus.port
167    self.bridge.side_b = self.membus.port
168    self.physmem.port = self.membus.port
169    self.physmem2.port = self.membus.port
170    self.rom.port = self.membus.port
171    self.nvram.port = self.membus.port
172    self.hypervisor_desc.port = self.membus.port
173    self.partition_desc.port = self.membus.port
174    self.intrctrl = IntrControl()
175    self.disk0 = CowMmDisk()
176    self.disk0.childImage(disk('disk.s10hw2'))
177    self.disk0.pio = self.iobus.port
178    self.reset_bin = binary('reset_new.bin')
179    self.hypervisor_bin = binary('q_new.bin')
180    self.openboot_bin = binary('openboot_new.bin')
181    self.nvram_bin = binary('nvram1')
182    self.hypervisor_desc_bin = binary('1up-hv.bin')
183    self.partition_desc_bin = binary('1up-md.bin')
184
185    return self
186
187def makeArmSystem(mem_mode, machine_type, mdesc = None, bare_metal=False):
188    assert machine_type
189
190    if bare_metal:
191        self = ArmSystem()
192    else:
193        self = LinuxArmSystem()
194
195    if not mdesc:
196        # generic system
197        mdesc = SysConfig()
198
199    self.readfile = mdesc.script()
200    self.iobus = Bus(bus_id=0)
201    self.membus = MemBus(bus_id=1)
202    self.membus.badaddr_responder.warn_access = "warn"
203    self.bridge = Bridge(delay='50ns', nack_delay='4ns')
204    self.bridge.side_a = self.iobus.port
205    self.bridge.side_b = self.membus.port
206
207    self.mem_mode = mem_mode
208
209    if machine_type == "RealView_PBX":
210        self.realview = RealViewPBX()
211    elif machine_type == "RealView_EB":
212        self.realview = RealViewEB()
213    else:
214        print "Unknown Machine Type"
215        sys.exit(1)
216
217    use_cf = False
218    if mdesc.disk()[-4:] == ".img":
219        use_cf = True
220        self.cf0 = CowIdeDisk(driveID='master')
221        self.cf0.childImage(mdesc.disk())
222        self.realview.cf_ctrl.disks = [self.cf0]
223
224    if bare_metal:
225        # EOT character on UART will end the simulation
226        self.realview.uart.end_on_eot = True
227        self.physmem = PhysicalMemory(range = AddrRange(Addr('256MB')),
228                                      zero = True)
229    else:
230        self.kernel = binary('vmlinux.arm')
231        self.machine_type = machine_type
232        boot_flags = 'earlyprintk console=ttyAMA0 lpj=19988480 norandmaps ' + \
233                     'rw loglevel=8 '
234        if use_cf:
235            self.physmem = PhysicalMemory(range = AddrRange(Addr('256MB')),
236                                          zero = True)
237            boot_flags += "mem=256MB root=/dev/sda1 "
238            self.nvmem = PhysicalMemory(range = AddrRange(Addr('2GB'),
239                                        size = '64MB'), zero = True)
240            self.nvmem.port = self.membus.port
241            self.boot_loader = binary('boot.arm')
242            self.boot_loader_mem = self.nvmem
243            self.gic_cpu_addr = self.realview.gic.cpu_addr
244            self.flags_addr = self.realview.realview_io.pio_addr + 0x30
245        else:
246            self.physmem = PhysicalMemory(range = AddrRange(Addr('128MB')),
247                                          zero = True)
248            self.diskmem = PhysicalMemory(range = AddrRange(Addr('128MB'),
249                                          size = '128MB'),
250                                          file = disk(mdesc.disk()))
251            self.diskmem.port = self.membus.port
252            boot_flags +=  "mem=128MB slram=slram0,0x8000000,+0x8000000 " + \
253                            "mtdparts=slram0:- root=/dev/mtdblock0 "
254
255        if mdesc.disk().count('android'):
256            boot_flags += "init=/init "
257        self.boot_osflags = boot_flags
258
259    self.physmem.port = self.membus.port
260    self.realview.attachOnChipIO(self.membus)
261    self.realview.attachIO(self.iobus)
262
263    self.intrctrl = IntrControl()
264    self.terminal = Terminal()
265    self.vncserver = VncServer()
266
267    return self
268
269
270def makeLinuxMipsSystem(mem_mode, mdesc = None):
271    class BaseMalta(Malta):
272        ethernet = NSGigE(pci_bus=0, pci_dev=1, pci_func=0)
273        ide = IdeController(disks=[Parent.disk0, Parent.disk2],
274                            pci_func=0, pci_dev=0, pci_bus=0)
275
276    self = LinuxMipsSystem()
277    if not mdesc:
278        # generic system
279        mdesc = SysConfig()
280    self.readfile = mdesc.script()
281    self.iobus = Bus(bus_id=0)
282    self.membus = MemBus(bus_id=1)
283    self.bridge = Bridge(delay='50ns', nack_delay='4ns')
284    self.physmem = PhysicalMemory(range = AddrRange('1GB'))
285    self.bridge.side_a = self.iobus.port
286    self.bridge.side_b = self.membus.port
287    self.physmem.port = self.membus.port
288    self.disk0 = CowIdeDisk(driveID='master')
289    self.disk2 = CowIdeDisk(driveID='master')
290    self.disk0.childImage(mdesc.disk())
291    self.disk2.childImage(disk('linux-bigswap2.img'))
292    self.malta = BaseMalta()
293    self.malta.attachIO(self.iobus)
294    self.malta.ide.pio = self.iobus.port
295    self.malta.ethernet.pio = self.iobus.port
296    self.simple_disk = SimpleDisk(disk=RawDiskImage(image_file = mdesc.disk(),
297                                               read_only = True))
298    self.intrctrl = IntrControl()
299    self.mem_mode = mem_mode
300    self.terminal = Terminal()
301    self.kernel = binary('mips/vmlinux')
302    self.console = binary('mips/console')
303    self.boot_osflags = 'root=/dev/hda1 console=ttyS0'
304
305    return self
306
307def x86IOAddress(port):
308    IO_address_space_base = 0x8000000000000000
309    return IO_address_space_base + port
310
311def connectX86ClassicSystem(x86_sys):
312    x86_sys.membus = MemBus(bus_id=1)
313    x86_sys.physmem.port = x86_sys.membus.port
314
315    # North Bridge
316    x86_sys.iobus = Bus(bus_id=0)
317    x86_sys.bridge = Bridge(delay='50ns', nack_delay='4ns')
318    x86_sys.bridge.side_a = x86_sys.iobus.port
319    x86_sys.bridge.side_b = x86_sys.membus.port
320
321    # connect the io bus
322    x86_sys.pc.attachIO(x86_sys.iobus)
323
324def connectX86RubySystem(x86_sys):
325    # North Bridge
326    x86_sys.piobus = Bus(bus_id=0)
327
328    #
329    # Pio functional accesses from devices need direct access to memory
330    # RubyPort currently does support functional accesses.  Therefore provide
331    # the piobus a direct connection to physical memory
332    #
333    x86_sys.piobus.port = x86_sys.physmem.port
334
335    x86_sys.pc.attachIO(x86_sys.piobus)
336
337
338def makeX86System(mem_mode, numCPUs = 1, mdesc = None, self = None, Ruby = False):
339    if self == None:
340        self = X86System()
341
342    if not mdesc:
343        # generic system
344        mdesc = SysConfig()
345    self.readfile = mdesc.script()
346
347    self.mem_mode = mem_mode
348
349    # Physical memory
350    self.physmem = PhysicalMemory(range = AddrRange(mdesc.mem()))
351
352    # Platform
353    self.pc = Pc()
354
355    # Create and connect the busses required by each memory system
356    if Ruby:
357        connectX86RubySystem(self)
358        # add the ide to the list of dma devices that later need to attach to
359        # dma controllers
360        self._dma_devices = [self.pc.south_bridge.ide]
361    else:
362        connectX86ClassicSystem(self)
363
364    self.intrctrl = IntrControl()
365
366    # Disks
367    disk0 = CowIdeDisk(driveID='master')
368    disk2 = CowIdeDisk(driveID='master')
369    disk0.childImage(mdesc.disk())
370    disk2.childImage(disk('linux-bigswap2.img'))
371    self.pc.south_bridge.ide.disks = [disk0, disk2]
372
373    # Add in a Bios information structure.
374    structures = [X86SMBiosBiosInformation()]
375    self.smbios_table.structures = structures
376
377    # Set up the Intel MP table
378    base_entries = []
379    ext_entries = []
380    for i in xrange(numCPUs):
381        bp = X86IntelMPProcessor(
382                local_apic_id = i,
383                local_apic_version = 0x14,
384                enable = True,
385                bootstrap = (i == 0))
386        base_entries.append(bp)
387    io_apic = X86IntelMPIOAPIC(
388            id = numCPUs,
389            version = 0x11,
390            enable = True,
391            address = 0xfec00000)
392    self.pc.south_bridge.io_apic.apic_id = io_apic.id
393    base_entries.append(io_apic)
394    isa_bus = X86IntelMPBus(bus_id = 0, bus_type='ISA')
395    base_entries.append(isa_bus)
396    pci_bus = X86IntelMPBus(bus_id = 1, bus_type='PCI')
397    base_entries.append(pci_bus)
398    connect_busses = X86IntelMPBusHierarchy(bus_id=0,
399            subtractive_decode=True, parent_bus=1)
400    ext_entries.append(connect_busses)
401    pci_dev4_inta = X86IntelMPIOIntAssignment(
402            interrupt_type = 'INT',
403            polarity = 'ConformPolarity',
404            trigger = 'ConformTrigger',
405            source_bus_id = 1,
406            source_bus_irq = 0 + (4 << 2),
407            dest_io_apic_id = io_apic.id,
408            dest_io_apic_intin = 16)
409    base_entries.append(pci_dev4_inta)
410    def assignISAInt(irq, apicPin):
411        assign_8259_to_apic = X86IntelMPIOIntAssignment(
412                interrupt_type = 'ExtInt',
413                polarity = 'ConformPolarity',
414                trigger = 'ConformTrigger',
415                source_bus_id = 0,
416                source_bus_irq = irq,
417                dest_io_apic_id = io_apic.id,
418                dest_io_apic_intin = 0)
419        base_entries.append(assign_8259_to_apic)
420        assign_to_apic = X86IntelMPIOIntAssignment(
421                interrupt_type = 'INT',
422                polarity = 'ConformPolarity',
423                trigger = 'ConformTrigger',
424                source_bus_id = 0,
425                source_bus_irq = irq,
426                dest_io_apic_id = io_apic.id,
427                dest_io_apic_intin = apicPin)
428        base_entries.append(assign_to_apic)
429    assignISAInt(0, 2)
430    assignISAInt(1, 1)
431    for i in range(3, 15):
432        assignISAInt(i, i)
433    self.intel_mp_table.base_entries = base_entries
434    self.intel_mp_table.ext_entries = ext_entries
435
436def setWorkCountOptions(system, options):
437    if options.work_item_id != None:
438        system.work_item_id = options.work_item_id
439    if options.work_begin_cpu_id_exit != None:
440        system.work_begin_cpu_id_exit = options.work_begin_cpu_id_exit
441    if options.work_end_exit_count != None:
442        system.work_end_exit_count = options.work_end_exit_count
443    if options.work_end_checkpoint_count != None:
444        system.work_end_ckpt_count = options.work_end_checkpoint_count
445    if options.work_begin_exit_count != None:
446        system.work_begin_exit_count = options.work_begin_exit_count
447    if options.work_begin_checkpoint_count != None:
448        system.work_begin_ckpt_count = options.work_begin_checkpoint_count
449    if options.work_cpus_checkpoint_count != None:
450        system.work_cpus_ckpt_count = options.work_cpus_checkpoint_count
451
452
453def makeLinuxX86System(mem_mode, numCPUs = 1, mdesc = None, Ruby = False):
454    self = LinuxX86System()
455
456    # Build up the x86 system and then specialize it for Linux
457    makeX86System(mem_mode, numCPUs, mdesc, self, Ruby)
458
459    # We assume below that there's at least 1MB of memory. We'll require 2
460    # just to avoid corner cases.
461    assert(self.physmem.range.second.getValue() >= 0x200000)
462
463    self.e820_table.entries = \
464       [
465        # Mark the first megabyte of memory as reserved
466        X86E820Entry(addr = 0, size = '1MB', range_type = 2),
467        # Mark the rest as available
468        X86E820Entry(addr = 0x100000,
469                size = '%dB' % (self.physmem.range.second - 0x100000 + 1),
470                range_type = 1)
471        ]
472
473    # Command line
474    self.boot_osflags = 'earlyprintk=ttyS0 console=ttyS0 lpj=7999923 ' + \
475                        'root=/dev/hda1'
476    return self
477
478
479def makeDualRoot(testSystem, driveSystem, dumpfile):
480    self = Root()
481    self.testsys = testSystem
482    self.drivesys = driveSystem
483    self.etherlink = EtherLink()
484    self.etherlink.int0 = Parent.testsys.tsunami.ethernet.interface
485    self.etherlink.int1 = Parent.drivesys.tsunami.ethernet.interface
486
487    if dumpfile:
488        self.etherdump = EtherDump(file=dumpfile)
489        self.etherlink.dump = Parent.etherdump
490
491    return self
492
493def setMipsOptions(TestCPUClass):
494        #CP0 Configuration
495        TestCPUClass.CoreParams.CP0_PRId_CompanyOptions = 0
496        TestCPUClass.CoreParams.CP0_PRId_CompanyID = 1
497        TestCPUClass.CoreParams.CP0_PRId_ProcessorID = 147
498        TestCPUClass.CoreParams.CP0_PRId_Revision = 0
499
500        #CP0 Interrupt Control
501        TestCPUClass.CoreParams.CP0_IntCtl_IPTI = 7
502        TestCPUClass.CoreParams.CP0_IntCtl_IPPCI = 7
503
504        # Config Register
505        #TestCPUClass.CoreParams.CP0_Config_K23 = 0 # Since TLB
506        #TestCPUClass.CoreParams.CP0_Config_KU = 0 # Since TLB
507        TestCPUClass.CoreParams.CP0_Config_BE = 0 # Little Endian
508        TestCPUClass.CoreParams.CP0_Config_AR = 1 # Architecture Revision 2
509        TestCPUClass.CoreParams.CP0_Config_AT = 0 # MIPS32
510        TestCPUClass.CoreParams.CP0_Config_MT = 1 # TLB MMU
511        #TestCPUClass.CoreParams.CP0_Config_K0 = 2 # Uncached
512
513        #Config 1 Register
514        TestCPUClass.CoreParams.CP0_Config1_M = 1 # Config2 Implemented
515        TestCPUClass.CoreParams.CP0_Config1_MMU = 63 # TLB Size
516        # ***VERY IMPORTANT***
517        # Remember to modify CP0_Config1 according to cache specs
518        # Examine file ../common/Cache.py
519        TestCPUClass.CoreParams.CP0_Config1_IS = 1 # I-Cache Sets Per Way, 16KB cache, i.e., 1 (128)
520        TestCPUClass.CoreParams.CP0_Config1_IL = 5 # I-Cache Line Size, default in Cache.py is 64, i.e 5
521        TestCPUClass.CoreParams.CP0_Config1_IA = 1 # I-Cache Associativity, default in Cache.py is 2, i.e, a value of 1
522        TestCPUClass.CoreParams.CP0_Config1_DS = 2 # D-Cache Sets Per Way (see below), 32KB cache, i.e., 2
523        TestCPUClass.CoreParams.CP0_Config1_DL = 5 # D-Cache Line Size, default is 64, i.e., 5
524        TestCPUClass.CoreParams.CP0_Config1_DA = 1 # D-Cache Associativity, default is 2, i.e. 1
525        TestCPUClass.CoreParams.CP0_Config1_C2 = 0 # Coprocessor 2 not implemented(?)
526        TestCPUClass.CoreParams.CP0_Config1_MD = 0 # MDMX ASE not implemented in Mips32
527        TestCPUClass.CoreParams.CP0_Config1_PC = 1 # Performance Counters Implemented
528        TestCPUClass.CoreParams.CP0_Config1_WR = 0 # Watch Registers Implemented
529        TestCPUClass.CoreParams.CP0_Config1_CA = 0 # Mips16e NOT implemented
530        TestCPUClass.CoreParams.CP0_Config1_EP = 0 # EJTag Not Implemented
531        TestCPUClass.CoreParams.CP0_Config1_FP = 0 # FPU Implemented
532
533        #Config 2 Register
534        TestCPUClass.CoreParams.CP0_Config2_M = 1 # Config3 Implemented
535        TestCPUClass.CoreParams.CP0_Config2_TU = 0 # Tertiary Cache Control
536        TestCPUClass.CoreParams.CP0_Config2_TS = 0 # Tertiary Cache Sets Per Way
537        TestCPUClass.CoreParams.CP0_Config2_TL = 0 # Tertiary Cache Line Size
538        TestCPUClass.CoreParams.CP0_Config2_TA = 0 # Tertiary Cache Associativity
539        TestCPUClass.CoreParams.CP0_Config2_SU = 0 # Secondary Cache Control
540        TestCPUClass.CoreParams.CP0_Config2_SS = 0 # Secondary Cache Sets Per Way
541        TestCPUClass.CoreParams.CP0_Config2_SL = 0 # Secondary Cache Line Size
542        TestCPUClass.CoreParams.CP0_Config2_SA = 0 # Secondary Cache Associativity
543
544
545        #Config 3 Register
546        TestCPUClass.CoreParams.CP0_Config3_M = 0 # Config4 Not Implemented
547        TestCPUClass.CoreParams.CP0_Config3_DSPP = 1 # DSP ASE Present
548        TestCPUClass.CoreParams.CP0_Config3_LPA = 0 # Large Physical Addresses Not supported in Mips32
549        TestCPUClass.CoreParams.CP0_Config3_VEIC = 0 # EIC Supported
550        TestCPUClass.CoreParams.CP0_Config3_VInt = 0 # Vectored Interrupts Implemented
551        TestCPUClass.CoreParams.CP0_Config3_SP = 0 # Small Pages Supported (PageGrain reg. exists)
552        TestCPUClass.CoreParams.CP0_Config3_MT = 0 # MT Not present
553        TestCPUClass.CoreParams.CP0_Config3_SM = 0 # SmartMIPS ASE Not implemented
554        TestCPUClass.CoreParams.CP0_Config3_TL = 0 # TraceLogic Not implemented
555
556        #SRS Ctl - HSS
557        TestCPUClass.CoreParams.CP0_SrsCtl_HSS = 3 # Four shadow register sets implemented
558
559
560        #TestCPUClass.CoreParams.tlb = TLB()
561        #TestCPUClass.CoreParams.UnifiedTLB = 1
562